rga.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992
  1. /*
  2. * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
  3. * Author: Jacob Chen <jacob-chen@iotwrt.com>
  4. *
  5. * This software is licensed under the terms of the GNU General Public
  6. * License version 2, as published by the Free Software Foundation, and
  7. * may be copied, distributed, and modified under those terms.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/debugfs.h>
  16. #include <linux/delay.h>
  17. #include <linux/fs.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/module.h>
  20. #include <linux/of.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/reset.h>
  23. #include <linux/sched.h>
  24. #include <linux/slab.h>
  25. #include <linux/timer.h>
  26. #include <linux/platform_device.h>
  27. #include <media/v4l2-device.h>
  28. #include <media/v4l2-event.h>
  29. #include <media/v4l2-ioctl.h>
  30. #include <media/v4l2-mem2mem.h>
  31. #include <media/videobuf2-dma-sg.h>
  32. #include <media/videobuf2-v4l2.h>
  33. #include "rga-hw.h"
  34. #include "rga.h"
  35. static int debug;
  36. module_param(debug, int, 0644);
  37. static void device_run(void *prv)
  38. {
  39. struct rga_ctx *ctx = prv;
  40. struct rockchip_rga *rga = ctx->rga;
  41. struct vb2_buffer *src, *dst;
  42. unsigned long flags;
  43. spin_lock_irqsave(&rga->ctrl_lock, flags);
  44. rga->curr = ctx;
  45. src = v4l2_m2m_next_src_buf(ctx->fh.m2m_ctx);
  46. dst = v4l2_m2m_next_dst_buf(ctx->fh.m2m_ctx);
  47. rga_buf_map(src);
  48. rga_buf_map(dst);
  49. rga_hw_start(rga);
  50. spin_unlock_irqrestore(&rga->ctrl_lock, flags);
  51. }
  52. static irqreturn_t rga_isr(int irq, void *prv)
  53. {
  54. struct rockchip_rga *rga = prv;
  55. int intr;
  56. intr = rga_read(rga, RGA_INT) & 0xf;
  57. rga_mod(rga, RGA_INT, intr << 4, 0xf << 4);
  58. if (intr & 0x04) {
  59. struct vb2_v4l2_buffer *src, *dst;
  60. struct rga_ctx *ctx = rga->curr;
  61. WARN_ON(!ctx);
  62. rga->curr = NULL;
  63. src = v4l2_m2m_src_buf_remove(ctx->fh.m2m_ctx);
  64. dst = v4l2_m2m_dst_buf_remove(ctx->fh.m2m_ctx);
  65. WARN_ON(!src);
  66. WARN_ON(!dst);
  67. dst->timecode = src->timecode;
  68. dst->vb2_buf.timestamp = src->vb2_buf.timestamp;
  69. dst->flags &= ~V4L2_BUF_FLAG_TSTAMP_SRC_MASK;
  70. dst->flags |= src->flags & V4L2_BUF_FLAG_TSTAMP_SRC_MASK;
  71. v4l2_m2m_buf_done(src, VB2_BUF_STATE_DONE);
  72. v4l2_m2m_buf_done(dst, VB2_BUF_STATE_DONE);
  73. v4l2_m2m_job_finish(rga->m2m_dev, ctx->fh.m2m_ctx);
  74. }
  75. return IRQ_HANDLED;
  76. }
  77. static struct v4l2_m2m_ops rga_m2m_ops = {
  78. .device_run = device_run,
  79. };
  80. static int
  81. queue_init(void *priv, struct vb2_queue *src_vq, struct vb2_queue *dst_vq)
  82. {
  83. struct rga_ctx *ctx = priv;
  84. int ret;
  85. src_vq->type = V4L2_BUF_TYPE_VIDEO_OUTPUT;
  86. src_vq->io_modes = VB2_MMAP | VB2_DMABUF;
  87. src_vq->drv_priv = ctx;
  88. src_vq->ops = &rga_qops;
  89. src_vq->mem_ops = &vb2_dma_sg_memops;
  90. src_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);
  91. src_vq->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_COPY;
  92. src_vq->lock = &ctx->rga->mutex;
  93. src_vq->dev = ctx->rga->v4l2_dev.dev;
  94. ret = vb2_queue_init(src_vq);
  95. if (ret)
  96. return ret;
  97. dst_vq->type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
  98. dst_vq->io_modes = VB2_MMAP | VB2_DMABUF;
  99. dst_vq->drv_priv = ctx;
  100. dst_vq->ops = &rga_qops;
  101. dst_vq->mem_ops = &vb2_dma_sg_memops;
  102. dst_vq->buf_struct_size = sizeof(struct v4l2_m2m_buffer);
  103. dst_vq->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_COPY;
  104. dst_vq->lock = &ctx->rga->mutex;
  105. dst_vq->dev = ctx->rga->v4l2_dev.dev;
  106. return vb2_queue_init(dst_vq);
  107. }
  108. static int rga_s_ctrl(struct v4l2_ctrl *ctrl)
  109. {
  110. struct rga_ctx *ctx = container_of(ctrl->handler, struct rga_ctx,
  111. ctrl_handler);
  112. unsigned long flags;
  113. spin_lock_irqsave(&ctx->rga->ctrl_lock, flags);
  114. switch (ctrl->id) {
  115. case V4L2_CID_HFLIP:
  116. ctx->hflip = ctrl->val;
  117. break;
  118. case V4L2_CID_VFLIP:
  119. ctx->vflip = ctrl->val;
  120. break;
  121. case V4L2_CID_ROTATE:
  122. ctx->rotate = ctrl->val;
  123. break;
  124. case V4L2_CID_BG_COLOR:
  125. ctx->fill_color = ctrl->val;
  126. break;
  127. }
  128. spin_unlock_irqrestore(&ctx->rga->ctrl_lock, flags);
  129. return 0;
  130. }
  131. static const struct v4l2_ctrl_ops rga_ctrl_ops = {
  132. .s_ctrl = rga_s_ctrl,
  133. };
  134. static int rga_setup_ctrls(struct rga_ctx *ctx)
  135. {
  136. struct rockchip_rga *rga = ctx->rga;
  137. v4l2_ctrl_handler_init(&ctx->ctrl_handler, 4);
  138. v4l2_ctrl_new_std(&ctx->ctrl_handler, &rga_ctrl_ops,
  139. V4L2_CID_HFLIP, 0, 1, 1, 0);
  140. v4l2_ctrl_new_std(&ctx->ctrl_handler, &rga_ctrl_ops,
  141. V4L2_CID_VFLIP, 0, 1, 1, 0);
  142. v4l2_ctrl_new_std(&ctx->ctrl_handler, &rga_ctrl_ops,
  143. V4L2_CID_ROTATE, 0, 270, 90, 0);
  144. v4l2_ctrl_new_std(&ctx->ctrl_handler, &rga_ctrl_ops,
  145. V4L2_CID_BG_COLOR, 0, 0xffffffff, 1, 0);
  146. if (ctx->ctrl_handler.error) {
  147. int err = ctx->ctrl_handler.error;
  148. v4l2_err(&rga->v4l2_dev, "%s failed\n", __func__);
  149. v4l2_ctrl_handler_free(&ctx->ctrl_handler);
  150. return err;
  151. }
  152. return 0;
  153. }
  154. static struct rga_fmt formats[] = {
  155. {
  156. .fourcc = V4L2_PIX_FMT_ARGB32,
  157. .color_swap = RGA_COLOR_RB_SWAP,
  158. .hw_format = RGA_COLOR_FMT_ABGR8888,
  159. .depth = 32,
  160. .uv_factor = 1,
  161. .y_div = 1,
  162. .x_div = 1,
  163. },
  164. {
  165. .fourcc = V4L2_PIX_FMT_XRGB32,
  166. .color_swap = RGA_COLOR_RB_SWAP,
  167. .hw_format = RGA_COLOR_FMT_XBGR8888,
  168. .depth = 32,
  169. .uv_factor = 1,
  170. .y_div = 1,
  171. .x_div = 1,
  172. },
  173. {
  174. .fourcc = V4L2_PIX_FMT_ABGR32,
  175. .color_swap = RGA_COLOR_ALPHA_SWAP,
  176. .hw_format = RGA_COLOR_FMT_ABGR8888,
  177. .depth = 32,
  178. .uv_factor = 1,
  179. .y_div = 1,
  180. .x_div = 1,
  181. },
  182. {
  183. .fourcc = V4L2_PIX_FMT_XBGR32,
  184. .color_swap = RGA_COLOR_ALPHA_SWAP,
  185. .hw_format = RGA_COLOR_FMT_XBGR8888,
  186. .depth = 32,
  187. .uv_factor = 1,
  188. .y_div = 1,
  189. .x_div = 1,
  190. },
  191. {
  192. .fourcc = V4L2_PIX_FMT_RGB24,
  193. .color_swap = RGA_COLOR_NONE_SWAP,
  194. .hw_format = RGA_COLOR_FMT_RGB888,
  195. .depth = 24,
  196. .uv_factor = 1,
  197. .y_div = 1,
  198. .x_div = 1,
  199. },
  200. {
  201. .fourcc = V4L2_PIX_FMT_BGR24,
  202. .color_swap = RGA_COLOR_RB_SWAP,
  203. .hw_format = RGA_COLOR_FMT_RGB888,
  204. .depth = 24,
  205. .uv_factor = 1,
  206. .y_div = 1,
  207. .x_div = 1,
  208. },
  209. {
  210. .fourcc = V4L2_PIX_FMT_ARGB444,
  211. .color_swap = RGA_COLOR_RB_SWAP,
  212. .hw_format = RGA_COLOR_FMT_ABGR4444,
  213. .depth = 16,
  214. .uv_factor = 1,
  215. .y_div = 1,
  216. .x_div = 1,
  217. },
  218. {
  219. .fourcc = V4L2_PIX_FMT_ARGB555,
  220. .color_swap = RGA_COLOR_RB_SWAP,
  221. .hw_format = RGA_COLOR_FMT_ABGR1555,
  222. .depth = 16,
  223. .uv_factor = 1,
  224. .y_div = 1,
  225. .x_div = 1,
  226. },
  227. {
  228. .fourcc = V4L2_PIX_FMT_RGB565,
  229. .color_swap = RGA_COLOR_RB_SWAP,
  230. .hw_format = RGA_COLOR_FMT_BGR565,
  231. .depth = 16,
  232. .uv_factor = 1,
  233. .y_div = 1,
  234. .x_div = 1,
  235. },
  236. {
  237. .fourcc = V4L2_PIX_FMT_NV21,
  238. .color_swap = RGA_COLOR_UV_SWAP,
  239. .hw_format = RGA_COLOR_FMT_YUV420SP,
  240. .depth = 12,
  241. .uv_factor = 4,
  242. .y_div = 2,
  243. .x_div = 1,
  244. },
  245. {
  246. .fourcc = V4L2_PIX_FMT_NV61,
  247. .color_swap = RGA_COLOR_UV_SWAP,
  248. .hw_format = RGA_COLOR_FMT_YUV422SP,
  249. .depth = 16,
  250. .uv_factor = 2,
  251. .y_div = 1,
  252. .x_div = 1,
  253. },
  254. {
  255. .fourcc = V4L2_PIX_FMT_NV12,
  256. .color_swap = RGA_COLOR_NONE_SWAP,
  257. .hw_format = RGA_COLOR_FMT_YUV420SP,
  258. .depth = 12,
  259. .uv_factor = 4,
  260. .y_div = 2,
  261. .x_div = 1,
  262. },
  263. {
  264. .fourcc = V4L2_PIX_FMT_NV16,
  265. .color_swap = RGA_COLOR_NONE_SWAP,
  266. .hw_format = RGA_COLOR_FMT_YUV422SP,
  267. .depth = 16,
  268. .uv_factor = 2,
  269. .y_div = 1,
  270. .x_div = 1,
  271. },
  272. {
  273. .fourcc = V4L2_PIX_FMT_YUV420,
  274. .color_swap = RGA_COLOR_NONE_SWAP,
  275. .hw_format = RGA_COLOR_FMT_YUV420P,
  276. .depth = 12,
  277. .uv_factor = 4,
  278. .y_div = 2,
  279. .x_div = 2,
  280. },
  281. {
  282. .fourcc = V4L2_PIX_FMT_YUV422P,
  283. .color_swap = RGA_COLOR_NONE_SWAP,
  284. .hw_format = RGA_COLOR_FMT_YUV422P,
  285. .depth = 16,
  286. .uv_factor = 2,
  287. .y_div = 1,
  288. .x_div = 2,
  289. },
  290. {
  291. .fourcc = V4L2_PIX_FMT_YVU420,
  292. .color_swap = RGA_COLOR_UV_SWAP,
  293. .hw_format = RGA_COLOR_FMT_YUV420P,
  294. .depth = 12,
  295. .uv_factor = 4,
  296. .y_div = 2,
  297. .x_div = 2,
  298. },
  299. };
  300. #define NUM_FORMATS ARRAY_SIZE(formats)
  301. static struct rga_fmt *rga_fmt_find(struct v4l2_format *f)
  302. {
  303. unsigned int i;
  304. for (i = 0; i < NUM_FORMATS; i++) {
  305. if (formats[i].fourcc == f->fmt.pix.pixelformat)
  306. return &formats[i];
  307. }
  308. return NULL;
  309. }
  310. static struct rga_frame def_frame = {
  311. .width = DEFAULT_WIDTH,
  312. .height = DEFAULT_HEIGHT,
  313. .colorspace = V4L2_COLORSPACE_DEFAULT,
  314. .crop.left = 0,
  315. .crop.top = 0,
  316. .crop.width = DEFAULT_WIDTH,
  317. .crop.height = DEFAULT_HEIGHT,
  318. .fmt = &formats[0],
  319. };
  320. struct rga_frame *rga_get_frame(struct rga_ctx *ctx, enum v4l2_buf_type type)
  321. {
  322. switch (type) {
  323. case V4L2_BUF_TYPE_VIDEO_OUTPUT:
  324. return &ctx->in;
  325. case V4L2_BUF_TYPE_VIDEO_CAPTURE:
  326. return &ctx->out;
  327. default:
  328. return ERR_PTR(-EINVAL);
  329. }
  330. }
  331. static int rga_open(struct file *file)
  332. {
  333. struct rockchip_rga *rga = video_drvdata(file);
  334. struct rga_ctx *ctx = NULL;
  335. int ret = 0;
  336. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  337. if (!ctx)
  338. return -ENOMEM;
  339. ctx->rga = rga;
  340. /* Set default formats */
  341. ctx->in = def_frame;
  342. ctx->out = def_frame;
  343. if (mutex_lock_interruptible(&rga->mutex)) {
  344. kfree(ctx);
  345. return -ERESTARTSYS;
  346. }
  347. ctx->fh.m2m_ctx = v4l2_m2m_ctx_init(rga->m2m_dev, ctx, &queue_init);
  348. if (IS_ERR(ctx->fh.m2m_ctx)) {
  349. ret = PTR_ERR(ctx->fh.m2m_ctx);
  350. mutex_unlock(&rga->mutex);
  351. kfree(ctx);
  352. return ret;
  353. }
  354. v4l2_fh_init(&ctx->fh, video_devdata(file));
  355. file->private_data = &ctx->fh;
  356. v4l2_fh_add(&ctx->fh);
  357. rga_setup_ctrls(ctx);
  358. /* Write the default values to the ctx struct */
  359. v4l2_ctrl_handler_setup(&ctx->ctrl_handler);
  360. ctx->fh.ctrl_handler = &ctx->ctrl_handler;
  361. mutex_unlock(&rga->mutex);
  362. return 0;
  363. }
  364. static int rga_release(struct file *file)
  365. {
  366. struct rga_ctx *ctx =
  367. container_of(file->private_data, struct rga_ctx, fh);
  368. struct rockchip_rga *rga = ctx->rga;
  369. mutex_lock(&rga->mutex);
  370. v4l2_m2m_ctx_release(ctx->fh.m2m_ctx);
  371. v4l2_ctrl_handler_free(&ctx->ctrl_handler);
  372. v4l2_fh_del(&ctx->fh);
  373. v4l2_fh_exit(&ctx->fh);
  374. kfree(ctx);
  375. mutex_unlock(&rga->mutex);
  376. return 0;
  377. }
  378. static const struct v4l2_file_operations rga_fops = {
  379. .owner = THIS_MODULE,
  380. .open = rga_open,
  381. .release = rga_release,
  382. .poll = v4l2_m2m_fop_poll,
  383. .unlocked_ioctl = video_ioctl2,
  384. .mmap = v4l2_m2m_fop_mmap,
  385. };
  386. static int
  387. vidioc_querycap(struct file *file, void *priv, struct v4l2_capability *cap)
  388. {
  389. strlcpy(cap->driver, RGA_NAME, sizeof(cap->driver));
  390. strlcpy(cap->card, "rockchip-rga", sizeof(cap->card));
  391. strlcpy(cap->bus_info, "platform:rga", sizeof(cap->bus_info));
  392. return 0;
  393. }
  394. static int vidioc_enum_fmt(struct file *file, void *prv, struct v4l2_fmtdesc *f)
  395. {
  396. struct rga_fmt *fmt;
  397. if (f->index >= NUM_FORMATS)
  398. return -EINVAL;
  399. fmt = &formats[f->index];
  400. f->pixelformat = fmt->fourcc;
  401. return 0;
  402. }
  403. static int vidioc_g_fmt(struct file *file, void *prv, struct v4l2_format *f)
  404. {
  405. struct rga_ctx *ctx = prv;
  406. struct vb2_queue *vq;
  407. struct rga_frame *frm;
  408. vq = v4l2_m2m_get_vq(ctx->fh.m2m_ctx, f->type);
  409. if (!vq)
  410. return -EINVAL;
  411. frm = rga_get_frame(ctx, f->type);
  412. if (IS_ERR(frm))
  413. return PTR_ERR(frm);
  414. f->fmt.pix.width = frm->width;
  415. f->fmt.pix.height = frm->height;
  416. f->fmt.pix.field = V4L2_FIELD_NONE;
  417. f->fmt.pix.pixelformat = frm->fmt->fourcc;
  418. f->fmt.pix.bytesperline = frm->stride;
  419. f->fmt.pix.sizeimage = frm->size;
  420. f->fmt.pix.colorspace = frm->colorspace;
  421. return 0;
  422. }
  423. static int vidioc_try_fmt(struct file *file, void *prv, struct v4l2_format *f)
  424. {
  425. struct rga_fmt *fmt;
  426. fmt = rga_fmt_find(f);
  427. if (!fmt) {
  428. fmt = &formats[0];
  429. f->fmt.pix.pixelformat = fmt->fourcc;
  430. }
  431. f->fmt.pix.field = V4L2_FIELD_NONE;
  432. if (f->fmt.pix.width > MAX_WIDTH)
  433. f->fmt.pix.width = MAX_WIDTH;
  434. if (f->fmt.pix.height > MAX_HEIGHT)
  435. f->fmt.pix.height = MAX_HEIGHT;
  436. if (f->fmt.pix.width < MIN_WIDTH)
  437. f->fmt.pix.width = MIN_WIDTH;
  438. if (f->fmt.pix.height < MIN_HEIGHT)
  439. f->fmt.pix.height = MIN_HEIGHT;
  440. if (fmt->hw_format >= RGA_COLOR_FMT_YUV422SP)
  441. f->fmt.pix.bytesperline = f->fmt.pix.width;
  442. else
  443. f->fmt.pix.bytesperline = (f->fmt.pix.width * fmt->depth) >> 3;
  444. f->fmt.pix.sizeimage =
  445. f->fmt.pix.height * (f->fmt.pix.width * fmt->depth) >> 3;
  446. return 0;
  447. }
  448. static int vidioc_s_fmt(struct file *file, void *prv, struct v4l2_format *f)
  449. {
  450. struct rga_ctx *ctx = prv;
  451. struct rockchip_rga *rga = ctx->rga;
  452. struct vb2_queue *vq;
  453. struct rga_frame *frm;
  454. struct rga_fmt *fmt;
  455. int ret = 0;
  456. /* Adjust all values accordingly to the hardware capabilities
  457. * and chosen format.
  458. */
  459. ret = vidioc_try_fmt(file, prv, f);
  460. if (ret)
  461. return ret;
  462. vq = v4l2_m2m_get_vq(ctx->fh.m2m_ctx, f->type);
  463. if (vb2_is_busy(vq)) {
  464. v4l2_err(&rga->v4l2_dev, "queue (%d) bust\n", f->type);
  465. return -EBUSY;
  466. }
  467. frm = rga_get_frame(ctx, f->type);
  468. if (IS_ERR(frm))
  469. return PTR_ERR(frm);
  470. fmt = rga_fmt_find(f);
  471. if (!fmt)
  472. return -EINVAL;
  473. frm->width = f->fmt.pix.width;
  474. frm->height = f->fmt.pix.height;
  475. frm->size = f->fmt.pix.sizeimage;
  476. frm->fmt = fmt;
  477. frm->stride = f->fmt.pix.bytesperline;
  478. frm->colorspace = f->fmt.pix.colorspace;
  479. /* Reset crop settings */
  480. frm->crop.left = 0;
  481. frm->crop.top = 0;
  482. frm->crop.width = frm->width;
  483. frm->crop.height = frm->height;
  484. return 0;
  485. }
  486. static int vidioc_g_selection(struct file *file, void *prv,
  487. struct v4l2_selection *s)
  488. {
  489. struct rga_ctx *ctx = prv;
  490. struct rga_frame *f;
  491. bool use_frame = false;
  492. f = rga_get_frame(ctx, s->type);
  493. if (IS_ERR(f))
  494. return PTR_ERR(f);
  495. switch (s->target) {
  496. case V4L2_SEL_TGT_COMPOSE_DEFAULT:
  497. case V4L2_SEL_TGT_COMPOSE_BOUNDS:
  498. if (s->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  499. return -EINVAL;
  500. break;
  501. case V4L2_SEL_TGT_CROP_DEFAULT:
  502. case V4L2_SEL_TGT_CROP_BOUNDS:
  503. if (s->type != V4L2_BUF_TYPE_VIDEO_OUTPUT)
  504. return -EINVAL;
  505. break;
  506. case V4L2_SEL_TGT_COMPOSE:
  507. if (s->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  508. return -EINVAL;
  509. use_frame = true;
  510. break;
  511. case V4L2_SEL_TGT_CROP:
  512. if (s->type != V4L2_BUF_TYPE_VIDEO_OUTPUT)
  513. return -EINVAL;
  514. use_frame = true;
  515. break;
  516. default:
  517. return -EINVAL;
  518. }
  519. if (use_frame) {
  520. s->r = f->crop;
  521. } else {
  522. s->r.left = 0;
  523. s->r.top = 0;
  524. s->r.width = f->width;
  525. s->r.height = f->height;
  526. }
  527. return 0;
  528. }
  529. static int vidioc_s_selection(struct file *file, void *prv,
  530. struct v4l2_selection *s)
  531. {
  532. struct rga_ctx *ctx = prv;
  533. struct rockchip_rga *rga = ctx->rga;
  534. struct rga_frame *f;
  535. int ret = 0;
  536. f = rga_get_frame(ctx, s->type);
  537. if (IS_ERR(f))
  538. return PTR_ERR(f);
  539. switch (s->target) {
  540. case V4L2_SEL_TGT_COMPOSE:
  541. /*
  542. * COMPOSE target is only valid for capture buffer type, return
  543. * error for output buffer type
  544. */
  545. if (s->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  546. return -EINVAL;
  547. break;
  548. case V4L2_SEL_TGT_CROP:
  549. /*
  550. * CROP target is only valid for output buffer type, return
  551. * error for capture buffer type
  552. */
  553. if (s->type != V4L2_BUF_TYPE_VIDEO_OUTPUT)
  554. return -EINVAL;
  555. break;
  556. /*
  557. * bound and default crop/compose targets are invalid targets to
  558. * try/set
  559. */
  560. default:
  561. return -EINVAL;
  562. }
  563. if (s->r.top < 0 || s->r.left < 0) {
  564. v4l2_dbg(debug, 1, &rga->v4l2_dev,
  565. "doesn't support negative values for top & left.\n");
  566. return -EINVAL;
  567. }
  568. if (s->r.left + s->r.width > f->width ||
  569. s->r.top + s->r.height > f->height ||
  570. s->r.width < MIN_WIDTH || s->r.height < MIN_HEIGHT) {
  571. v4l2_dbg(debug, 1, &rga->v4l2_dev, "unsupported crop value.\n");
  572. return -EINVAL;
  573. }
  574. f->crop = s->r;
  575. return ret;
  576. }
  577. static const struct v4l2_ioctl_ops rga_ioctl_ops = {
  578. .vidioc_querycap = vidioc_querycap,
  579. .vidioc_enum_fmt_vid_cap = vidioc_enum_fmt,
  580. .vidioc_g_fmt_vid_cap = vidioc_g_fmt,
  581. .vidioc_try_fmt_vid_cap = vidioc_try_fmt,
  582. .vidioc_s_fmt_vid_cap = vidioc_s_fmt,
  583. .vidioc_enum_fmt_vid_out = vidioc_enum_fmt,
  584. .vidioc_g_fmt_vid_out = vidioc_g_fmt,
  585. .vidioc_try_fmt_vid_out = vidioc_try_fmt,
  586. .vidioc_s_fmt_vid_out = vidioc_s_fmt,
  587. .vidioc_reqbufs = v4l2_m2m_ioctl_reqbufs,
  588. .vidioc_querybuf = v4l2_m2m_ioctl_querybuf,
  589. .vidioc_qbuf = v4l2_m2m_ioctl_qbuf,
  590. .vidioc_dqbuf = v4l2_m2m_ioctl_dqbuf,
  591. .vidioc_prepare_buf = v4l2_m2m_ioctl_prepare_buf,
  592. .vidioc_create_bufs = v4l2_m2m_ioctl_create_bufs,
  593. .vidioc_expbuf = v4l2_m2m_ioctl_expbuf,
  594. .vidioc_subscribe_event = v4l2_ctrl_subscribe_event,
  595. .vidioc_unsubscribe_event = v4l2_event_unsubscribe,
  596. .vidioc_streamon = v4l2_m2m_ioctl_streamon,
  597. .vidioc_streamoff = v4l2_m2m_ioctl_streamoff,
  598. .vidioc_g_selection = vidioc_g_selection,
  599. .vidioc_s_selection = vidioc_s_selection,
  600. };
  601. static struct video_device rga_videodev = {
  602. .name = "rockchip-rga",
  603. .fops = &rga_fops,
  604. .ioctl_ops = &rga_ioctl_ops,
  605. .minor = -1,
  606. .release = video_device_release,
  607. .vfl_dir = VFL_DIR_M2M,
  608. .device_caps = V4L2_CAP_VIDEO_M2M | V4L2_CAP_STREAMING,
  609. };
  610. static int rga_enable_clocks(struct rockchip_rga *rga)
  611. {
  612. int ret;
  613. ret = clk_prepare_enable(rga->sclk);
  614. if (ret) {
  615. dev_err(rga->dev, "Cannot enable rga sclk: %d\n", ret);
  616. return ret;
  617. }
  618. ret = clk_prepare_enable(rga->aclk);
  619. if (ret) {
  620. dev_err(rga->dev, "Cannot enable rga aclk: %d\n", ret);
  621. goto err_disable_sclk;
  622. }
  623. ret = clk_prepare_enable(rga->hclk);
  624. if (ret) {
  625. dev_err(rga->dev, "Cannot enable rga hclk: %d\n", ret);
  626. goto err_disable_aclk;
  627. }
  628. return 0;
  629. err_disable_sclk:
  630. clk_disable_unprepare(rga->sclk);
  631. err_disable_aclk:
  632. clk_disable_unprepare(rga->aclk);
  633. return ret;
  634. }
  635. static void rga_disable_clocks(struct rockchip_rga *rga)
  636. {
  637. clk_disable_unprepare(rga->sclk);
  638. clk_disable_unprepare(rga->hclk);
  639. clk_disable_unprepare(rga->aclk);
  640. }
  641. static int rga_parse_dt(struct rockchip_rga *rga)
  642. {
  643. struct reset_control *core_rst, *axi_rst, *ahb_rst;
  644. core_rst = devm_reset_control_get(rga->dev, "core");
  645. if (IS_ERR(core_rst)) {
  646. dev_err(rga->dev, "failed to get core reset controller\n");
  647. return PTR_ERR(core_rst);
  648. }
  649. axi_rst = devm_reset_control_get(rga->dev, "axi");
  650. if (IS_ERR(axi_rst)) {
  651. dev_err(rga->dev, "failed to get axi reset controller\n");
  652. return PTR_ERR(axi_rst);
  653. }
  654. ahb_rst = devm_reset_control_get(rga->dev, "ahb");
  655. if (IS_ERR(ahb_rst)) {
  656. dev_err(rga->dev, "failed to get ahb reset controller\n");
  657. return PTR_ERR(ahb_rst);
  658. }
  659. reset_control_assert(core_rst);
  660. udelay(1);
  661. reset_control_deassert(core_rst);
  662. reset_control_assert(axi_rst);
  663. udelay(1);
  664. reset_control_deassert(axi_rst);
  665. reset_control_assert(ahb_rst);
  666. udelay(1);
  667. reset_control_deassert(ahb_rst);
  668. rga->sclk = devm_clk_get(rga->dev, "sclk");
  669. if (IS_ERR(rga->sclk)) {
  670. dev_err(rga->dev, "failed to get sclk clock\n");
  671. return PTR_ERR(rga->sclk);
  672. }
  673. rga->aclk = devm_clk_get(rga->dev, "aclk");
  674. if (IS_ERR(rga->aclk)) {
  675. dev_err(rga->dev, "failed to get aclk clock\n");
  676. return PTR_ERR(rga->aclk);
  677. }
  678. rga->hclk = devm_clk_get(rga->dev, "hclk");
  679. if (IS_ERR(rga->hclk)) {
  680. dev_err(rga->dev, "failed to get hclk clock\n");
  681. return PTR_ERR(rga->hclk);
  682. }
  683. return 0;
  684. }
  685. static int rga_probe(struct platform_device *pdev)
  686. {
  687. struct rockchip_rga *rga;
  688. struct video_device *vfd;
  689. struct resource *res;
  690. int ret = 0;
  691. int irq;
  692. if (!pdev->dev.of_node)
  693. return -ENODEV;
  694. rga = devm_kzalloc(&pdev->dev, sizeof(*rga), GFP_KERNEL);
  695. if (!rga)
  696. return -ENOMEM;
  697. rga->dev = &pdev->dev;
  698. spin_lock_init(&rga->ctrl_lock);
  699. mutex_init(&rga->mutex);
  700. ret = rga_parse_dt(rga);
  701. if (ret)
  702. dev_err(&pdev->dev, "Unable to parse OF data\n");
  703. pm_runtime_enable(rga->dev);
  704. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  705. rga->regs = devm_ioremap_resource(rga->dev, res);
  706. if (IS_ERR(rga->regs)) {
  707. ret = PTR_ERR(rga->regs);
  708. goto err_put_clk;
  709. }
  710. irq = platform_get_irq(pdev, 0);
  711. if (irq < 0) {
  712. dev_err(rga->dev, "failed to get irq\n");
  713. ret = irq;
  714. goto err_put_clk;
  715. }
  716. ret = devm_request_irq(rga->dev, irq, rga_isr, 0,
  717. dev_name(rga->dev), rga);
  718. if (ret < 0) {
  719. dev_err(rga->dev, "failed to request irq\n");
  720. goto err_put_clk;
  721. }
  722. ret = v4l2_device_register(&pdev->dev, &rga->v4l2_dev);
  723. if (ret)
  724. goto err_put_clk;
  725. vfd = video_device_alloc();
  726. if (!vfd) {
  727. v4l2_err(&rga->v4l2_dev, "Failed to allocate video device\n");
  728. ret = -ENOMEM;
  729. goto unreg_v4l2_dev;
  730. }
  731. *vfd = rga_videodev;
  732. vfd->lock = &rga->mutex;
  733. vfd->v4l2_dev = &rga->v4l2_dev;
  734. video_set_drvdata(vfd, rga);
  735. rga->vfd = vfd;
  736. platform_set_drvdata(pdev, rga);
  737. rga->m2m_dev = v4l2_m2m_init(&rga_m2m_ops);
  738. if (IS_ERR(rga->m2m_dev)) {
  739. v4l2_err(&rga->v4l2_dev, "Failed to init mem2mem device\n");
  740. ret = PTR_ERR(rga->m2m_dev);
  741. goto unreg_video_dev;
  742. }
  743. pm_runtime_get_sync(rga->dev);
  744. rga->version.major = (rga_read(rga, RGA_VERSION_INFO) >> 24) & 0xFF;
  745. rga->version.minor = (rga_read(rga, RGA_VERSION_INFO) >> 20) & 0x0F;
  746. v4l2_info(&rga->v4l2_dev, "HW Version: 0x%02x.%02x\n",
  747. rga->version.major, rga->version.minor);
  748. pm_runtime_put(rga->dev);
  749. /* Create CMD buffer */
  750. rga->cmdbuf_virt = dma_alloc_attrs(rga->dev, RGA_CMDBUF_SIZE,
  751. &rga->cmdbuf_phy, GFP_KERNEL,
  752. DMA_ATTR_WRITE_COMBINE);
  753. rga->src_mmu_pages =
  754. (unsigned int *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, 3);
  755. rga->dst_mmu_pages =
  756. (unsigned int *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, 3);
  757. def_frame.stride = (def_frame.width * def_frame.fmt->depth) >> 3;
  758. def_frame.size = def_frame.stride * def_frame.height;
  759. ret = video_register_device(vfd, VFL_TYPE_GRABBER, -1);
  760. if (ret) {
  761. v4l2_err(&rga->v4l2_dev, "Failed to register video device\n");
  762. goto rel_vdev;
  763. }
  764. v4l2_info(&rga->v4l2_dev, "Registered %s as /dev/%s\n",
  765. vfd->name, video_device_node_name(vfd));
  766. return 0;
  767. rel_vdev:
  768. video_device_release(vfd);
  769. unreg_video_dev:
  770. video_unregister_device(rga->vfd);
  771. unreg_v4l2_dev:
  772. v4l2_device_unregister(&rga->v4l2_dev);
  773. err_put_clk:
  774. pm_runtime_disable(rga->dev);
  775. return ret;
  776. }
  777. static int rga_remove(struct platform_device *pdev)
  778. {
  779. struct rockchip_rga *rga = platform_get_drvdata(pdev);
  780. dma_free_attrs(rga->dev, RGA_CMDBUF_SIZE, rga->cmdbuf_virt,
  781. rga->cmdbuf_phy, DMA_ATTR_WRITE_COMBINE);
  782. free_pages((unsigned long)rga->src_mmu_pages, 3);
  783. free_pages((unsigned long)rga->dst_mmu_pages, 3);
  784. v4l2_info(&rga->v4l2_dev, "Removing\n");
  785. v4l2_m2m_release(rga->m2m_dev);
  786. video_unregister_device(rga->vfd);
  787. v4l2_device_unregister(&rga->v4l2_dev);
  788. pm_runtime_disable(rga->dev);
  789. return 0;
  790. }
  791. static int __maybe_unused rga_runtime_suspend(struct device *dev)
  792. {
  793. struct rockchip_rga *rga = dev_get_drvdata(dev);
  794. rga_disable_clocks(rga);
  795. return 0;
  796. }
  797. static int __maybe_unused rga_runtime_resume(struct device *dev)
  798. {
  799. struct rockchip_rga *rga = dev_get_drvdata(dev);
  800. return rga_enable_clocks(rga);
  801. }
  802. static const struct dev_pm_ops rga_pm = {
  803. SET_RUNTIME_PM_OPS(rga_runtime_suspend,
  804. rga_runtime_resume, NULL)
  805. };
  806. static const struct of_device_id rockchip_rga_match[] = {
  807. {
  808. .compatible = "rockchip,rk3288-rga",
  809. },
  810. {
  811. .compatible = "rockchip,rk3399-rga",
  812. },
  813. {},
  814. };
  815. MODULE_DEVICE_TABLE(of, rockchip_rga_match);
  816. static struct platform_driver rga_pdrv = {
  817. .probe = rga_probe,
  818. .remove = rga_remove,
  819. .driver = {
  820. .name = RGA_NAME,
  821. .pm = &rga_pm,
  822. .of_match_table = rockchip_rga_match,
  823. },
  824. };
  825. module_platform_driver(rga_pdrv);
  826. MODULE_AUTHOR("Jacob Chen <jacob-chen@iotwrt.com>");
  827. MODULE_DESCRIPTION("Rockchip Raster 2d Graphic Acceleration Unit");
  828. MODULE_LICENSE("GPL");