camss-vfe-4-7.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * camss-vfe-4-7.c
  4. *
  5. * Qualcomm MSM Camera Subsystem - VFE (Video Front End) Module v4.7
  6. *
  7. * Copyright (c) 2013-2015, The Linux Foundation. All rights reserved.
  8. * Copyright (C) 2015-2018 Linaro Ltd.
  9. */
  10. #include <linux/interrupt.h>
  11. #include <linux/io.h>
  12. #include <linux/iopoll.h>
  13. #include "camss-vfe.h"
  14. #define VFE_0_HW_VERSION 0x000
  15. #define VFE_0_GLOBAL_RESET_CMD 0x018
  16. #define VFE_0_GLOBAL_RESET_CMD_CORE BIT(0)
  17. #define VFE_0_GLOBAL_RESET_CMD_CAMIF BIT(1)
  18. #define VFE_0_GLOBAL_RESET_CMD_BUS BIT(2)
  19. #define VFE_0_GLOBAL_RESET_CMD_BUS_BDG BIT(3)
  20. #define VFE_0_GLOBAL_RESET_CMD_REGISTER BIT(4)
  21. #define VFE_0_GLOBAL_RESET_CMD_PM BIT(5)
  22. #define VFE_0_GLOBAL_RESET_CMD_BUS_MISR BIT(6)
  23. #define VFE_0_GLOBAL_RESET_CMD_TESTGEN BIT(7)
  24. #define VFE_0_GLOBAL_RESET_CMD_DSP BIT(8)
  25. #define VFE_0_GLOBAL_RESET_CMD_IDLE_CGC BIT(9)
  26. #define VFE_0_MODULE_LENS_EN 0x040
  27. #define VFE_0_MODULE_LENS_EN_DEMUX BIT(2)
  28. #define VFE_0_MODULE_LENS_EN_CHROMA_UPSAMPLE BIT(3)
  29. #define VFE_0_MODULE_ZOOM_EN 0x04c
  30. #define VFE_0_MODULE_ZOOM_EN_SCALE_ENC BIT(1)
  31. #define VFE_0_MODULE_ZOOM_EN_CROP_ENC BIT(2)
  32. #define VFE_0_MODULE_ZOOM_EN_REALIGN_BUF BIT(9)
  33. #define VFE_0_CORE_CFG 0x050
  34. #define VFE_0_CORE_CFG_PIXEL_PATTERN_YCBYCR 0x4
  35. #define VFE_0_CORE_CFG_PIXEL_PATTERN_YCRYCB 0x5
  36. #define VFE_0_CORE_CFG_PIXEL_PATTERN_CBYCRY 0x6
  37. #define VFE_0_CORE_CFG_PIXEL_PATTERN_CRYCBY 0x7
  38. #define VFE_0_CORE_CFG_COMPOSITE_REG_UPDATE_EN BIT(4)
  39. #define VFE_0_IRQ_CMD 0x058
  40. #define VFE_0_IRQ_CMD_GLOBAL_CLEAR BIT(0)
  41. #define VFE_0_IRQ_MASK_0 0x05c
  42. #define VFE_0_IRQ_MASK_0_CAMIF_SOF BIT(0)
  43. #define VFE_0_IRQ_MASK_0_CAMIF_EOF BIT(1)
  44. #define VFE_0_IRQ_MASK_0_RDIn_REG_UPDATE(n) BIT((n) + 5)
  45. #define VFE_0_IRQ_MASK_0_line_n_REG_UPDATE(n) \
  46. ((n) == VFE_LINE_PIX ? BIT(4) : VFE_0_IRQ_MASK_0_RDIn_REG_UPDATE(n))
  47. #define VFE_0_IRQ_MASK_0_IMAGE_MASTER_n_PING_PONG(n) BIT((n) + 8)
  48. #define VFE_0_IRQ_MASK_0_IMAGE_COMPOSITE_DONE_n(n) BIT((n) + 25)
  49. #define VFE_0_IRQ_MASK_0_RESET_ACK BIT(31)
  50. #define VFE_0_IRQ_MASK_1 0x060
  51. #define VFE_0_IRQ_MASK_1_CAMIF_ERROR BIT(0)
  52. #define VFE_0_IRQ_MASK_1_VIOLATION BIT(7)
  53. #define VFE_0_IRQ_MASK_1_BUS_BDG_HALT_ACK BIT(8)
  54. #define VFE_0_IRQ_MASK_1_IMAGE_MASTER_n_BUS_OVERFLOW(n) BIT((n) + 9)
  55. #define VFE_0_IRQ_MASK_1_RDIn_SOF(n) BIT((n) + 29)
  56. #define VFE_0_IRQ_CLEAR_0 0x064
  57. #define VFE_0_IRQ_CLEAR_1 0x068
  58. #define VFE_0_IRQ_STATUS_0 0x06c
  59. #define VFE_0_IRQ_STATUS_0_CAMIF_SOF BIT(0)
  60. #define VFE_0_IRQ_STATUS_0_RDIn_REG_UPDATE(n) BIT((n) + 5)
  61. #define VFE_0_IRQ_STATUS_0_line_n_REG_UPDATE(n) \
  62. ((n) == VFE_LINE_PIX ? BIT(4) : VFE_0_IRQ_STATUS_0_RDIn_REG_UPDATE(n))
  63. #define VFE_0_IRQ_STATUS_0_IMAGE_MASTER_n_PING_PONG(n) BIT((n) + 8)
  64. #define VFE_0_IRQ_STATUS_0_IMAGE_COMPOSITE_DONE_n(n) BIT((n) + 25)
  65. #define VFE_0_IRQ_STATUS_0_RESET_ACK BIT(31)
  66. #define VFE_0_IRQ_STATUS_1 0x070
  67. #define VFE_0_IRQ_STATUS_1_VIOLATION BIT(7)
  68. #define VFE_0_IRQ_STATUS_1_BUS_BDG_HALT_ACK BIT(8)
  69. #define VFE_0_IRQ_STATUS_1_RDIn_SOF(n) BIT((n) + 29)
  70. #define VFE_0_IRQ_COMPOSITE_MASK_0 0x074
  71. #define VFE_0_VIOLATION_STATUS 0x07c
  72. #define VFE_0_BUS_CMD 0x80
  73. #define VFE_0_BUS_CMD_Mx_RLD_CMD(x) BIT(x)
  74. #define VFE_0_BUS_CFG 0x084
  75. #define VFE_0_BUS_XBAR_CFG_x(x) (0x90 + 0x4 * ((x) / 2))
  76. #define VFE_0_BUS_XBAR_CFG_x_M_PAIR_STREAM_EN BIT(2)
  77. #define VFE_0_BUS_XBAR_CFG_x_M_REALIGN_BUF_EN BIT(3)
  78. #define VFE_0_BUS_XBAR_CFG_x_M_PAIR_STREAM_SWAP_INTRA (0x1 << 4)
  79. #define VFE_0_BUS_XBAR_CFG_x_M_PAIR_STREAM_SWAP_INTER (0x2 << 4)
  80. #define VFE_0_BUS_XBAR_CFG_x_M_PAIR_STREAM_SWAP_INTER_INTRA (0x3 << 4)
  81. #define VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT 8
  82. #define VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_LUMA 0x0
  83. #define VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI0 0xc
  84. #define VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI1 0xd
  85. #define VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI2 0xe
  86. #define VFE_0_BUS_IMAGE_MASTER_n_WR_CFG(n) (0x0a0 + 0x2c * (n))
  87. #define VFE_0_BUS_IMAGE_MASTER_n_WR_CFG_WR_PATH_SHIFT 0
  88. #define VFE_0_BUS_IMAGE_MASTER_n_WR_PING_ADDR(n) (0x0a4 + 0x2c * (n))
  89. #define VFE_0_BUS_IMAGE_MASTER_n_WR_PONG_ADDR(n) (0x0ac + 0x2c * (n))
  90. #define VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG(n) (0x0b4 + 0x2c * (n))
  91. #define VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG_FRM_BASED_SHIFT 1
  92. #define VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG_FRM_DROP_PER_SHIFT 2
  93. #define VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG_FRM_DROP_PER_MASK (0x1f << 2)
  94. #define VFE_0_BUS_IMAGE_MASTER_n_WR_UB_CFG(n) (0x0b8 + 0x2c * (n))
  95. #define VFE_0_BUS_IMAGE_MASTER_n_WR_UB_CFG_OFFSET_SHIFT 16
  96. #define VFE_0_BUS_IMAGE_MASTER_n_WR_IMAGE_SIZE(n) (0x0bc + 0x2c * (n))
  97. #define VFE_0_BUS_IMAGE_MASTER_n_WR_BUFFER_CFG(n) (0x0c0 + 0x2c * (n))
  98. #define VFE_0_BUS_IMAGE_MASTER_n_WR_FRAMEDROP_PATTERN(n) \
  99. (0x0c4 + 0x2c * (n))
  100. #define VFE_0_BUS_IMAGE_MASTER_n_WR_IRQ_SUBSAMPLE_PATTERN(n) \
  101. (0x0c8 + 0x2c * (n))
  102. #define VFE_0_BUS_IMAGE_MASTER_n_WR_IRQ_SUBSAMPLE_PATTERN_DEF 0xffffffff
  103. #define VFE_0_BUS_PING_PONG_STATUS 0x338
  104. #define VFE_0_BUS_BDG_CMD 0x400
  105. #define VFE_0_BUS_BDG_CMD_HALT_REQ 1
  106. #define VFE_0_BUS_BDG_QOS_CFG_0 0x404
  107. #define VFE_0_BUS_BDG_QOS_CFG_0_CFG 0xaaa9aaa9
  108. #define VFE_0_BUS_BDG_QOS_CFG_1 0x408
  109. #define VFE_0_BUS_BDG_QOS_CFG_2 0x40c
  110. #define VFE_0_BUS_BDG_QOS_CFG_3 0x410
  111. #define VFE_0_BUS_BDG_QOS_CFG_4 0x414
  112. #define VFE_0_BUS_BDG_QOS_CFG_5 0x418
  113. #define VFE_0_BUS_BDG_QOS_CFG_6 0x41c
  114. #define VFE_0_BUS_BDG_QOS_CFG_7 0x420
  115. #define VFE_0_BUS_BDG_QOS_CFG_7_CFG 0x0001aaa9
  116. #define VFE_0_BUS_BDG_DS_CFG_0 0x424
  117. #define VFE_0_BUS_BDG_DS_CFG_0_CFG 0xcccc0011
  118. #define VFE_0_BUS_BDG_DS_CFG_1 0x428
  119. #define VFE_0_BUS_BDG_DS_CFG_2 0x42c
  120. #define VFE_0_BUS_BDG_DS_CFG_3 0x430
  121. #define VFE_0_BUS_BDG_DS_CFG_4 0x434
  122. #define VFE_0_BUS_BDG_DS_CFG_5 0x438
  123. #define VFE_0_BUS_BDG_DS_CFG_6 0x43c
  124. #define VFE_0_BUS_BDG_DS_CFG_7 0x440
  125. #define VFE_0_BUS_BDG_DS_CFG_8 0x444
  126. #define VFE_0_BUS_BDG_DS_CFG_9 0x448
  127. #define VFE_0_BUS_BDG_DS_CFG_10 0x44c
  128. #define VFE_0_BUS_BDG_DS_CFG_11 0x450
  129. #define VFE_0_BUS_BDG_DS_CFG_12 0x454
  130. #define VFE_0_BUS_BDG_DS_CFG_13 0x458
  131. #define VFE_0_BUS_BDG_DS_CFG_14 0x45c
  132. #define VFE_0_BUS_BDG_DS_CFG_15 0x460
  133. #define VFE_0_BUS_BDG_DS_CFG_16 0x464
  134. #define VFE_0_BUS_BDG_DS_CFG_16_CFG 0x40000103
  135. #define VFE_0_RDI_CFG_x(x) (0x46c + (0x4 * (x)))
  136. #define VFE_0_RDI_CFG_x_RDI_STREAM_SEL_SHIFT 28
  137. #define VFE_0_RDI_CFG_x_RDI_STREAM_SEL_MASK (0xf << 28)
  138. #define VFE_0_RDI_CFG_x_RDI_M0_SEL_SHIFT 4
  139. #define VFE_0_RDI_CFG_x_RDI_M0_SEL_MASK (0xf << 4)
  140. #define VFE_0_RDI_CFG_x_RDI_EN_BIT BIT(2)
  141. #define VFE_0_RDI_CFG_x_MIPI_EN_BITS 0x3
  142. #define VFE_0_CAMIF_CMD 0x478
  143. #define VFE_0_CAMIF_CMD_DISABLE_FRAME_BOUNDARY 0
  144. #define VFE_0_CAMIF_CMD_ENABLE_FRAME_BOUNDARY 1
  145. #define VFE_0_CAMIF_CMD_NO_CHANGE 3
  146. #define VFE_0_CAMIF_CMD_CLEAR_CAMIF_STATUS BIT(2)
  147. #define VFE_0_CAMIF_CFG 0x47c
  148. #define VFE_0_CAMIF_CFG_VFE_OUTPUT_EN BIT(6)
  149. #define VFE_0_CAMIF_FRAME_CFG 0x484
  150. #define VFE_0_CAMIF_WINDOW_WIDTH_CFG 0x488
  151. #define VFE_0_CAMIF_WINDOW_HEIGHT_CFG 0x48c
  152. #define VFE_0_CAMIF_SUBSAMPLE_CFG 0x490
  153. #define VFE_0_CAMIF_IRQ_FRAMEDROP_PATTERN 0x498
  154. #define VFE_0_CAMIF_IRQ_SUBSAMPLE_PATTERN 0x49c
  155. #define VFE_0_CAMIF_STATUS 0x4a4
  156. #define VFE_0_CAMIF_STATUS_HALT BIT(31)
  157. #define VFE_0_REG_UPDATE 0x4ac
  158. #define VFE_0_REG_UPDATE_RDIn(n) BIT(1 + (n))
  159. #define VFE_0_REG_UPDATE_line_n(n) \
  160. ((n) == VFE_LINE_PIX ? 1 : VFE_0_REG_UPDATE_RDIn(n))
  161. #define VFE_0_DEMUX_CFG 0x560
  162. #define VFE_0_DEMUX_CFG_PERIOD 0x3
  163. #define VFE_0_DEMUX_GAIN_0 0x564
  164. #define VFE_0_DEMUX_GAIN_0_CH0_EVEN (0x80 << 0)
  165. #define VFE_0_DEMUX_GAIN_0_CH0_ODD (0x80 << 16)
  166. #define VFE_0_DEMUX_GAIN_1 0x568
  167. #define VFE_0_DEMUX_GAIN_1_CH1 (0x80 << 0)
  168. #define VFE_0_DEMUX_GAIN_1_CH2 (0x80 << 16)
  169. #define VFE_0_DEMUX_EVEN_CFG 0x574
  170. #define VFE_0_DEMUX_EVEN_CFG_PATTERN_YUYV 0x9cac
  171. #define VFE_0_DEMUX_EVEN_CFG_PATTERN_YVYU 0xac9c
  172. #define VFE_0_DEMUX_EVEN_CFG_PATTERN_UYVY 0xc9ca
  173. #define VFE_0_DEMUX_EVEN_CFG_PATTERN_VYUY 0xcac9
  174. #define VFE_0_DEMUX_ODD_CFG 0x578
  175. #define VFE_0_DEMUX_ODD_CFG_PATTERN_YUYV 0x9cac
  176. #define VFE_0_DEMUX_ODD_CFG_PATTERN_YVYU 0xac9c
  177. #define VFE_0_DEMUX_ODD_CFG_PATTERN_UYVY 0xc9ca
  178. #define VFE_0_DEMUX_ODD_CFG_PATTERN_VYUY 0xcac9
  179. #define VFE_0_SCALE_ENC_Y_CFG 0x91c
  180. #define VFE_0_SCALE_ENC_Y_H_IMAGE_SIZE 0x920
  181. #define VFE_0_SCALE_ENC_Y_H_PHASE 0x924
  182. #define VFE_0_SCALE_ENC_Y_V_IMAGE_SIZE 0x934
  183. #define VFE_0_SCALE_ENC_Y_V_PHASE 0x938
  184. #define VFE_0_SCALE_ENC_CBCR_CFG 0x948
  185. #define VFE_0_SCALE_ENC_CBCR_H_IMAGE_SIZE 0x94c
  186. #define VFE_0_SCALE_ENC_CBCR_H_PHASE 0x950
  187. #define VFE_0_SCALE_ENC_CBCR_V_IMAGE_SIZE 0x960
  188. #define VFE_0_SCALE_ENC_CBCR_V_PHASE 0x964
  189. #define VFE_0_CROP_ENC_Y_WIDTH 0x974
  190. #define VFE_0_CROP_ENC_Y_HEIGHT 0x978
  191. #define VFE_0_CROP_ENC_CBCR_WIDTH 0x97c
  192. #define VFE_0_CROP_ENC_CBCR_HEIGHT 0x980
  193. #define VFE_0_CLAMP_ENC_MAX_CFG 0x984
  194. #define VFE_0_CLAMP_ENC_MAX_CFG_CH0 (0xff << 0)
  195. #define VFE_0_CLAMP_ENC_MAX_CFG_CH1 (0xff << 8)
  196. #define VFE_0_CLAMP_ENC_MAX_CFG_CH2 (0xff << 16)
  197. #define VFE_0_CLAMP_ENC_MIN_CFG 0x988
  198. #define VFE_0_CLAMP_ENC_MIN_CFG_CH0 (0x0 << 0)
  199. #define VFE_0_CLAMP_ENC_MIN_CFG_CH1 (0x0 << 8)
  200. #define VFE_0_CLAMP_ENC_MIN_CFG_CH2 (0x0 << 16)
  201. #define VFE_0_REALIGN_BUF_CFG 0xaac
  202. #define VFE_0_REALIGN_BUF_CFG_CB_ODD_PIXEL BIT(2)
  203. #define VFE_0_REALIGN_BUF_CFG_CR_ODD_PIXEL BIT(3)
  204. #define VFE_0_REALIGN_BUF_CFG_HSUB_ENABLE BIT(4)
  205. #define CAMIF_TIMEOUT_SLEEP_US 1000
  206. #define CAMIF_TIMEOUT_ALL_US 1000000
  207. #define MSM_VFE_VFE0_UB_SIZE 2047
  208. #define MSM_VFE_VFE0_UB_SIZE_RDI (MSM_VFE_VFE0_UB_SIZE / 3)
  209. #define MSM_VFE_VFE1_UB_SIZE 1535
  210. #define MSM_VFE_VFE1_UB_SIZE_RDI (MSM_VFE_VFE1_UB_SIZE / 3)
  211. static void vfe_hw_version_read(struct vfe_device *vfe, struct device *dev)
  212. {
  213. u32 hw_version = readl_relaxed(vfe->base + VFE_0_HW_VERSION);
  214. dev_err(dev, "VFE HW Version = 0x%08x\n", hw_version);
  215. }
  216. static u16 vfe_get_ub_size(u8 vfe_id)
  217. {
  218. if (vfe_id == 0)
  219. return MSM_VFE_VFE0_UB_SIZE_RDI;
  220. else if (vfe_id == 1)
  221. return MSM_VFE_VFE1_UB_SIZE_RDI;
  222. return 0;
  223. }
  224. static inline void vfe_reg_clr(struct vfe_device *vfe, u32 reg, u32 clr_bits)
  225. {
  226. u32 bits = readl_relaxed(vfe->base + reg);
  227. writel_relaxed(bits & ~clr_bits, vfe->base + reg);
  228. }
  229. static inline void vfe_reg_set(struct vfe_device *vfe, u32 reg, u32 set_bits)
  230. {
  231. u32 bits = readl_relaxed(vfe->base + reg);
  232. writel_relaxed(bits | set_bits, vfe->base + reg);
  233. }
  234. static void vfe_global_reset(struct vfe_device *vfe)
  235. {
  236. u32 reset_bits = VFE_0_GLOBAL_RESET_CMD_IDLE_CGC |
  237. VFE_0_GLOBAL_RESET_CMD_DSP |
  238. VFE_0_GLOBAL_RESET_CMD_TESTGEN |
  239. VFE_0_GLOBAL_RESET_CMD_BUS_MISR |
  240. VFE_0_GLOBAL_RESET_CMD_PM |
  241. VFE_0_GLOBAL_RESET_CMD_REGISTER |
  242. VFE_0_GLOBAL_RESET_CMD_BUS_BDG |
  243. VFE_0_GLOBAL_RESET_CMD_BUS |
  244. VFE_0_GLOBAL_RESET_CMD_CAMIF |
  245. VFE_0_GLOBAL_RESET_CMD_CORE;
  246. writel_relaxed(BIT(31), vfe->base + VFE_0_IRQ_MASK_0);
  247. wmb();
  248. writel_relaxed(reset_bits, vfe->base + VFE_0_GLOBAL_RESET_CMD);
  249. }
  250. static void vfe_halt_request(struct vfe_device *vfe)
  251. {
  252. writel_relaxed(VFE_0_BUS_BDG_CMD_HALT_REQ,
  253. vfe->base + VFE_0_BUS_BDG_CMD);
  254. }
  255. static void vfe_halt_clear(struct vfe_device *vfe)
  256. {
  257. writel_relaxed(0x0, vfe->base + VFE_0_BUS_BDG_CMD);
  258. }
  259. static void vfe_wm_enable(struct vfe_device *vfe, u8 wm, u8 enable)
  260. {
  261. if (enable)
  262. vfe_reg_set(vfe, VFE_0_BUS_IMAGE_MASTER_n_WR_CFG(wm),
  263. 1 << VFE_0_BUS_IMAGE_MASTER_n_WR_CFG_WR_PATH_SHIFT);
  264. else
  265. vfe_reg_clr(vfe, VFE_0_BUS_IMAGE_MASTER_n_WR_CFG(wm),
  266. 1 << VFE_0_BUS_IMAGE_MASTER_n_WR_CFG_WR_PATH_SHIFT);
  267. }
  268. static void vfe_wm_frame_based(struct vfe_device *vfe, u8 wm, u8 enable)
  269. {
  270. if (enable)
  271. vfe_reg_set(vfe, VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG(wm),
  272. 1 << VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG_FRM_BASED_SHIFT);
  273. else
  274. vfe_reg_clr(vfe, VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG(wm),
  275. 1 << VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG_FRM_BASED_SHIFT);
  276. }
  277. #define CALC_WORD(width, M, N) (((width) * (M) + (N) - 1) / (N))
  278. static int vfe_word_per_line_by_pixel(u32 format, u32 pixel_per_line)
  279. {
  280. int val = 0;
  281. switch (format) {
  282. case V4L2_PIX_FMT_NV12:
  283. case V4L2_PIX_FMT_NV21:
  284. case V4L2_PIX_FMT_NV16:
  285. case V4L2_PIX_FMT_NV61:
  286. val = CALC_WORD(pixel_per_line, 1, 8);
  287. break;
  288. case V4L2_PIX_FMT_YUYV:
  289. case V4L2_PIX_FMT_YVYU:
  290. case V4L2_PIX_FMT_UYVY:
  291. case V4L2_PIX_FMT_VYUY:
  292. val = CALC_WORD(pixel_per_line, 2, 8);
  293. break;
  294. }
  295. return val;
  296. }
  297. static int vfe_word_per_line_by_bytes(u32 bytes_per_line)
  298. {
  299. return CALC_WORD(bytes_per_line, 1, 8);
  300. }
  301. static void vfe_get_wm_sizes(struct v4l2_pix_format_mplane *pix, u8 plane,
  302. u16 *width, u16 *height, u16 *bytesperline)
  303. {
  304. switch (pix->pixelformat) {
  305. case V4L2_PIX_FMT_NV12:
  306. case V4L2_PIX_FMT_NV21:
  307. *width = pix->width;
  308. *height = pix->height;
  309. *bytesperline = pix->plane_fmt[0].bytesperline;
  310. if (plane == 1)
  311. *height /= 2;
  312. break;
  313. case V4L2_PIX_FMT_NV16:
  314. case V4L2_PIX_FMT_NV61:
  315. *width = pix->width;
  316. *height = pix->height;
  317. *bytesperline = pix->plane_fmt[0].bytesperline;
  318. break;
  319. case V4L2_PIX_FMT_YUYV:
  320. case V4L2_PIX_FMT_YVYU:
  321. case V4L2_PIX_FMT_VYUY:
  322. case V4L2_PIX_FMT_UYVY:
  323. *width = pix->width;
  324. *height = pix->height;
  325. *bytesperline = pix->plane_fmt[plane].bytesperline;
  326. break;
  327. }
  328. }
  329. static void vfe_wm_line_based(struct vfe_device *vfe, u32 wm,
  330. struct v4l2_pix_format_mplane *pix,
  331. u8 plane, u32 enable)
  332. {
  333. u32 reg;
  334. if (enable) {
  335. u16 width = 0, height = 0, bytesperline = 0, wpl;
  336. vfe_get_wm_sizes(pix, plane, &width, &height, &bytesperline);
  337. wpl = vfe_word_per_line_by_pixel(pix->pixelformat, width);
  338. reg = height - 1;
  339. reg |= ((wpl + 3) / 4 - 1) << 16;
  340. writel_relaxed(reg, vfe->base +
  341. VFE_0_BUS_IMAGE_MASTER_n_WR_IMAGE_SIZE(wm));
  342. wpl = vfe_word_per_line_by_bytes(bytesperline);
  343. reg = 0x3;
  344. reg |= (height - 1) << 2;
  345. reg |= ((wpl + 1) / 2) << 16;
  346. writel_relaxed(reg, vfe->base +
  347. VFE_0_BUS_IMAGE_MASTER_n_WR_BUFFER_CFG(wm));
  348. } else {
  349. writel_relaxed(0, vfe->base +
  350. VFE_0_BUS_IMAGE_MASTER_n_WR_IMAGE_SIZE(wm));
  351. writel_relaxed(0, vfe->base +
  352. VFE_0_BUS_IMAGE_MASTER_n_WR_BUFFER_CFG(wm));
  353. }
  354. }
  355. static void vfe_wm_set_framedrop_period(struct vfe_device *vfe, u8 wm, u8 per)
  356. {
  357. u32 reg;
  358. reg = readl_relaxed(vfe->base +
  359. VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG(wm));
  360. reg &= ~(VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG_FRM_DROP_PER_MASK);
  361. reg |= (per << VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG_FRM_DROP_PER_SHIFT)
  362. & VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG_FRM_DROP_PER_MASK;
  363. writel_relaxed(reg,
  364. vfe->base + VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG(wm));
  365. }
  366. static void vfe_wm_set_framedrop_pattern(struct vfe_device *vfe, u8 wm,
  367. u32 pattern)
  368. {
  369. writel_relaxed(pattern,
  370. vfe->base + VFE_0_BUS_IMAGE_MASTER_n_WR_FRAMEDROP_PATTERN(wm));
  371. }
  372. static void vfe_wm_set_ub_cfg(struct vfe_device *vfe, u8 wm,
  373. u16 offset, u16 depth)
  374. {
  375. u32 reg;
  376. reg = (offset << VFE_0_BUS_IMAGE_MASTER_n_WR_UB_CFG_OFFSET_SHIFT) |
  377. depth;
  378. writel_relaxed(reg, vfe->base + VFE_0_BUS_IMAGE_MASTER_n_WR_UB_CFG(wm));
  379. }
  380. static void vfe_bus_reload_wm(struct vfe_device *vfe, u8 wm)
  381. {
  382. wmb();
  383. writel_relaxed(VFE_0_BUS_CMD_Mx_RLD_CMD(wm), vfe->base + VFE_0_BUS_CMD);
  384. wmb();
  385. }
  386. static void vfe_wm_set_ping_addr(struct vfe_device *vfe, u8 wm, u32 addr)
  387. {
  388. writel_relaxed(addr,
  389. vfe->base + VFE_0_BUS_IMAGE_MASTER_n_WR_PING_ADDR(wm));
  390. }
  391. static void vfe_wm_set_pong_addr(struct vfe_device *vfe, u8 wm, u32 addr)
  392. {
  393. writel_relaxed(addr,
  394. vfe->base + VFE_0_BUS_IMAGE_MASTER_n_WR_PONG_ADDR(wm));
  395. }
  396. static int vfe_wm_get_ping_pong_status(struct vfe_device *vfe, u8 wm)
  397. {
  398. u32 reg;
  399. reg = readl_relaxed(vfe->base + VFE_0_BUS_PING_PONG_STATUS);
  400. return (reg >> wm) & 0x1;
  401. }
  402. static void vfe_bus_enable_wr_if(struct vfe_device *vfe, u8 enable)
  403. {
  404. if (enable)
  405. writel_relaxed(0x101, vfe->base + VFE_0_BUS_CFG);
  406. else
  407. writel_relaxed(0, vfe->base + VFE_0_BUS_CFG);
  408. }
  409. static void vfe_bus_connect_wm_to_rdi(struct vfe_device *vfe, u8 wm,
  410. enum vfe_line_id id)
  411. {
  412. u32 reg;
  413. reg = VFE_0_RDI_CFG_x_MIPI_EN_BITS;
  414. vfe_reg_set(vfe, VFE_0_RDI_CFG_x(0), reg);
  415. reg = VFE_0_RDI_CFG_x_RDI_EN_BIT;
  416. reg |= ((3 * id) << VFE_0_RDI_CFG_x_RDI_STREAM_SEL_SHIFT) &
  417. VFE_0_RDI_CFG_x_RDI_STREAM_SEL_MASK;
  418. vfe_reg_set(vfe, VFE_0_RDI_CFG_x(id), reg);
  419. switch (id) {
  420. case VFE_LINE_RDI0:
  421. default:
  422. reg = VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI0 <<
  423. VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT;
  424. break;
  425. case VFE_LINE_RDI1:
  426. reg = VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI1 <<
  427. VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT;
  428. break;
  429. case VFE_LINE_RDI2:
  430. reg = VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI2 <<
  431. VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT;
  432. break;
  433. }
  434. if (wm % 2 == 1)
  435. reg <<= 16;
  436. vfe_reg_set(vfe, VFE_0_BUS_XBAR_CFG_x(wm), reg);
  437. }
  438. static void vfe_wm_set_subsample(struct vfe_device *vfe, u8 wm)
  439. {
  440. writel_relaxed(VFE_0_BUS_IMAGE_MASTER_n_WR_IRQ_SUBSAMPLE_PATTERN_DEF,
  441. vfe->base +
  442. VFE_0_BUS_IMAGE_MASTER_n_WR_IRQ_SUBSAMPLE_PATTERN(wm));
  443. }
  444. static void vfe_bus_disconnect_wm_from_rdi(struct vfe_device *vfe, u8 wm,
  445. enum vfe_line_id id)
  446. {
  447. u32 reg;
  448. reg = VFE_0_RDI_CFG_x_RDI_EN_BIT;
  449. vfe_reg_clr(vfe, VFE_0_RDI_CFG_x(id), reg);
  450. switch (id) {
  451. case VFE_LINE_RDI0:
  452. default:
  453. reg = VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI0 <<
  454. VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT;
  455. break;
  456. case VFE_LINE_RDI1:
  457. reg = VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI1 <<
  458. VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT;
  459. break;
  460. case VFE_LINE_RDI2:
  461. reg = VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI2 <<
  462. VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT;
  463. break;
  464. }
  465. if (wm % 2 == 1)
  466. reg <<= 16;
  467. vfe_reg_clr(vfe, VFE_0_BUS_XBAR_CFG_x(wm), reg);
  468. }
  469. static void vfe_set_xbar_cfg(struct vfe_device *vfe, struct vfe_output *output,
  470. u8 enable)
  471. {
  472. struct vfe_line *line = container_of(output, struct vfe_line, output);
  473. u32 p = line->video_out.active_fmt.fmt.pix_mp.pixelformat;
  474. u32 reg;
  475. switch (p) {
  476. case V4L2_PIX_FMT_NV12:
  477. case V4L2_PIX_FMT_NV21:
  478. case V4L2_PIX_FMT_NV16:
  479. case V4L2_PIX_FMT_NV61:
  480. reg = VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_LUMA <<
  481. VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT;
  482. if (output->wm_idx[0] % 2 == 1)
  483. reg <<= 16;
  484. if (enable)
  485. vfe_reg_set(vfe,
  486. VFE_0_BUS_XBAR_CFG_x(output->wm_idx[0]),
  487. reg);
  488. else
  489. vfe_reg_clr(vfe,
  490. VFE_0_BUS_XBAR_CFG_x(output->wm_idx[0]),
  491. reg);
  492. reg = VFE_0_BUS_XBAR_CFG_x_M_PAIR_STREAM_EN;
  493. if (p == V4L2_PIX_FMT_NV12 || p == V4L2_PIX_FMT_NV16)
  494. reg |= VFE_0_BUS_XBAR_CFG_x_M_PAIR_STREAM_SWAP_INTER_INTRA;
  495. if (output->wm_idx[1] % 2 == 1)
  496. reg <<= 16;
  497. if (enable)
  498. vfe_reg_set(vfe,
  499. VFE_0_BUS_XBAR_CFG_x(output->wm_idx[1]),
  500. reg);
  501. else
  502. vfe_reg_clr(vfe,
  503. VFE_0_BUS_XBAR_CFG_x(output->wm_idx[1]),
  504. reg);
  505. break;
  506. case V4L2_PIX_FMT_YUYV:
  507. case V4L2_PIX_FMT_YVYU:
  508. case V4L2_PIX_FMT_VYUY:
  509. case V4L2_PIX_FMT_UYVY:
  510. reg = VFE_0_BUS_XBAR_CFG_x_M_REALIGN_BUF_EN;
  511. reg |= VFE_0_BUS_XBAR_CFG_x_M_PAIR_STREAM_EN;
  512. if (p == V4L2_PIX_FMT_YUYV || p == V4L2_PIX_FMT_YVYU)
  513. reg |= VFE_0_BUS_XBAR_CFG_x_M_PAIR_STREAM_SWAP_INTER_INTRA;
  514. if (output->wm_idx[0] % 2 == 1)
  515. reg <<= 16;
  516. if (enable)
  517. vfe_reg_set(vfe,
  518. VFE_0_BUS_XBAR_CFG_x(output->wm_idx[0]),
  519. reg);
  520. else
  521. vfe_reg_clr(vfe,
  522. VFE_0_BUS_XBAR_CFG_x(output->wm_idx[0]),
  523. reg);
  524. break;
  525. default:
  526. break;
  527. }
  528. }
  529. static void vfe_set_realign_cfg(struct vfe_device *vfe, struct vfe_line *line,
  530. u8 enable)
  531. {
  532. u32 p = line->video_out.active_fmt.fmt.pix_mp.pixelformat;
  533. u32 val = VFE_0_MODULE_ZOOM_EN_REALIGN_BUF;
  534. if (p != V4L2_PIX_FMT_YUYV && p != V4L2_PIX_FMT_YVYU &&
  535. p != V4L2_PIX_FMT_VYUY && p != V4L2_PIX_FMT_UYVY)
  536. return;
  537. if (enable) {
  538. vfe_reg_set(vfe, VFE_0_MODULE_ZOOM_EN, val);
  539. } else {
  540. vfe_reg_clr(vfe, VFE_0_MODULE_ZOOM_EN, val);
  541. return;
  542. }
  543. val = VFE_0_REALIGN_BUF_CFG_HSUB_ENABLE;
  544. if (p == V4L2_PIX_FMT_UYVY || p == V4L2_PIX_FMT_YUYV)
  545. val |= VFE_0_REALIGN_BUF_CFG_CR_ODD_PIXEL;
  546. else
  547. val |= VFE_0_REALIGN_BUF_CFG_CB_ODD_PIXEL;
  548. writel_relaxed(val, vfe->base + VFE_0_REALIGN_BUF_CFG);
  549. }
  550. static void vfe_set_rdi_cid(struct vfe_device *vfe, enum vfe_line_id id, u8 cid)
  551. {
  552. vfe_reg_clr(vfe, VFE_0_RDI_CFG_x(id),
  553. VFE_0_RDI_CFG_x_RDI_M0_SEL_MASK);
  554. vfe_reg_set(vfe, VFE_0_RDI_CFG_x(id),
  555. cid << VFE_0_RDI_CFG_x_RDI_M0_SEL_SHIFT);
  556. }
  557. static void vfe_reg_update(struct vfe_device *vfe, enum vfe_line_id line_id)
  558. {
  559. vfe->reg_update |= VFE_0_REG_UPDATE_line_n(line_id);
  560. wmb();
  561. writel_relaxed(vfe->reg_update, vfe->base + VFE_0_REG_UPDATE);
  562. wmb();
  563. }
  564. static inline void vfe_reg_update_clear(struct vfe_device *vfe,
  565. enum vfe_line_id line_id)
  566. {
  567. vfe->reg_update &= ~VFE_0_REG_UPDATE_line_n(line_id);
  568. }
  569. static void vfe_enable_irq_wm_line(struct vfe_device *vfe, u8 wm,
  570. enum vfe_line_id line_id, u8 enable)
  571. {
  572. u32 irq_en0 = VFE_0_IRQ_MASK_0_IMAGE_MASTER_n_PING_PONG(wm) |
  573. VFE_0_IRQ_MASK_0_line_n_REG_UPDATE(line_id);
  574. u32 irq_en1 = VFE_0_IRQ_MASK_1_IMAGE_MASTER_n_BUS_OVERFLOW(wm) |
  575. VFE_0_IRQ_MASK_1_RDIn_SOF(line_id);
  576. if (enable) {
  577. vfe_reg_set(vfe, VFE_0_IRQ_MASK_0, irq_en0);
  578. vfe_reg_set(vfe, VFE_0_IRQ_MASK_1, irq_en1);
  579. } else {
  580. vfe_reg_clr(vfe, VFE_0_IRQ_MASK_0, irq_en0);
  581. vfe_reg_clr(vfe, VFE_0_IRQ_MASK_1, irq_en1);
  582. }
  583. }
  584. static void vfe_enable_irq_pix_line(struct vfe_device *vfe, u8 comp,
  585. enum vfe_line_id line_id, u8 enable)
  586. {
  587. struct vfe_output *output = &vfe->line[line_id].output;
  588. unsigned int i;
  589. u32 irq_en0;
  590. u32 irq_en1;
  591. u32 comp_mask = 0;
  592. irq_en0 = VFE_0_IRQ_MASK_0_CAMIF_SOF;
  593. irq_en0 |= VFE_0_IRQ_MASK_0_CAMIF_EOF;
  594. irq_en0 |= VFE_0_IRQ_MASK_0_IMAGE_COMPOSITE_DONE_n(comp);
  595. irq_en0 |= VFE_0_IRQ_MASK_0_line_n_REG_UPDATE(line_id);
  596. irq_en1 = VFE_0_IRQ_MASK_1_CAMIF_ERROR;
  597. for (i = 0; i < output->wm_num; i++) {
  598. irq_en1 |= VFE_0_IRQ_MASK_1_IMAGE_MASTER_n_BUS_OVERFLOW(
  599. output->wm_idx[i]);
  600. comp_mask |= (1 << output->wm_idx[i]) << comp * 8;
  601. }
  602. if (enable) {
  603. vfe_reg_set(vfe, VFE_0_IRQ_MASK_0, irq_en0);
  604. vfe_reg_set(vfe, VFE_0_IRQ_MASK_1, irq_en1);
  605. vfe_reg_set(vfe, VFE_0_IRQ_COMPOSITE_MASK_0, comp_mask);
  606. } else {
  607. vfe_reg_clr(vfe, VFE_0_IRQ_MASK_0, irq_en0);
  608. vfe_reg_clr(vfe, VFE_0_IRQ_MASK_1, irq_en1);
  609. vfe_reg_clr(vfe, VFE_0_IRQ_COMPOSITE_MASK_0, comp_mask);
  610. }
  611. }
  612. static void vfe_enable_irq_common(struct vfe_device *vfe)
  613. {
  614. u32 irq_en0 = VFE_0_IRQ_MASK_0_RESET_ACK;
  615. u32 irq_en1 = VFE_0_IRQ_MASK_1_VIOLATION |
  616. VFE_0_IRQ_MASK_1_BUS_BDG_HALT_ACK;
  617. vfe_reg_set(vfe, VFE_0_IRQ_MASK_0, irq_en0);
  618. vfe_reg_set(vfe, VFE_0_IRQ_MASK_1, irq_en1);
  619. }
  620. static void vfe_set_demux_cfg(struct vfe_device *vfe, struct vfe_line *line)
  621. {
  622. u32 val, even_cfg, odd_cfg;
  623. writel_relaxed(VFE_0_DEMUX_CFG_PERIOD, vfe->base + VFE_0_DEMUX_CFG);
  624. val = VFE_0_DEMUX_GAIN_0_CH0_EVEN | VFE_0_DEMUX_GAIN_0_CH0_ODD;
  625. writel_relaxed(val, vfe->base + VFE_0_DEMUX_GAIN_0);
  626. val = VFE_0_DEMUX_GAIN_1_CH1 | VFE_0_DEMUX_GAIN_1_CH2;
  627. writel_relaxed(val, vfe->base + VFE_0_DEMUX_GAIN_1);
  628. switch (line->fmt[MSM_VFE_PAD_SINK].code) {
  629. case MEDIA_BUS_FMT_YUYV8_2X8:
  630. even_cfg = VFE_0_DEMUX_EVEN_CFG_PATTERN_YUYV;
  631. odd_cfg = VFE_0_DEMUX_ODD_CFG_PATTERN_YUYV;
  632. break;
  633. case MEDIA_BUS_FMT_YVYU8_2X8:
  634. even_cfg = VFE_0_DEMUX_EVEN_CFG_PATTERN_YVYU;
  635. odd_cfg = VFE_0_DEMUX_ODD_CFG_PATTERN_YVYU;
  636. break;
  637. case MEDIA_BUS_FMT_UYVY8_2X8:
  638. default:
  639. even_cfg = VFE_0_DEMUX_EVEN_CFG_PATTERN_UYVY;
  640. odd_cfg = VFE_0_DEMUX_ODD_CFG_PATTERN_UYVY;
  641. break;
  642. case MEDIA_BUS_FMT_VYUY8_2X8:
  643. even_cfg = VFE_0_DEMUX_EVEN_CFG_PATTERN_VYUY;
  644. odd_cfg = VFE_0_DEMUX_ODD_CFG_PATTERN_VYUY;
  645. break;
  646. }
  647. writel_relaxed(even_cfg, vfe->base + VFE_0_DEMUX_EVEN_CFG);
  648. writel_relaxed(odd_cfg, vfe->base + VFE_0_DEMUX_ODD_CFG);
  649. }
  650. static inline u8 vfe_calc_interp_reso(u16 input, u16 output)
  651. {
  652. if (input / output >= 16)
  653. return 0;
  654. if (input / output >= 8)
  655. return 1;
  656. if (input / output >= 4)
  657. return 2;
  658. return 3;
  659. }
  660. static void vfe_set_scale_cfg(struct vfe_device *vfe, struct vfe_line *line)
  661. {
  662. u32 p = line->video_out.active_fmt.fmt.pix_mp.pixelformat;
  663. u32 reg;
  664. u16 input, output;
  665. u8 interp_reso;
  666. u32 phase_mult;
  667. writel_relaxed(0x3, vfe->base + VFE_0_SCALE_ENC_Y_CFG);
  668. input = line->fmt[MSM_VFE_PAD_SINK].width - 1;
  669. output = line->compose.width - 1;
  670. reg = (output << 16) | input;
  671. writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_Y_H_IMAGE_SIZE);
  672. interp_reso = vfe_calc_interp_reso(input, output);
  673. phase_mult = input * (1 << (14 + interp_reso)) / output;
  674. reg = (interp_reso << 28) | phase_mult;
  675. writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_Y_H_PHASE);
  676. input = line->fmt[MSM_VFE_PAD_SINK].height - 1;
  677. output = line->compose.height - 1;
  678. reg = (output << 16) | input;
  679. writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_Y_V_IMAGE_SIZE);
  680. interp_reso = vfe_calc_interp_reso(input, output);
  681. phase_mult = input * (1 << (14 + interp_reso)) / output;
  682. reg = (interp_reso << 28) | phase_mult;
  683. writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_Y_V_PHASE);
  684. writel_relaxed(0x3, vfe->base + VFE_0_SCALE_ENC_CBCR_CFG);
  685. input = line->fmt[MSM_VFE_PAD_SINK].width - 1;
  686. output = line->compose.width / 2 - 1;
  687. reg = (output << 16) | input;
  688. writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_CBCR_H_IMAGE_SIZE);
  689. interp_reso = vfe_calc_interp_reso(input, output);
  690. phase_mult = input * (1 << (14 + interp_reso)) / output;
  691. reg = (interp_reso << 28) | phase_mult;
  692. writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_CBCR_H_PHASE);
  693. input = line->fmt[MSM_VFE_PAD_SINK].height - 1;
  694. output = line->compose.height - 1;
  695. if (p == V4L2_PIX_FMT_NV12 || p == V4L2_PIX_FMT_NV21)
  696. output = line->compose.height / 2 - 1;
  697. reg = (output << 16) | input;
  698. writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_CBCR_V_IMAGE_SIZE);
  699. interp_reso = vfe_calc_interp_reso(input, output);
  700. phase_mult = input * (1 << (14 + interp_reso)) / output;
  701. reg = (interp_reso << 28) | phase_mult;
  702. writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_CBCR_V_PHASE);
  703. }
  704. static void vfe_set_crop_cfg(struct vfe_device *vfe, struct vfe_line *line)
  705. {
  706. u32 p = line->video_out.active_fmt.fmt.pix_mp.pixelformat;
  707. u32 reg;
  708. u16 first, last;
  709. first = line->crop.left;
  710. last = line->crop.left + line->crop.width - 1;
  711. reg = (first << 16) | last;
  712. writel_relaxed(reg, vfe->base + VFE_0_CROP_ENC_Y_WIDTH);
  713. first = line->crop.top;
  714. last = line->crop.top + line->crop.height - 1;
  715. reg = (first << 16) | last;
  716. writel_relaxed(reg, vfe->base + VFE_0_CROP_ENC_Y_HEIGHT);
  717. first = line->crop.left / 2;
  718. last = line->crop.left / 2 + line->crop.width / 2 - 1;
  719. reg = (first << 16) | last;
  720. writel_relaxed(reg, vfe->base + VFE_0_CROP_ENC_CBCR_WIDTH);
  721. first = line->crop.top;
  722. last = line->crop.top + line->crop.height - 1;
  723. if (p == V4L2_PIX_FMT_NV12 || p == V4L2_PIX_FMT_NV21) {
  724. first = line->crop.top / 2;
  725. last = line->crop.top / 2 + line->crop.height / 2 - 1;
  726. }
  727. reg = (first << 16) | last;
  728. writel_relaxed(reg, vfe->base + VFE_0_CROP_ENC_CBCR_HEIGHT);
  729. }
  730. static void vfe_set_clamp_cfg(struct vfe_device *vfe)
  731. {
  732. u32 val = VFE_0_CLAMP_ENC_MAX_CFG_CH0 |
  733. VFE_0_CLAMP_ENC_MAX_CFG_CH1 |
  734. VFE_0_CLAMP_ENC_MAX_CFG_CH2;
  735. writel_relaxed(val, vfe->base + VFE_0_CLAMP_ENC_MAX_CFG);
  736. val = VFE_0_CLAMP_ENC_MIN_CFG_CH0 |
  737. VFE_0_CLAMP_ENC_MIN_CFG_CH1 |
  738. VFE_0_CLAMP_ENC_MIN_CFG_CH2;
  739. writel_relaxed(val, vfe->base + VFE_0_CLAMP_ENC_MIN_CFG);
  740. }
  741. static void vfe_set_qos(struct vfe_device *vfe)
  742. {
  743. u32 val = VFE_0_BUS_BDG_QOS_CFG_0_CFG;
  744. u32 val7 = VFE_0_BUS_BDG_QOS_CFG_7_CFG;
  745. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_QOS_CFG_0);
  746. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_QOS_CFG_1);
  747. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_QOS_CFG_2);
  748. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_QOS_CFG_3);
  749. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_QOS_CFG_4);
  750. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_QOS_CFG_5);
  751. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_QOS_CFG_6);
  752. writel_relaxed(val7, vfe->base + VFE_0_BUS_BDG_QOS_CFG_7);
  753. }
  754. static void vfe_set_ds(struct vfe_device *vfe)
  755. {
  756. u32 val = VFE_0_BUS_BDG_DS_CFG_0_CFG;
  757. u32 val16 = VFE_0_BUS_BDG_DS_CFG_16_CFG;
  758. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_0);
  759. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_1);
  760. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_2);
  761. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_3);
  762. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_4);
  763. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_5);
  764. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_6);
  765. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_7);
  766. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_8);
  767. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_9);
  768. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_10);
  769. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_11);
  770. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_12);
  771. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_13);
  772. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_14);
  773. writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_DS_CFG_15);
  774. writel_relaxed(val16, vfe->base + VFE_0_BUS_BDG_DS_CFG_16);
  775. }
  776. static void vfe_set_cgc_override(struct vfe_device *vfe, u8 wm, u8 enable)
  777. {
  778. /* empty */
  779. }
  780. static void vfe_set_camif_cfg(struct vfe_device *vfe, struct vfe_line *line)
  781. {
  782. u32 val;
  783. switch (line->fmt[MSM_VFE_PAD_SINK].code) {
  784. case MEDIA_BUS_FMT_YUYV8_2X8:
  785. val = VFE_0_CORE_CFG_PIXEL_PATTERN_YCBYCR;
  786. break;
  787. case MEDIA_BUS_FMT_YVYU8_2X8:
  788. val = VFE_0_CORE_CFG_PIXEL_PATTERN_YCRYCB;
  789. break;
  790. case MEDIA_BUS_FMT_UYVY8_2X8:
  791. default:
  792. val = VFE_0_CORE_CFG_PIXEL_PATTERN_CBYCRY;
  793. break;
  794. case MEDIA_BUS_FMT_VYUY8_2X8:
  795. val = VFE_0_CORE_CFG_PIXEL_PATTERN_CRYCBY;
  796. break;
  797. }
  798. val |= VFE_0_CORE_CFG_COMPOSITE_REG_UPDATE_EN;
  799. writel_relaxed(val, vfe->base + VFE_0_CORE_CFG);
  800. val = line->fmt[MSM_VFE_PAD_SINK].width * 2 - 1;
  801. val |= (line->fmt[MSM_VFE_PAD_SINK].height - 1) << 16;
  802. writel_relaxed(val, vfe->base + VFE_0_CAMIF_FRAME_CFG);
  803. val = line->fmt[MSM_VFE_PAD_SINK].width * 2 - 1;
  804. writel_relaxed(val, vfe->base + VFE_0_CAMIF_WINDOW_WIDTH_CFG);
  805. val = line->fmt[MSM_VFE_PAD_SINK].height - 1;
  806. writel_relaxed(val, vfe->base + VFE_0_CAMIF_WINDOW_HEIGHT_CFG);
  807. val = 0xffffffff;
  808. writel_relaxed(val, vfe->base + VFE_0_CAMIF_SUBSAMPLE_CFG);
  809. val = 0xffffffff;
  810. writel_relaxed(val, vfe->base + VFE_0_CAMIF_IRQ_FRAMEDROP_PATTERN);
  811. val = 0xffffffff;
  812. writel_relaxed(val, vfe->base + VFE_0_CAMIF_IRQ_SUBSAMPLE_PATTERN);
  813. val = VFE_0_RDI_CFG_x_MIPI_EN_BITS;
  814. vfe_reg_set(vfe, VFE_0_RDI_CFG_x(0), val);
  815. val = VFE_0_CAMIF_CFG_VFE_OUTPUT_EN;
  816. writel_relaxed(val, vfe->base + VFE_0_CAMIF_CFG);
  817. }
  818. static void vfe_set_camif_cmd(struct vfe_device *vfe, u8 enable)
  819. {
  820. u32 cmd;
  821. cmd = VFE_0_CAMIF_CMD_CLEAR_CAMIF_STATUS | VFE_0_CAMIF_CMD_NO_CHANGE;
  822. writel_relaxed(cmd, vfe->base + VFE_0_CAMIF_CMD);
  823. wmb();
  824. if (enable)
  825. cmd = VFE_0_CAMIF_CMD_ENABLE_FRAME_BOUNDARY;
  826. else
  827. cmd = VFE_0_CAMIF_CMD_DISABLE_FRAME_BOUNDARY;
  828. writel_relaxed(cmd, vfe->base + VFE_0_CAMIF_CMD);
  829. }
  830. static void vfe_set_module_cfg(struct vfe_device *vfe, u8 enable)
  831. {
  832. u32 val_lens = VFE_0_MODULE_LENS_EN_DEMUX |
  833. VFE_0_MODULE_LENS_EN_CHROMA_UPSAMPLE;
  834. u32 val_zoom = VFE_0_MODULE_ZOOM_EN_SCALE_ENC |
  835. VFE_0_MODULE_ZOOM_EN_CROP_ENC;
  836. if (enable) {
  837. vfe_reg_set(vfe, VFE_0_MODULE_LENS_EN, val_lens);
  838. vfe_reg_set(vfe, VFE_0_MODULE_ZOOM_EN, val_zoom);
  839. } else {
  840. vfe_reg_clr(vfe, VFE_0_MODULE_LENS_EN, val_lens);
  841. vfe_reg_clr(vfe, VFE_0_MODULE_ZOOM_EN, val_zoom);
  842. }
  843. }
  844. static int vfe_camif_wait_for_stop(struct vfe_device *vfe, struct device *dev)
  845. {
  846. u32 val;
  847. int ret;
  848. ret = readl_poll_timeout(vfe->base + VFE_0_CAMIF_STATUS,
  849. val,
  850. (val & VFE_0_CAMIF_STATUS_HALT),
  851. CAMIF_TIMEOUT_SLEEP_US,
  852. CAMIF_TIMEOUT_ALL_US);
  853. if (ret < 0)
  854. dev_err(dev, "%s: camif stop timeout\n", __func__);
  855. return ret;
  856. }
  857. static void vfe_isr_read(struct vfe_device *vfe, u32 *value0, u32 *value1)
  858. {
  859. *value0 = readl_relaxed(vfe->base + VFE_0_IRQ_STATUS_0);
  860. *value1 = readl_relaxed(vfe->base + VFE_0_IRQ_STATUS_1);
  861. writel_relaxed(*value0, vfe->base + VFE_0_IRQ_CLEAR_0);
  862. writel_relaxed(*value1, vfe->base + VFE_0_IRQ_CLEAR_1);
  863. wmb();
  864. writel_relaxed(VFE_0_IRQ_CMD_GLOBAL_CLEAR, vfe->base + VFE_0_IRQ_CMD);
  865. }
  866. static void vfe_violation_read(struct vfe_device *vfe)
  867. {
  868. u32 violation = readl_relaxed(vfe->base + VFE_0_VIOLATION_STATUS);
  869. pr_err_ratelimited("VFE: violation = 0x%08x\n", violation);
  870. }
  871. /*
  872. * vfe_isr - ISPIF module interrupt handler
  873. * @irq: Interrupt line
  874. * @dev: VFE device
  875. *
  876. * Return IRQ_HANDLED on success
  877. */
  878. static irqreturn_t vfe_isr(int irq, void *dev)
  879. {
  880. struct vfe_device *vfe = dev;
  881. u32 value0, value1;
  882. int i, j;
  883. vfe->ops->isr_read(vfe, &value0, &value1);
  884. trace_printk("VFE: status0 = 0x%08x, status1 = 0x%08x\n",
  885. value0, value1);
  886. if (value0 & VFE_0_IRQ_STATUS_0_RESET_ACK)
  887. vfe->isr_ops.reset_ack(vfe);
  888. if (value1 & VFE_0_IRQ_STATUS_1_VIOLATION)
  889. vfe->ops->violation_read(vfe);
  890. if (value1 & VFE_0_IRQ_STATUS_1_BUS_BDG_HALT_ACK)
  891. vfe->isr_ops.halt_ack(vfe);
  892. for (i = VFE_LINE_RDI0; i <= VFE_LINE_PIX; i++)
  893. if (value0 & VFE_0_IRQ_STATUS_0_line_n_REG_UPDATE(i))
  894. vfe->isr_ops.reg_update(vfe, i);
  895. if (value0 & VFE_0_IRQ_STATUS_0_CAMIF_SOF)
  896. vfe->isr_ops.sof(vfe, VFE_LINE_PIX);
  897. for (i = VFE_LINE_RDI0; i <= VFE_LINE_RDI2; i++)
  898. if (value1 & VFE_0_IRQ_STATUS_1_RDIn_SOF(i))
  899. vfe->isr_ops.sof(vfe, i);
  900. for (i = 0; i < MSM_VFE_COMPOSITE_IRQ_NUM; i++)
  901. if (value0 & VFE_0_IRQ_STATUS_0_IMAGE_COMPOSITE_DONE_n(i)) {
  902. vfe->isr_ops.comp_done(vfe, i);
  903. for (j = 0; j < ARRAY_SIZE(vfe->wm_output_map); j++)
  904. if (vfe->wm_output_map[j] == VFE_LINE_PIX)
  905. value0 &= ~VFE_0_IRQ_MASK_0_IMAGE_MASTER_n_PING_PONG(j);
  906. }
  907. for (i = 0; i < MSM_VFE_IMAGE_MASTERS_NUM; i++)
  908. if (value0 & VFE_0_IRQ_STATUS_0_IMAGE_MASTER_n_PING_PONG(i))
  909. vfe->isr_ops.wm_done(vfe, i);
  910. return IRQ_HANDLED;
  911. }
  912. const struct vfe_hw_ops vfe_ops_4_7 = {
  913. .hw_version_read = vfe_hw_version_read,
  914. .get_ub_size = vfe_get_ub_size,
  915. .global_reset = vfe_global_reset,
  916. .halt_request = vfe_halt_request,
  917. .halt_clear = vfe_halt_clear,
  918. .wm_enable = vfe_wm_enable,
  919. .wm_frame_based = vfe_wm_frame_based,
  920. .wm_line_based = vfe_wm_line_based,
  921. .wm_set_framedrop_period = vfe_wm_set_framedrop_period,
  922. .wm_set_framedrop_pattern = vfe_wm_set_framedrop_pattern,
  923. .wm_set_ub_cfg = vfe_wm_set_ub_cfg,
  924. .bus_reload_wm = vfe_bus_reload_wm,
  925. .wm_set_ping_addr = vfe_wm_set_ping_addr,
  926. .wm_set_pong_addr = vfe_wm_set_pong_addr,
  927. .wm_get_ping_pong_status = vfe_wm_get_ping_pong_status,
  928. .bus_enable_wr_if = vfe_bus_enable_wr_if,
  929. .bus_connect_wm_to_rdi = vfe_bus_connect_wm_to_rdi,
  930. .wm_set_subsample = vfe_wm_set_subsample,
  931. .bus_disconnect_wm_from_rdi = vfe_bus_disconnect_wm_from_rdi,
  932. .set_xbar_cfg = vfe_set_xbar_cfg,
  933. .set_realign_cfg = vfe_set_realign_cfg,
  934. .set_rdi_cid = vfe_set_rdi_cid,
  935. .reg_update = vfe_reg_update,
  936. .reg_update_clear = vfe_reg_update_clear,
  937. .enable_irq_wm_line = vfe_enable_irq_wm_line,
  938. .enable_irq_pix_line = vfe_enable_irq_pix_line,
  939. .enable_irq_common = vfe_enable_irq_common,
  940. .set_demux_cfg = vfe_set_demux_cfg,
  941. .set_scale_cfg = vfe_set_scale_cfg,
  942. .set_crop_cfg = vfe_set_crop_cfg,
  943. .set_clamp_cfg = vfe_set_clamp_cfg,
  944. .set_qos = vfe_set_qos,
  945. .set_ds = vfe_set_ds,
  946. .set_cgc_override = vfe_set_cgc_override,
  947. .set_camif_cfg = vfe_set_camif_cfg,
  948. .set_camif_cmd = vfe_set_camif_cmd,
  949. .set_module_cfg = vfe_set_module_cfg,
  950. .camif_wait_for_stop = vfe_camif_wait_for_stop,
  951. .isr_read = vfe_isr_read,
  952. .violation_read = vfe_violation_read,
  953. .isr = vfe_isr,
  954. };