s5c73m3-core.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825
  1. /*
  2. * Samsung LSI S5C73M3 8M pixel camera driver
  3. *
  4. * Copyright (C) 2012, Samsung Electronics, Co., Ltd.
  5. * Sylwester Nawrocki <s.nawrocki@samsung.com>
  6. * Andrzej Hajda <a.hajda@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/clk.h>
  18. #include <linux/delay.h>
  19. #include <linux/firmware.h>
  20. #include <linux/gpio.h>
  21. #include <linux/i2c.h>
  22. #include <linux/init.h>
  23. #include <linux/media.h>
  24. #include <linux/module.h>
  25. #include <linux/of_gpio.h>
  26. #include <linux/of_graph.h>
  27. #include <linux/regulator/consumer.h>
  28. #include <linux/sizes.h>
  29. #include <linux/slab.h>
  30. #include <linux/spi/spi.h>
  31. #include <linux/videodev2.h>
  32. #include <media/media-entity.h>
  33. #include <media/v4l2-ctrls.h>
  34. #include <media/v4l2-device.h>
  35. #include <media/v4l2-subdev.h>
  36. #include <media/v4l2-mediabus.h>
  37. #include <media/i2c/s5c73m3.h>
  38. #include <media/v4l2-fwnode.h>
  39. #include "s5c73m3.h"
  40. int s5c73m3_dbg;
  41. module_param_named(debug, s5c73m3_dbg, int, 0644);
  42. static int boot_from_rom = 1;
  43. module_param(boot_from_rom, int, 0644);
  44. static int update_fw;
  45. module_param(update_fw, int, 0644);
  46. #define S5C73M3_EMBEDDED_DATA_MAXLEN SZ_4K
  47. #define S5C73M3_MIPI_DATA_LANES 4
  48. #define S5C73M3_CLK_NAME "cis_extclk"
  49. static const char * const s5c73m3_supply_names[S5C73M3_MAX_SUPPLIES] = {
  50. "vdd-int", /* Digital Core supply (1.2V), CAM_ISP_CORE_1.2V */
  51. "vdda", /* Analog Core supply (1.2V), CAM_SENSOR_CORE_1.2V */
  52. "vdd-reg", /* Regulator input supply (2.8V), CAM_SENSOR_A2.8V */
  53. "vddio-host", /* Digital Host I/O power supply (1.8V...2.8V),
  54. CAM_ISP_SENSOR_1.8V */
  55. "vddio-cis", /* Digital CIS I/O power (1.2V...1.8V),
  56. CAM_ISP_MIPI_1.2V */
  57. "vdd-af", /* Lens, CAM_AF_2.8V */
  58. };
  59. static const struct s5c73m3_frame_size s5c73m3_isp_resolutions[] = {
  60. { 320, 240, COMM_CHG_MODE_YUV_320_240 },
  61. { 352, 288, COMM_CHG_MODE_YUV_352_288 },
  62. { 640, 480, COMM_CHG_MODE_YUV_640_480 },
  63. { 880, 720, COMM_CHG_MODE_YUV_880_720 },
  64. { 960, 720, COMM_CHG_MODE_YUV_960_720 },
  65. { 1008, 672, COMM_CHG_MODE_YUV_1008_672 },
  66. { 1184, 666, COMM_CHG_MODE_YUV_1184_666 },
  67. { 1280, 720, COMM_CHG_MODE_YUV_1280_720 },
  68. { 1536, 864, COMM_CHG_MODE_YUV_1536_864 },
  69. { 1600, 1200, COMM_CHG_MODE_YUV_1600_1200 },
  70. { 1632, 1224, COMM_CHG_MODE_YUV_1632_1224 },
  71. { 1920, 1080, COMM_CHG_MODE_YUV_1920_1080 },
  72. { 1920, 1440, COMM_CHG_MODE_YUV_1920_1440 },
  73. { 2304, 1296, COMM_CHG_MODE_YUV_2304_1296 },
  74. { 3264, 2448, COMM_CHG_MODE_YUV_3264_2448 },
  75. };
  76. static const struct s5c73m3_frame_size s5c73m3_jpeg_resolutions[] = {
  77. { 640, 480, COMM_CHG_MODE_JPEG_640_480 },
  78. { 800, 450, COMM_CHG_MODE_JPEG_800_450 },
  79. { 800, 600, COMM_CHG_MODE_JPEG_800_600 },
  80. { 1024, 768, COMM_CHG_MODE_JPEG_1024_768 },
  81. { 1280, 720, COMM_CHG_MODE_JPEG_1280_720 },
  82. { 1280, 960, COMM_CHG_MODE_JPEG_1280_960 },
  83. { 1600, 900, COMM_CHG_MODE_JPEG_1600_900 },
  84. { 1600, 1200, COMM_CHG_MODE_JPEG_1600_1200 },
  85. { 2048, 1152, COMM_CHG_MODE_JPEG_2048_1152 },
  86. { 2048, 1536, COMM_CHG_MODE_JPEG_2048_1536 },
  87. { 2560, 1440, COMM_CHG_MODE_JPEG_2560_1440 },
  88. { 2560, 1920, COMM_CHG_MODE_JPEG_2560_1920 },
  89. { 3264, 1836, COMM_CHG_MODE_JPEG_3264_1836 },
  90. { 3264, 2176, COMM_CHG_MODE_JPEG_3264_2176 },
  91. { 3264, 2448, COMM_CHG_MODE_JPEG_3264_2448 },
  92. };
  93. static const struct s5c73m3_frame_size * const s5c73m3_resolutions[] = {
  94. [RES_ISP] = s5c73m3_isp_resolutions,
  95. [RES_JPEG] = s5c73m3_jpeg_resolutions
  96. };
  97. static const int s5c73m3_resolutions_len[] = {
  98. [RES_ISP] = ARRAY_SIZE(s5c73m3_isp_resolutions),
  99. [RES_JPEG] = ARRAY_SIZE(s5c73m3_jpeg_resolutions)
  100. };
  101. static const struct s5c73m3_interval s5c73m3_intervals[] = {
  102. { COMM_FRAME_RATE_FIXED_7FPS, {142857, 1000000}, {3264, 2448} },
  103. { COMM_FRAME_RATE_FIXED_15FPS, {66667, 1000000}, {3264, 2448} },
  104. { COMM_FRAME_RATE_FIXED_20FPS, {50000, 1000000}, {2304, 1296} },
  105. { COMM_FRAME_RATE_FIXED_30FPS, {33333, 1000000}, {2304, 1296} },
  106. };
  107. #define S5C73M3_DEFAULT_FRAME_INTERVAL 3 /* 30 fps */
  108. static void s5c73m3_fill_mbus_fmt(struct v4l2_mbus_framefmt *mf,
  109. const struct s5c73m3_frame_size *fs,
  110. u32 code)
  111. {
  112. mf->width = fs->width;
  113. mf->height = fs->height;
  114. mf->code = code;
  115. mf->colorspace = V4L2_COLORSPACE_JPEG;
  116. mf->field = V4L2_FIELD_NONE;
  117. }
  118. static int s5c73m3_i2c_write(struct i2c_client *client, u16 addr, u16 data)
  119. {
  120. u8 buf[4] = { addr >> 8, addr & 0xff, data >> 8, data & 0xff };
  121. int ret = i2c_master_send(client, buf, sizeof(buf));
  122. v4l_dbg(4, s5c73m3_dbg, client, "%s: addr 0x%04x, data 0x%04x\n",
  123. __func__, addr, data);
  124. if (ret == 4)
  125. return 0;
  126. return ret < 0 ? ret : -EREMOTEIO;
  127. }
  128. static int s5c73m3_i2c_read(struct i2c_client *client, u16 addr, u16 *data)
  129. {
  130. int ret;
  131. u8 rbuf[2], wbuf[2] = { addr >> 8, addr & 0xff };
  132. struct i2c_msg msg[2] = {
  133. {
  134. .addr = client->addr,
  135. .flags = 0,
  136. .len = sizeof(wbuf),
  137. .buf = wbuf
  138. }, {
  139. .addr = client->addr,
  140. .flags = I2C_M_RD,
  141. .len = sizeof(rbuf),
  142. .buf = rbuf
  143. }
  144. };
  145. /*
  146. * Issue repeated START after writing 2 address bytes and
  147. * just one STOP only after reading the data bytes.
  148. */
  149. ret = i2c_transfer(client->adapter, msg, 2);
  150. if (ret == 2) {
  151. *data = be16_to_cpup((__be16 *)rbuf);
  152. v4l2_dbg(4, s5c73m3_dbg, client,
  153. "%s: addr: 0x%04x, data: 0x%04x\n",
  154. __func__, addr, *data);
  155. return 0;
  156. }
  157. v4l2_err(client, "I2C read failed: addr: %04x, (%d)\n", addr, ret);
  158. return ret >= 0 ? -EREMOTEIO : ret;
  159. }
  160. int s5c73m3_write(struct s5c73m3 *state, u32 addr, u16 data)
  161. {
  162. struct i2c_client *client = state->i2c_client;
  163. int ret;
  164. if ((addr ^ state->i2c_write_address) & 0xffff0000) {
  165. ret = s5c73m3_i2c_write(client, REG_CMDWR_ADDRH, addr >> 16);
  166. if (ret < 0) {
  167. state->i2c_write_address = 0;
  168. return ret;
  169. }
  170. }
  171. if ((addr ^ state->i2c_write_address) & 0xffff) {
  172. ret = s5c73m3_i2c_write(client, REG_CMDWR_ADDRL, addr & 0xffff);
  173. if (ret < 0) {
  174. state->i2c_write_address = 0;
  175. return ret;
  176. }
  177. }
  178. state->i2c_write_address = addr;
  179. ret = s5c73m3_i2c_write(client, REG_CMDBUF_ADDR, data);
  180. if (ret < 0)
  181. return ret;
  182. state->i2c_write_address += 2;
  183. return ret;
  184. }
  185. int s5c73m3_read(struct s5c73m3 *state, u32 addr, u16 *data)
  186. {
  187. struct i2c_client *client = state->i2c_client;
  188. int ret;
  189. if ((addr ^ state->i2c_read_address) & 0xffff0000) {
  190. ret = s5c73m3_i2c_write(client, REG_CMDRD_ADDRH, addr >> 16);
  191. if (ret < 0) {
  192. state->i2c_read_address = 0;
  193. return ret;
  194. }
  195. }
  196. if ((addr ^ state->i2c_read_address) & 0xffff) {
  197. ret = s5c73m3_i2c_write(client, REG_CMDRD_ADDRL, addr & 0xffff);
  198. if (ret < 0) {
  199. state->i2c_read_address = 0;
  200. return ret;
  201. }
  202. }
  203. state->i2c_read_address = addr;
  204. ret = s5c73m3_i2c_read(client, REG_CMDBUF_ADDR, data);
  205. if (ret < 0)
  206. return ret;
  207. state->i2c_read_address += 2;
  208. return ret;
  209. }
  210. static int s5c73m3_check_status(struct s5c73m3 *state, unsigned int value)
  211. {
  212. unsigned long start = jiffies;
  213. unsigned long end = start + msecs_to_jiffies(2000);
  214. int ret;
  215. u16 status;
  216. int count = 0;
  217. do {
  218. ret = s5c73m3_read(state, REG_STATUS, &status);
  219. if (ret < 0 || status == value)
  220. break;
  221. usleep_range(500, 1000);
  222. ++count;
  223. } while (time_is_after_jiffies(end));
  224. if (count > 0)
  225. v4l2_dbg(1, s5c73m3_dbg, &state->sensor_sd,
  226. "status check took %dms\n",
  227. jiffies_to_msecs(jiffies - start));
  228. if (ret == 0 && status != value) {
  229. u16 i2c_status = 0;
  230. u16 i2c_seq_status = 0;
  231. s5c73m3_read(state, REG_I2C_STATUS, &i2c_status);
  232. s5c73m3_read(state, REG_I2C_SEQ_STATUS, &i2c_seq_status);
  233. v4l2_err(&state->sensor_sd,
  234. "wrong status %#x, expected: %#x, i2c_status: %#x/%#x\n",
  235. status, value, i2c_status, i2c_seq_status);
  236. return -ETIMEDOUT;
  237. }
  238. return ret;
  239. }
  240. int s5c73m3_isp_command(struct s5c73m3 *state, u16 command, u16 data)
  241. {
  242. int ret;
  243. ret = s5c73m3_check_status(state, REG_STATUS_ISP_COMMAND_COMPLETED);
  244. if (ret < 0)
  245. return ret;
  246. ret = s5c73m3_write(state, 0x00095000, command);
  247. if (ret < 0)
  248. return ret;
  249. ret = s5c73m3_write(state, 0x00095002, data);
  250. if (ret < 0)
  251. return ret;
  252. return s5c73m3_write(state, REG_STATUS, 0x0001);
  253. }
  254. static int s5c73m3_isp_comm_result(struct s5c73m3 *state, u16 command,
  255. u16 *data)
  256. {
  257. return s5c73m3_read(state, COMM_RESULT_OFFSET + command, data);
  258. }
  259. static int s5c73m3_set_af_softlanding(struct s5c73m3 *state)
  260. {
  261. unsigned long start = jiffies;
  262. u16 af_softlanding;
  263. int count = 0;
  264. int ret;
  265. const char *msg;
  266. ret = s5c73m3_isp_command(state, COMM_AF_SOFTLANDING,
  267. COMM_AF_SOFTLANDING_ON);
  268. if (ret < 0) {
  269. v4l2_info(&state->sensor_sd, "AF soft-landing failed\n");
  270. return ret;
  271. }
  272. for (;;) {
  273. ret = s5c73m3_isp_comm_result(state, COMM_AF_SOFTLANDING,
  274. &af_softlanding);
  275. if (ret < 0) {
  276. msg = "failed";
  277. break;
  278. }
  279. if (af_softlanding == COMM_AF_SOFTLANDING_RES_COMPLETE) {
  280. msg = "succeeded";
  281. break;
  282. }
  283. if (++count > 100) {
  284. ret = -ETIME;
  285. msg = "timed out";
  286. break;
  287. }
  288. msleep(25);
  289. }
  290. v4l2_info(&state->sensor_sd, "AF soft-landing %s after %dms\n",
  291. msg, jiffies_to_msecs(jiffies - start));
  292. return ret;
  293. }
  294. static int s5c73m3_load_fw(struct v4l2_subdev *sd)
  295. {
  296. struct s5c73m3 *state = sensor_sd_to_s5c73m3(sd);
  297. struct i2c_client *client = state->i2c_client;
  298. const struct firmware *fw;
  299. int ret;
  300. char fw_name[20];
  301. snprintf(fw_name, sizeof(fw_name), "SlimISP_%.2s.bin",
  302. state->fw_file_version);
  303. ret = request_firmware(&fw, fw_name, &client->dev);
  304. if (ret < 0) {
  305. v4l2_err(sd, "Firmware request failed (%s)\n", fw_name);
  306. return -EINVAL;
  307. }
  308. v4l2_info(sd, "Loading firmware (%s, %zu B)\n", fw_name, fw->size);
  309. ret = s5c73m3_spi_write(state, fw->data, fw->size, 64);
  310. if (ret >= 0)
  311. state->isp_ready = 1;
  312. else
  313. v4l2_err(sd, "SPI write failed\n");
  314. release_firmware(fw);
  315. return ret;
  316. }
  317. static int s5c73m3_set_frame_size(struct s5c73m3 *state)
  318. {
  319. const struct s5c73m3_frame_size *prev_size =
  320. state->sensor_pix_size[RES_ISP];
  321. const struct s5c73m3_frame_size *cap_size =
  322. state->sensor_pix_size[RES_JPEG];
  323. unsigned int chg_mode;
  324. v4l2_dbg(1, s5c73m3_dbg, &state->sensor_sd,
  325. "Preview size: %dx%d, reg_val: 0x%x\n",
  326. prev_size->width, prev_size->height, prev_size->reg_val);
  327. chg_mode = prev_size->reg_val | COMM_CHG_MODE_NEW;
  328. if (state->mbus_code == S5C73M3_JPEG_FMT) {
  329. v4l2_dbg(1, s5c73m3_dbg, &state->sensor_sd,
  330. "Capture size: %dx%d, reg_val: 0x%x\n",
  331. cap_size->width, cap_size->height, cap_size->reg_val);
  332. chg_mode |= cap_size->reg_val;
  333. }
  334. return s5c73m3_isp_command(state, COMM_CHG_MODE, chg_mode);
  335. }
  336. static int s5c73m3_set_frame_rate(struct s5c73m3 *state)
  337. {
  338. int ret;
  339. if (state->ctrls.stabilization->val)
  340. return 0;
  341. if (WARN_ON(state->fiv == NULL))
  342. return -EINVAL;
  343. ret = s5c73m3_isp_command(state, COMM_FRAME_RATE, state->fiv->fps_reg);
  344. if (!ret)
  345. state->apply_fiv = 0;
  346. return ret;
  347. }
  348. static int __s5c73m3_s_stream(struct s5c73m3 *state, struct v4l2_subdev *sd,
  349. int on)
  350. {
  351. u16 mode;
  352. int ret;
  353. if (on && state->apply_fmt) {
  354. if (state->mbus_code == S5C73M3_JPEG_FMT)
  355. mode = COMM_IMG_OUTPUT_INTERLEAVED;
  356. else
  357. mode = COMM_IMG_OUTPUT_YUV;
  358. ret = s5c73m3_isp_command(state, COMM_IMG_OUTPUT, mode);
  359. if (!ret)
  360. ret = s5c73m3_set_frame_size(state);
  361. if (ret)
  362. return ret;
  363. state->apply_fmt = 0;
  364. }
  365. ret = s5c73m3_isp_command(state, COMM_SENSOR_STREAMING, !!on);
  366. if (ret)
  367. return ret;
  368. state->streaming = !!on;
  369. if (!on)
  370. return ret;
  371. if (state->apply_fiv) {
  372. ret = s5c73m3_set_frame_rate(state);
  373. if (ret < 0)
  374. v4l2_err(sd, "Error setting frame rate(%d)\n", ret);
  375. }
  376. return s5c73m3_check_status(state, REG_STATUS_ISP_COMMAND_COMPLETED);
  377. }
  378. static int s5c73m3_oif_s_stream(struct v4l2_subdev *sd, int on)
  379. {
  380. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  381. int ret;
  382. mutex_lock(&state->lock);
  383. ret = __s5c73m3_s_stream(state, sd, on);
  384. mutex_unlock(&state->lock);
  385. return ret;
  386. }
  387. static int s5c73m3_system_status_wait(struct s5c73m3 *state, u32 value,
  388. unsigned int delay, unsigned int steps)
  389. {
  390. u16 reg = 0;
  391. while (steps-- > 0) {
  392. int ret = s5c73m3_read(state, 0x30100010, &reg);
  393. if (ret < 0)
  394. return ret;
  395. if (reg == value)
  396. return 0;
  397. usleep_range(delay, delay + 25);
  398. }
  399. return -ETIMEDOUT;
  400. }
  401. static int s5c73m3_read_fw_version(struct s5c73m3 *state)
  402. {
  403. struct v4l2_subdev *sd = &state->sensor_sd;
  404. int i, ret;
  405. u16 data[2];
  406. int offset;
  407. offset = state->isp_ready ? 0x60 : 0;
  408. for (i = 0; i < S5C73M3_SENSOR_FW_LEN / 2; i++) {
  409. ret = s5c73m3_read(state, offset + i * 2, data);
  410. if (ret < 0)
  411. return ret;
  412. state->sensor_fw[i * 2] = (char)(*data & 0xff);
  413. state->sensor_fw[i * 2 + 1] = (char)(*data >> 8);
  414. }
  415. state->sensor_fw[S5C73M3_SENSOR_FW_LEN] = '\0';
  416. for (i = 0; i < S5C73M3_SENSOR_TYPE_LEN / 2; i++) {
  417. ret = s5c73m3_read(state, offset + 6 + i * 2, data);
  418. if (ret < 0)
  419. return ret;
  420. state->sensor_type[i * 2] = (char)(*data & 0xff);
  421. state->sensor_type[i * 2 + 1] = (char)(*data >> 8);
  422. }
  423. state->sensor_type[S5C73M3_SENSOR_TYPE_LEN] = '\0';
  424. ret = s5c73m3_read(state, offset + 0x14, data);
  425. if (ret >= 0) {
  426. ret = s5c73m3_read(state, offset + 0x16, data + 1);
  427. if (ret >= 0)
  428. state->fw_size = data[0] + (data[1] << 16);
  429. }
  430. v4l2_info(sd, "Sensor type: %s, FW version: %s\n",
  431. state->sensor_type, state->sensor_fw);
  432. return ret;
  433. }
  434. static int s5c73m3_fw_update_from(struct s5c73m3 *state)
  435. {
  436. struct v4l2_subdev *sd = &state->sensor_sd;
  437. u16 status = COMM_FW_UPDATE_NOT_READY;
  438. int ret;
  439. int count = 0;
  440. v4l2_warn(sd, "Updating F-ROM firmware.\n");
  441. do {
  442. if (status == COMM_FW_UPDATE_NOT_READY) {
  443. ret = s5c73m3_isp_command(state, COMM_FW_UPDATE, 0);
  444. if (ret < 0)
  445. return ret;
  446. }
  447. ret = s5c73m3_read(state, 0x00095906, &status);
  448. if (ret < 0)
  449. return ret;
  450. switch (status) {
  451. case COMM_FW_UPDATE_FAIL:
  452. v4l2_warn(sd, "Updating F-ROM firmware failed.\n");
  453. return -EIO;
  454. case COMM_FW_UPDATE_SUCCESS:
  455. v4l2_warn(sd, "Updating F-ROM firmware finished.\n");
  456. return 0;
  457. }
  458. ++count;
  459. msleep(20);
  460. } while (count < 500);
  461. v4l2_warn(sd, "Updating F-ROM firmware timed-out.\n");
  462. return -ETIMEDOUT;
  463. }
  464. static int s5c73m3_spi_boot(struct s5c73m3 *state, bool load_fw)
  465. {
  466. struct v4l2_subdev *sd = &state->sensor_sd;
  467. int ret;
  468. /* Run ARM MCU */
  469. ret = s5c73m3_write(state, 0x30000004, 0xffff);
  470. if (ret < 0)
  471. return ret;
  472. usleep_range(400, 500);
  473. /* Check booting status */
  474. ret = s5c73m3_system_status_wait(state, 0x0c, 100, 3);
  475. if (ret < 0) {
  476. v4l2_err(sd, "booting failed: %d\n", ret);
  477. return ret;
  478. }
  479. /* P,M,S and Boot Mode */
  480. ret = s5c73m3_write(state, 0x30100014, 0x2146);
  481. if (ret < 0)
  482. return ret;
  483. ret = s5c73m3_write(state, 0x30100010, 0x210c);
  484. if (ret < 0)
  485. return ret;
  486. usleep_range(200, 250);
  487. /* Check SPI status */
  488. ret = s5c73m3_system_status_wait(state, 0x210d, 100, 300);
  489. if (ret < 0)
  490. v4l2_err(sd, "SPI not ready: %d\n", ret);
  491. /* Firmware download over SPI */
  492. if (load_fw)
  493. s5c73m3_load_fw(sd);
  494. /* MCU reset */
  495. ret = s5c73m3_write(state, 0x30000004, 0xfffd);
  496. if (ret < 0)
  497. return ret;
  498. /* Remap */
  499. ret = s5c73m3_write(state, 0x301000a4, 0x0183);
  500. if (ret < 0)
  501. return ret;
  502. /* MCU restart */
  503. ret = s5c73m3_write(state, 0x30000004, 0xffff);
  504. if (ret < 0 || !load_fw)
  505. return ret;
  506. ret = s5c73m3_read_fw_version(state);
  507. if (ret < 0)
  508. return ret;
  509. if (load_fw && update_fw) {
  510. ret = s5c73m3_fw_update_from(state);
  511. update_fw = 0;
  512. }
  513. return ret;
  514. }
  515. static int s5c73m3_set_timing_register_for_vdd(struct s5c73m3 *state)
  516. {
  517. static const u32 regs[][2] = {
  518. { 0x30100018, 0x0618 },
  519. { 0x3010001c, 0x10c1 },
  520. { 0x30100020, 0x249e }
  521. };
  522. int ret;
  523. int i;
  524. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  525. ret = s5c73m3_write(state, regs[i][0], regs[i][1]);
  526. if (ret < 0)
  527. return ret;
  528. }
  529. return 0;
  530. }
  531. static void s5c73m3_set_fw_file_version(struct s5c73m3 *state)
  532. {
  533. switch (state->sensor_fw[0]) {
  534. case 'G':
  535. case 'O':
  536. state->fw_file_version[0] = 'G';
  537. break;
  538. case 'S':
  539. case 'Z':
  540. state->fw_file_version[0] = 'Z';
  541. break;
  542. }
  543. switch (state->sensor_fw[1]) {
  544. case 'C'...'F':
  545. state->fw_file_version[1] = state->sensor_fw[1];
  546. break;
  547. }
  548. }
  549. static int s5c73m3_get_fw_version(struct s5c73m3 *state)
  550. {
  551. struct v4l2_subdev *sd = &state->sensor_sd;
  552. int ret;
  553. /* Run ARM MCU */
  554. ret = s5c73m3_write(state, 0x30000004, 0xffff);
  555. if (ret < 0)
  556. return ret;
  557. usleep_range(400, 500);
  558. /* Check booting status */
  559. ret = s5c73m3_system_status_wait(state, 0x0c, 100, 3);
  560. if (ret < 0) {
  561. v4l2_err(sd, "%s: booting failed: %d\n", __func__, ret);
  562. return ret;
  563. }
  564. /* Change I/O Driver Current in order to read from F-ROM */
  565. ret = s5c73m3_write(state, 0x30100120, 0x0820);
  566. ret = s5c73m3_write(state, 0x30100124, 0x0820);
  567. /* Offset Setting */
  568. ret = s5c73m3_write(state, 0x00010418, 0x0008);
  569. /* P,M,S and Boot Mode */
  570. ret = s5c73m3_write(state, 0x30100014, 0x2146);
  571. if (ret < 0)
  572. return ret;
  573. ret = s5c73m3_write(state, 0x30100010, 0x230c);
  574. if (ret < 0)
  575. return ret;
  576. usleep_range(200, 250);
  577. /* Check SPI status */
  578. ret = s5c73m3_system_status_wait(state, 0x230e, 100, 300);
  579. if (ret < 0)
  580. v4l2_err(sd, "SPI not ready: %d\n", ret);
  581. /* ARM reset */
  582. ret = s5c73m3_write(state, 0x30000004, 0xfffd);
  583. if (ret < 0)
  584. return ret;
  585. /* Remap */
  586. ret = s5c73m3_write(state, 0x301000a4, 0x0183);
  587. if (ret < 0)
  588. return ret;
  589. s5c73m3_set_timing_register_for_vdd(state);
  590. ret = s5c73m3_read_fw_version(state);
  591. s5c73m3_set_fw_file_version(state);
  592. return ret;
  593. }
  594. static int s5c73m3_rom_boot(struct s5c73m3 *state, bool load_fw)
  595. {
  596. static const u32 boot_regs[][2] = {
  597. { 0x3100010c, 0x0044 },
  598. { 0x31000108, 0x000d },
  599. { 0x31000304, 0x0001 },
  600. { 0x00010000, 0x5800 },
  601. { 0x00010002, 0x0002 },
  602. { 0x31000000, 0x0001 },
  603. { 0x30100014, 0x1b85 },
  604. { 0x30100010, 0x230c }
  605. };
  606. struct v4l2_subdev *sd = &state->sensor_sd;
  607. int i, ret;
  608. /* Run ARM MCU */
  609. ret = s5c73m3_write(state, 0x30000004, 0xffff);
  610. if (ret < 0)
  611. return ret;
  612. usleep_range(400, 450);
  613. /* Check booting status */
  614. ret = s5c73m3_system_status_wait(state, 0x0c, 100, 4);
  615. if (ret < 0) {
  616. v4l2_err(sd, "Booting failed: %d\n", ret);
  617. return ret;
  618. }
  619. for (i = 0; i < ARRAY_SIZE(boot_regs); i++) {
  620. ret = s5c73m3_write(state, boot_regs[i][0], boot_regs[i][1]);
  621. if (ret < 0)
  622. return ret;
  623. }
  624. msleep(200);
  625. /* Check the binary read status */
  626. ret = s5c73m3_system_status_wait(state, 0x230e, 1000, 150);
  627. if (ret < 0) {
  628. v4l2_err(sd, "Binary read failed: %d\n", ret);
  629. return ret;
  630. }
  631. /* ARM reset */
  632. ret = s5c73m3_write(state, 0x30000004, 0xfffd);
  633. if (ret < 0)
  634. return ret;
  635. /* Remap */
  636. ret = s5c73m3_write(state, 0x301000a4, 0x0183);
  637. if (ret < 0)
  638. return ret;
  639. /* MCU re-start */
  640. ret = s5c73m3_write(state, 0x30000004, 0xffff);
  641. if (ret < 0)
  642. return ret;
  643. state->isp_ready = 1;
  644. return s5c73m3_read_fw_version(state);
  645. }
  646. static int s5c73m3_isp_init(struct s5c73m3 *state)
  647. {
  648. int ret;
  649. state->i2c_read_address = 0;
  650. state->i2c_write_address = 0;
  651. ret = s5c73m3_i2c_write(state->i2c_client, AHB_MSB_ADDR_PTR, 0x3310);
  652. if (ret < 0)
  653. return ret;
  654. if (boot_from_rom)
  655. return s5c73m3_rom_boot(state, true);
  656. else
  657. return s5c73m3_spi_boot(state, true);
  658. }
  659. static const struct s5c73m3_frame_size *s5c73m3_find_frame_size(
  660. struct v4l2_mbus_framefmt *fmt,
  661. enum s5c73m3_resolution_types idx)
  662. {
  663. const struct s5c73m3_frame_size *fs;
  664. const struct s5c73m3_frame_size *best_fs;
  665. int best_dist = INT_MAX;
  666. int i;
  667. fs = s5c73m3_resolutions[idx];
  668. best_fs = NULL;
  669. for (i = 0; i < s5c73m3_resolutions_len[idx]; ++i) {
  670. int dist = abs(fs->width - fmt->width) +
  671. abs(fs->height - fmt->height);
  672. if (dist < best_dist) {
  673. best_dist = dist;
  674. best_fs = fs;
  675. }
  676. ++fs;
  677. }
  678. return best_fs;
  679. }
  680. static void s5c73m3_oif_try_format(struct s5c73m3 *state,
  681. struct v4l2_subdev_pad_config *cfg,
  682. struct v4l2_subdev_format *fmt,
  683. const struct s5c73m3_frame_size **fs)
  684. {
  685. struct v4l2_subdev *sd = &state->sensor_sd;
  686. u32 code;
  687. switch (fmt->pad) {
  688. case OIF_ISP_PAD:
  689. *fs = s5c73m3_find_frame_size(&fmt->format, RES_ISP);
  690. code = S5C73M3_ISP_FMT;
  691. break;
  692. case OIF_JPEG_PAD:
  693. *fs = s5c73m3_find_frame_size(&fmt->format, RES_JPEG);
  694. code = S5C73M3_JPEG_FMT;
  695. break;
  696. case OIF_SOURCE_PAD:
  697. default:
  698. if (fmt->format.code == S5C73M3_JPEG_FMT)
  699. code = S5C73M3_JPEG_FMT;
  700. else
  701. code = S5C73M3_ISP_FMT;
  702. if (fmt->which == V4L2_SUBDEV_FORMAT_ACTIVE)
  703. *fs = state->oif_pix_size[RES_ISP];
  704. else
  705. *fs = s5c73m3_find_frame_size(
  706. v4l2_subdev_get_try_format(sd, cfg,
  707. OIF_ISP_PAD),
  708. RES_ISP);
  709. break;
  710. }
  711. s5c73m3_fill_mbus_fmt(&fmt->format, *fs, code);
  712. }
  713. static void s5c73m3_try_format(struct s5c73m3 *state,
  714. struct v4l2_subdev_pad_config *cfg,
  715. struct v4l2_subdev_format *fmt,
  716. const struct s5c73m3_frame_size **fs)
  717. {
  718. u32 code;
  719. if (fmt->pad == S5C73M3_ISP_PAD) {
  720. *fs = s5c73m3_find_frame_size(&fmt->format, RES_ISP);
  721. code = S5C73M3_ISP_FMT;
  722. } else {
  723. *fs = s5c73m3_find_frame_size(&fmt->format, RES_JPEG);
  724. code = S5C73M3_JPEG_FMT;
  725. }
  726. s5c73m3_fill_mbus_fmt(&fmt->format, *fs, code);
  727. }
  728. static int s5c73m3_oif_g_frame_interval(struct v4l2_subdev *sd,
  729. struct v4l2_subdev_frame_interval *fi)
  730. {
  731. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  732. if (fi->pad != OIF_SOURCE_PAD)
  733. return -EINVAL;
  734. mutex_lock(&state->lock);
  735. fi->interval = state->fiv->interval;
  736. mutex_unlock(&state->lock);
  737. return 0;
  738. }
  739. static int __s5c73m3_set_frame_interval(struct s5c73m3 *state,
  740. struct v4l2_subdev_frame_interval *fi)
  741. {
  742. const struct s5c73m3_frame_size *prev_size =
  743. state->sensor_pix_size[RES_ISP];
  744. const struct s5c73m3_interval *fiv = &s5c73m3_intervals[0];
  745. unsigned int ret, min_err = UINT_MAX;
  746. unsigned int i, fr_time;
  747. if (fi->interval.denominator == 0)
  748. return -EINVAL;
  749. fr_time = fi->interval.numerator * 1000 / fi->interval.denominator;
  750. for (i = 0; i < ARRAY_SIZE(s5c73m3_intervals); i++) {
  751. const struct s5c73m3_interval *iv = &s5c73m3_intervals[i];
  752. if (prev_size->width > iv->size.width ||
  753. prev_size->height > iv->size.height)
  754. continue;
  755. ret = abs(iv->interval.numerator / 1000 - fr_time);
  756. if (ret < min_err) {
  757. fiv = iv;
  758. min_err = ret;
  759. }
  760. }
  761. state->fiv = fiv;
  762. v4l2_dbg(1, s5c73m3_dbg, &state->sensor_sd,
  763. "Changed frame interval to %u us\n", fiv->interval.numerator);
  764. return 0;
  765. }
  766. static int s5c73m3_oif_s_frame_interval(struct v4l2_subdev *sd,
  767. struct v4l2_subdev_frame_interval *fi)
  768. {
  769. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  770. int ret;
  771. if (fi->pad != OIF_SOURCE_PAD)
  772. return -EINVAL;
  773. v4l2_dbg(1, s5c73m3_dbg, sd, "Setting %d/%d frame interval\n",
  774. fi->interval.numerator, fi->interval.denominator);
  775. mutex_lock(&state->lock);
  776. ret = __s5c73m3_set_frame_interval(state, fi);
  777. if (!ret) {
  778. if (state->streaming)
  779. ret = s5c73m3_set_frame_rate(state);
  780. else
  781. state->apply_fiv = 1;
  782. }
  783. mutex_unlock(&state->lock);
  784. return ret;
  785. }
  786. static int s5c73m3_oif_enum_frame_interval(struct v4l2_subdev *sd,
  787. struct v4l2_subdev_pad_config *cfg,
  788. struct v4l2_subdev_frame_interval_enum *fie)
  789. {
  790. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  791. const struct s5c73m3_interval *fi;
  792. int ret = 0;
  793. if (fie->pad != OIF_SOURCE_PAD)
  794. return -EINVAL;
  795. if (fie->index >= ARRAY_SIZE(s5c73m3_intervals))
  796. return -EINVAL;
  797. mutex_lock(&state->lock);
  798. fi = &s5c73m3_intervals[fie->index];
  799. if (fie->width > fi->size.width || fie->height > fi->size.height)
  800. ret = -EINVAL;
  801. else
  802. fie->interval = fi->interval;
  803. mutex_unlock(&state->lock);
  804. return ret;
  805. }
  806. static int s5c73m3_oif_get_pad_code(int pad, int index)
  807. {
  808. if (pad == OIF_SOURCE_PAD) {
  809. if (index > 1)
  810. return -EINVAL;
  811. return (index == 0) ? S5C73M3_ISP_FMT : S5C73M3_JPEG_FMT;
  812. }
  813. if (index > 0)
  814. return -EINVAL;
  815. return (pad == OIF_ISP_PAD) ? S5C73M3_ISP_FMT : S5C73M3_JPEG_FMT;
  816. }
  817. static int s5c73m3_get_fmt(struct v4l2_subdev *sd,
  818. struct v4l2_subdev_pad_config *cfg,
  819. struct v4l2_subdev_format *fmt)
  820. {
  821. struct s5c73m3 *state = sensor_sd_to_s5c73m3(sd);
  822. const struct s5c73m3_frame_size *fs;
  823. u32 code;
  824. if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
  825. fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
  826. return 0;
  827. }
  828. mutex_lock(&state->lock);
  829. switch (fmt->pad) {
  830. case S5C73M3_ISP_PAD:
  831. code = S5C73M3_ISP_FMT;
  832. fs = state->sensor_pix_size[RES_ISP];
  833. break;
  834. case S5C73M3_JPEG_PAD:
  835. code = S5C73M3_JPEG_FMT;
  836. fs = state->sensor_pix_size[RES_JPEG];
  837. break;
  838. default:
  839. mutex_unlock(&state->lock);
  840. return -EINVAL;
  841. }
  842. s5c73m3_fill_mbus_fmt(&fmt->format, fs, code);
  843. mutex_unlock(&state->lock);
  844. return 0;
  845. }
  846. static int s5c73m3_oif_get_fmt(struct v4l2_subdev *sd,
  847. struct v4l2_subdev_pad_config *cfg,
  848. struct v4l2_subdev_format *fmt)
  849. {
  850. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  851. const struct s5c73m3_frame_size *fs;
  852. u32 code;
  853. if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
  854. fmt->format = *v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
  855. return 0;
  856. }
  857. mutex_lock(&state->lock);
  858. switch (fmt->pad) {
  859. case OIF_ISP_PAD:
  860. code = S5C73M3_ISP_FMT;
  861. fs = state->oif_pix_size[RES_ISP];
  862. break;
  863. case OIF_JPEG_PAD:
  864. code = S5C73M3_JPEG_FMT;
  865. fs = state->oif_pix_size[RES_JPEG];
  866. break;
  867. case OIF_SOURCE_PAD:
  868. code = state->mbus_code;
  869. fs = state->oif_pix_size[RES_ISP];
  870. break;
  871. default:
  872. mutex_unlock(&state->lock);
  873. return -EINVAL;
  874. }
  875. s5c73m3_fill_mbus_fmt(&fmt->format, fs, code);
  876. mutex_unlock(&state->lock);
  877. return 0;
  878. }
  879. static int s5c73m3_set_fmt(struct v4l2_subdev *sd,
  880. struct v4l2_subdev_pad_config *cfg,
  881. struct v4l2_subdev_format *fmt)
  882. {
  883. const struct s5c73m3_frame_size *frame_size = NULL;
  884. struct s5c73m3 *state = sensor_sd_to_s5c73m3(sd);
  885. struct v4l2_mbus_framefmt *mf;
  886. int ret = 0;
  887. mutex_lock(&state->lock);
  888. s5c73m3_try_format(state, cfg, fmt, &frame_size);
  889. if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
  890. mf = v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
  891. *mf = fmt->format;
  892. } else {
  893. switch (fmt->pad) {
  894. case S5C73M3_ISP_PAD:
  895. state->sensor_pix_size[RES_ISP] = frame_size;
  896. break;
  897. case S5C73M3_JPEG_PAD:
  898. state->sensor_pix_size[RES_JPEG] = frame_size;
  899. break;
  900. default:
  901. ret = -EBUSY;
  902. }
  903. if (state->streaming)
  904. ret = -EBUSY;
  905. else
  906. state->apply_fmt = 1;
  907. }
  908. mutex_unlock(&state->lock);
  909. return ret;
  910. }
  911. static int s5c73m3_oif_set_fmt(struct v4l2_subdev *sd,
  912. struct v4l2_subdev_pad_config *cfg,
  913. struct v4l2_subdev_format *fmt)
  914. {
  915. const struct s5c73m3_frame_size *frame_size = NULL;
  916. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  917. struct v4l2_mbus_framefmt *mf;
  918. int ret = 0;
  919. mutex_lock(&state->lock);
  920. s5c73m3_oif_try_format(state, cfg, fmt, &frame_size);
  921. if (fmt->which == V4L2_SUBDEV_FORMAT_TRY) {
  922. mf = v4l2_subdev_get_try_format(sd, cfg, fmt->pad);
  923. *mf = fmt->format;
  924. if (fmt->pad == OIF_ISP_PAD) {
  925. mf = v4l2_subdev_get_try_format(sd, cfg, OIF_SOURCE_PAD);
  926. mf->width = fmt->format.width;
  927. mf->height = fmt->format.height;
  928. }
  929. } else {
  930. switch (fmt->pad) {
  931. case OIF_ISP_PAD:
  932. state->oif_pix_size[RES_ISP] = frame_size;
  933. break;
  934. case OIF_JPEG_PAD:
  935. state->oif_pix_size[RES_JPEG] = frame_size;
  936. break;
  937. case OIF_SOURCE_PAD:
  938. state->mbus_code = fmt->format.code;
  939. break;
  940. default:
  941. ret = -EBUSY;
  942. }
  943. if (state->streaming)
  944. ret = -EBUSY;
  945. else
  946. state->apply_fmt = 1;
  947. }
  948. mutex_unlock(&state->lock);
  949. return ret;
  950. }
  951. static int s5c73m3_oif_get_frame_desc(struct v4l2_subdev *sd, unsigned int pad,
  952. struct v4l2_mbus_frame_desc *fd)
  953. {
  954. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  955. int i;
  956. if (pad != OIF_SOURCE_PAD || fd == NULL)
  957. return -EINVAL;
  958. mutex_lock(&state->lock);
  959. fd->num_entries = 2;
  960. for (i = 0; i < fd->num_entries; i++)
  961. fd->entry[i] = state->frame_desc.entry[i];
  962. mutex_unlock(&state->lock);
  963. return 0;
  964. }
  965. static int s5c73m3_oif_set_frame_desc(struct v4l2_subdev *sd, unsigned int pad,
  966. struct v4l2_mbus_frame_desc *fd)
  967. {
  968. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  969. struct v4l2_mbus_frame_desc *frame_desc = &state->frame_desc;
  970. int i;
  971. if (pad != OIF_SOURCE_PAD || fd == NULL)
  972. return -EINVAL;
  973. fd->entry[0].length = 10 * SZ_1M;
  974. fd->entry[1].length = max_t(u32, fd->entry[1].length,
  975. S5C73M3_EMBEDDED_DATA_MAXLEN);
  976. fd->num_entries = 2;
  977. mutex_lock(&state->lock);
  978. for (i = 0; i < fd->num_entries; i++)
  979. frame_desc->entry[i] = fd->entry[i];
  980. mutex_unlock(&state->lock);
  981. return 0;
  982. }
  983. static int s5c73m3_enum_mbus_code(struct v4l2_subdev *sd,
  984. struct v4l2_subdev_pad_config *cfg,
  985. struct v4l2_subdev_mbus_code_enum *code)
  986. {
  987. static const int codes[] = {
  988. [S5C73M3_ISP_PAD] = S5C73M3_ISP_FMT,
  989. [S5C73M3_JPEG_PAD] = S5C73M3_JPEG_FMT};
  990. if (code->index > 0 || code->pad >= S5C73M3_NUM_PADS)
  991. return -EINVAL;
  992. code->code = codes[code->pad];
  993. return 0;
  994. }
  995. static int s5c73m3_oif_enum_mbus_code(struct v4l2_subdev *sd,
  996. struct v4l2_subdev_pad_config *cfg,
  997. struct v4l2_subdev_mbus_code_enum *code)
  998. {
  999. int ret;
  1000. ret = s5c73m3_oif_get_pad_code(code->pad, code->index);
  1001. if (ret < 0)
  1002. return ret;
  1003. code->code = ret;
  1004. return 0;
  1005. }
  1006. static int s5c73m3_enum_frame_size(struct v4l2_subdev *sd,
  1007. struct v4l2_subdev_pad_config *cfg,
  1008. struct v4l2_subdev_frame_size_enum *fse)
  1009. {
  1010. int idx;
  1011. if (fse->pad == S5C73M3_ISP_PAD) {
  1012. if (fse->code != S5C73M3_ISP_FMT)
  1013. return -EINVAL;
  1014. idx = RES_ISP;
  1015. } else{
  1016. if (fse->code != S5C73M3_JPEG_FMT)
  1017. return -EINVAL;
  1018. idx = RES_JPEG;
  1019. }
  1020. if (fse->index >= s5c73m3_resolutions_len[idx])
  1021. return -EINVAL;
  1022. fse->min_width = s5c73m3_resolutions[idx][fse->index].width;
  1023. fse->max_width = fse->min_width;
  1024. fse->max_height = s5c73m3_resolutions[idx][fse->index].height;
  1025. fse->min_height = fse->max_height;
  1026. return 0;
  1027. }
  1028. static int s5c73m3_oif_enum_frame_size(struct v4l2_subdev *sd,
  1029. struct v4l2_subdev_pad_config *cfg,
  1030. struct v4l2_subdev_frame_size_enum *fse)
  1031. {
  1032. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  1033. int idx;
  1034. if (fse->pad == OIF_SOURCE_PAD) {
  1035. if (fse->index > 0)
  1036. return -EINVAL;
  1037. switch (fse->code) {
  1038. case S5C73M3_JPEG_FMT:
  1039. case S5C73M3_ISP_FMT: {
  1040. unsigned w, h;
  1041. if (fse->which == V4L2_SUBDEV_FORMAT_TRY) {
  1042. struct v4l2_mbus_framefmt *mf;
  1043. mf = v4l2_subdev_get_try_format(sd, cfg,
  1044. OIF_ISP_PAD);
  1045. w = mf->width;
  1046. h = mf->height;
  1047. } else {
  1048. const struct s5c73m3_frame_size *fs;
  1049. fs = state->oif_pix_size[RES_ISP];
  1050. w = fs->width;
  1051. h = fs->height;
  1052. }
  1053. fse->max_width = fse->min_width = w;
  1054. fse->max_height = fse->min_height = h;
  1055. return 0;
  1056. }
  1057. default:
  1058. return -EINVAL;
  1059. }
  1060. }
  1061. if (fse->code != s5c73m3_oif_get_pad_code(fse->pad, 0))
  1062. return -EINVAL;
  1063. if (fse->pad == OIF_JPEG_PAD)
  1064. idx = RES_JPEG;
  1065. else
  1066. idx = RES_ISP;
  1067. if (fse->index >= s5c73m3_resolutions_len[idx])
  1068. return -EINVAL;
  1069. fse->min_width = s5c73m3_resolutions[idx][fse->index].width;
  1070. fse->max_width = fse->min_width;
  1071. fse->max_height = s5c73m3_resolutions[idx][fse->index].height;
  1072. fse->min_height = fse->max_height;
  1073. return 0;
  1074. }
  1075. static int s5c73m3_oif_log_status(struct v4l2_subdev *sd)
  1076. {
  1077. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  1078. v4l2_ctrl_handler_log_status(sd->ctrl_handler, sd->name);
  1079. v4l2_info(sd, "power: %d, apply_fmt: %d\n", state->power,
  1080. state->apply_fmt);
  1081. return 0;
  1082. }
  1083. static int s5c73m3_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
  1084. {
  1085. struct v4l2_mbus_framefmt *mf;
  1086. mf = v4l2_subdev_get_try_format(sd, fh->pad, S5C73M3_ISP_PAD);
  1087. s5c73m3_fill_mbus_fmt(mf, &s5c73m3_isp_resolutions[1],
  1088. S5C73M3_ISP_FMT);
  1089. mf = v4l2_subdev_get_try_format(sd, fh->pad, S5C73M3_JPEG_PAD);
  1090. s5c73m3_fill_mbus_fmt(mf, &s5c73m3_jpeg_resolutions[1],
  1091. S5C73M3_JPEG_FMT);
  1092. return 0;
  1093. }
  1094. static int s5c73m3_oif_open(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh)
  1095. {
  1096. struct v4l2_mbus_framefmt *mf;
  1097. mf = v4l2_subdev_get_try_format(sd, fh->pad, OIF_ISP_PAD);
  1098. s5c73m3_fill_mbus_fmt(mf, &s5c73m3_isp_resolutions[1],
  1099. S5C73M3_ISP_FMT);
  1100. mf = v4l2_subdev_get_try_format(sd, fh->pad, OIF_JPEG_PAD);
  1101. s5c73m3_fill_mbus_fmt(mf, &s5c73m3_jpeg_resolutions[1],
  1102. S5C73M3_JPEG_FMT);
  1103. mf = v4l2_subdev_get_try_format(sd, fh->pad, OIF_SOURCE_PAD);
  1104. s5c73m3_fill_mbus_fmt(mf, &s5c73m3_isp_resolutions[1],
  1105. S5C73M3_ISP_FMT);
  1106. return 0;
  1107. }
  1108. static int s5c73m3_gpio_set_value(struct s5c73m3 *priv, int id, u32 val)
  1109. {
  1110. if (!gpio_is_valid(priv->gpio[id].gpio))
  1111. return 0;
  1112. gpio_set_value(priv->gpio[id].gpio, !!val);
  1113. return 1;
  1114. }
  1115. static int s5c73m3_gpio_assert(struct s5c73m3 *priv, int id)
  1116. {
  1117. return s5c73m3_gpio_set_value(priv, id, priv->gpio[id].level);
  1118. }
  1119. static int s5c73m3_gpio_deassert(struct s5c73m3 *priv, int id)
  1120. {
  1121. return s5c73m3_gpio_set_value(priv, id, !priv->gpio[id].level);
  1122. }
  1123. static int __s5c73m3_power_on(struct s5c73m3 *state)
  1124. {
  1125. int i, ret;
  1126. for (i = 0; i < S5C73M3_MAX_SUPPLIES; i++) {
  1127. ret = regulator_enable(state->supplies[i].consumer);
  1128. if (ret)
  1129. goto err_reg_dis;
  1130. }
  1131. ret = clk_set_rate(state->clock, state->mclk_frequency);
  1132. if (ret < 0)
  1133. goto err_reg_dis;
  1134. ret = clk_prepare_enable(state->clock);
  1135. if (ret < 0)
  1136. goto err_reg_dis;
  1137. v4l2_dbg(1, s5c73m3_dbg, &state->oif_sd, "clock frequency: %ld\n",
  1138. clk_get_rate(state->clock));
  1139. s5c73m3_gpio_deassert(state, STBY);
  1140. usleep_range(100, 200);
  1141. s5c73m3_gpio_deassert(state, RST);
  1142. usleep_range(50, 100);
  1143. return 0;
  1144. err_reg_dis:
  1145. for (--i; i >= 0; i--)
  1146. regulator_disable(state->supplies[i].consumer);
  1147. return ret;
  1148. }
  1149. static int __s5c73m3_power_off(struct s5c73m3 *state)
  1150. {
  1151. int i, ret;
  1152. if (s5c73m3_gpio_assert(state, RST))
  1153. usleep_range(10, 50);
  1154. if (s5c73m3_gpio_assert(state, STBY))
  1155. usleep_range(100, 200);
  1156. clk_disable_unprepare(state->clock);
  1157. state->streaming = 0;
  1158. state->isp_ready = 0;
  1159. for (i = S5C73M3_MAX_SUPPLIES - 1; i >= 0; i--) {
  1160. ret = regulator_disable(state->supplies[i].consumer);
  1161. if (ret)
  1162. goto err;
  1163. }
  1164. return 0;
  1165. err:
  1166. for (++i; i < S5C73M3_MAX_SUPPLIES; i++) {
  1167. int r = regulator_enable(state->supplies[i].consumer);
  1168. if (r < 0)
  1169. v4l2_err(&state->oif_sd, "Failed to reenable %s: %d\n",
  1170. state->supplies[i].supply, r);
  1171. }
  1172. clk_prepare_enable(state->clock);
  1173. return ret;
  1174. }
  1175. static int s5c73m3_oif_set_power(struct v4l2_subdev *sd, int on)
  1176. {
  1177. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  1178. int ret = 0;
  1179. mutex_lock(&state->lock);
  1180. if (on && !state->power) {
  1181. ret = __s5c73m3_power_on(state);
  1182. if (!ret)
  1183. ret = s5c73m3_isp_init(state);
  1184. if (!ret) {
  1185. state->apply_fiv = 1;
  1186. state->apply_fmt = 1;
  1187. }
  1188. } else if (state->power == !on) {
  1189. ret = s5c73m3_set_af_softlanding(state);
  1190. if (!ret)
  1191. ret = __s5c73m3_power_off(state);
  1192. else
  1193. v4l2_err(sd, "Soft landing lens failed\n");
  1194. }
  1195. if (!ret)
  1196. state->power += on ? 1 : -1;
  1197. v4l2_dbg(1, s5c73m3_dbg, sd, "%s: power: %d\n",
  1198. __func__, state->power);
  1199. mutex_unlock(&state->lock);
  1200. return ret;
  1201. }
  1202. static int s5c73m3_oif_registered(struct v4l2_subdev *sd)
  1203. {
  1204. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  1205. int ret;
  1206. ret = v4l2_device_register_subdev(sd->v4l2_dev, &state->sensor_sd);
  1207. if (ret) {
  1208. v4l2_err(sd->v4l2_dev, "Failed to register %s\n",
  1209. state->oif_sd.name);
  1210. return ret;
  1211. }
  1212. ret = media_create_pad_link(&state->sensor_sd.entity,
  1213. S5C73M3_ISP_PAD, &state->oif_sd.entity, OIF_ISP_PAD,
  1214. MEDIA_LNK_FL_IMMUTABLE | MEDIA_LNK_FL_ENABLED);
  1215. ret = media_create_pad_link(&state->sensor_sd.entity,
  1216. S5C73M3_JPEG_PAD, &state->oif_sd.entity, OIF_JPEG_PAD,
  1217. MEDIA_LNK_FL_IMMUTABLE | MEDIA_LNK_FL_ENABLED);
  1218. return ret;
  1219. }
  1220. static void s5c73m3_oif_unregistered(struct v4l2_subdev *sd)
  1221. {
  1222. struct s5c73m3 *state = oif_sd_to_s5c73m3(sd);
  1223. v4l2_device_unregister_subdev(&state->sensor_sd);
  1224. }
  1225. static const struct v4l2_subdev_internal_ops s5c73m3_internal_ops = {
  1226. .open = s5c73m3_open,
  1227. };
  1228. static const struct v4l2_subdev_pad_ops s5c73m3_pad_ops = {
  1229. .enum_mbus_code = s5c73m3_enum_mbus_code,
  1230. .enum_frame_size = s5c73m3_enum_frame_size,
  1231. .get_fmt = s5c73m3_get_fmt,
  1232. .set_fmt = s5c73m3_set_fmt,
  1233. };
  1234. static const struct v4l2_subdev_ops s5c73m3_subdev_ops = {
  1235. .pad = &s5c73m3_pad_ops,
  1236. };
  1237. static const struct v4l2_subdev_internal_ops oif_internal_ops = {
  1238. .registered = s5c73m3_oif_registered,
  1239. .unregistered = s5c73m3_oif_unregistered,
  1240. .open = s5c73m3_oif_open,
  1241. };
  1242. static const struct v4l2_subdev_pad_ops s5c73m3_oif_pad_ops = {
  1243. .enum_mbus_code = s5c73m3_oif_enum_mbus_code,
  1244. .enum_frame_size = s5c73m3_oif_enum_frame_size,
  1245. .enum_frame_interval = s5c73m3_oif_enum_frame_interval,
  1246. .get_fmt = s5c73m3_oif_get_fmt,
  1247. .set_fmt = s5c73m3_oif_set_fmt,
  1248. .get_frame_desc = s5c73m3_oif_get_frame_desc,
  1249. .set_frame_desc = s5c73m3_oif_set_frame_desc,
  1250. };
  1251. static const struct v4l2_subdev_core_ops s5c73m3_oif_core_ops = {
  1252. .s_power = s5c73m3_oif_set_power,
  1253. .log_status = s5c73m3_oif_log_status,
  1254. };
  1255. static const struct v4l2_subdev_video_ops s5c73m3_oif_video_ops = {
  1256. .s_stream = s5c73m3_oif_s_stream,
  1257. .g_frame_interval = s5c73m3_oif_g_frame_interval,
  1258. .s_frame_interval = s5c73m3_oif_s_frame_interval,
  1259. };
  1260. static const struct v4l2_subdev_ops oif_subdev_ops = {
  1261. .core = &s5c73m3_oif_core_ops,
  1262. .pad = &s5c73m3_oif_pad_ops,
  1263. .video = &s5c73m3_oif_video_ops,
  1264. };
  1265. static int s5c73m3_configure_gpios(struct s5c73m3 *state)
  1266. {
  1267. static const char * const gpio_names[] = {
  1268. "S5C73M3_STBY", "S5C73M3_RST"
  1269. };
  1270. struct i2c_client *c = state->i2c_client;
  1271. struct s5c73m3_gpio *g = state->gpio;
  1272. int ret, i;
  1273. for (i = 0; i < GPIO_NUM; ++i) {
  1274. unsigned int flags = GPIOF_DIR_OUT;
  1275. if (g[i].level)
  1276. flags |= GPIOF_INIT_HIGH;
  1277. ret = devm_gpio_request_one(&c->dev, g[i].gpio, flags,
  1278. gpio_names[i]);
  1279. if (ret) {
  1280. v4l2_err(c, "failed to request gpio %s\n",
  1281. gpio_names[i]);
  1282. return ret;
  1283. }
  1284. }
  1285. return 0;
  1286. }
  1287. static int s5c73m3_parse_gpios(struct s5c73m3 *state)
  1288. {
  1289. static const char * const prop_names[] = {
  1290. "standby-gpios", "xshutdown-gpios",
  1291. };
  1292. struct device *dev = &state->i2c_client->dev;
  1293. struct device_node *node = dev->of_node;
  1294. int ret, i;
  1295. for (i = 0; i < GPIO_NUM; ++i) {
  1296. enum of_gpio_flags of_flags;
  1297. ret = of_get_named_gpio_flags(node, prop_names[i],
  1298. 0, &of_flags);
  1299. if (ret < 0) {
  1300. dev_err(dev, "failed to parse %s DT property\n",
  1301. prop_names[i]);
  1302. return -EINVAL;
  1303. }
  1304. state->gpio[i].gpio = ret;
  1305. state->gpio[i].level = !(of_flags & OF_GPIO_ACTIVE_LOW);
  1306. }
  1307. return 0;
  1308. }
  1309. static int s5c73m3_get_platform_data(struct s5c73m3 *state)
  1310. {
  1311. struct device *dev = &state->i2c_client->dev;
  1312. const struct s5c73m3_platform_data *pdata = dev->platform_data;
  1313. struct device_node *node = dev->of_node;
  1314. struct device_node *node_ep;
  1315. struct v4l2_fwnode_endpoint ep;
  1316. int ret;
  1317. if (!node) {
  1318. if (!pdata) {
  1319. dev_err(dev, "Platform data not specified\n");
  1320. return -EINVAL;
  1321. }
  1322. state->mclk_frequency = pdata->mclk_frequency;
  1323. state->gpio[STBY] = pdata->gpio_stby;
  1324. state->gpio[RST] = pdata->gpio_reset;
  1325. return 0;
  1326. }
  1327. state->clock = devm_clk_get(dev, S5C73M3_CLK_NAME);
  1328. if (IS_ERR(state->clock))
  1329. return PTR_ERR(state->clock);
  1330. if (of_property_read_u32(node, "clock-frequency",
  1331. &state->mclk_frequency)) {
  1332. state->mclk_frequency = S5C73M3_DEFAULT_MCLK_FREQ;
  1333. dev_info(dev, "using default %u Hz clock frequency\n",
  1334. state->mclk_frequency);
  1335. }
  1336. ret = s5c73m3_parse_gpios(state);
  1337. if (ret < 0)
  1338. return -EINVAL;
  1339. node_ep = of_graph_get_next_endpoint(node, NULL);
  1340. if (!node_ep) {
  1341. dev_warn(dev, "no endpoint defined for node: %pOF\n", node);
  1342. return 0;
  1343. }
  1344. ret = v4l2_fwnode_endpoint_parse(of_fwnode_handle(node_ep), &ep);
  1345. of_node_put(node_ep);
  1346. if (ret)
  1347. return ret;
  1348. if (ep.bus_type != V4L2_MBUS_CSI2) {
  1349. dev_err(dev, "unsupported bus type\n");
  1350. return -EINVAL;
  1351. }
  1352. /*
  1353. * Number of MIPI CSI-2 data lanes is currently not configurable,
  1354. * always a default value of 4 lanes is used.
  1355. */
  1356. if (ep.bus.mipi_csi2.num_data_lanes != S5C73M3_MIPI_DATA_LANES)
  1357. dev_info(dev, "falling back to 4 MIPI CSI-2 data lanes\n");
  1358. return 0;
  1359. }
  1360. static int s5c73m3_probe(struct i2c_client *client,
  1361. const struct i2c_device_id *id)
  1362. {
  1363. struct device *dev = &client->dev;
  1364. struct v4l2_subdev *sd;
  1365. struct v4l2_subdev *oif_sd;
  1366. struct s5c73m3 *state;
  1367. int ret, i;
  1368. state = devm_kzalloc(dev, sizeof(*state), GFP_KERNEL);
  1369. if (!state)
  1370. return -ENOMEM;
  1371. state->i2c_client = client;
  1372. ret = s5c73m3_get_platform_data(state);
  1373. if (ret < 0)
  1374. return ret;
  1375. mutex_init(&state->lock);
  1376. sd = &state->sensor_sd;
  1377. oif_sd = &state->oif_sd;
  1378. v4l2_subdev_init(sd, &s5c73m3_subdev_ops);
  1379. sd->owner = client->dev.driver->owner;
  1380. v4l2_set_subdevdata(sd, state);
  1381. strlcpy(sd->name, "S5C73M3", sizeof(sd->name));
  1382. sd->internal_ops = &s5c73m3_internal_ops;
  1383. sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
  1384. state->sensor_pads[S5C73M3_JPEG_PAD].flags = MEDIA_PAD_FL_SOURCE;
  1385. state->sensor_pads[S5C73M3_ISP_PAD].flags = MEDIA_PAD_FL_SOURCE;
  1386. sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
  1387. ret = media_entity_pads_init(&sd->entity, S5C73M3_NUM_PADS,
  1388. state->sensor_pads);
  1389. if (ret < 0)
  1390. return ret;
  1391. v4l2_i2c_subdev_init(oif_sd, client, &oif_subdev_ops);
  1392. strcpy(oif_sd->name, "S5C73M3-OIF");
  1393. oif_sd->internal_ops = &oif_internal_ops;
  1394. oif_sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
  1395. state->oif_pads[OIF_ISP_PAD].flags = MEDIA_PAD_FL_SINK;
  1396. state->oif_pads[OIF_JPEG_PAD].flags = MEDIA_PAD_FL_SINK;
  1397. state->oif_pads[OIF_SOURCE_PAD].flags = MEDIA_PAD_FL_SOURCE;
  1398. oif_sd->entity.function = MEDIA_ENT_F_PROC_VIDEO_SCALER;
  1399. ret = media_entity_pads_init(&oif_sd->entity, OIF_NUM_PADS,
  1400. state->oif_pads);
  1401. if (ret < 0)
  1402. return ret;
  1403. ret = s5c73m3_configure_gpios(state);
  1404. if (ret)
  1405. goto out_err;
  1406. for (i = 0; i < S5C73M3_MAX_SUPPLIES; i++)
  1407. state->supplies[i].supply = s5c73m3_supply_names[i];
  1408. ret = devm_regulator_bulk_get(dev, S5C73M3_MAX_SUPPLIES,
  1409. state->supplies);
  1410. if (ret) {
  1411. dev_err(dev, "failed to get regulators\n");
  1412. goto out_err;
  1413. }
  1414. ret = s5c73m3_init_controls(state);
  1415. if (ret)
  1416. goto out_err;
  1417. state->sensor_pix_size[RES_ISP] = &s5c73m3_isp_resolutions[1];
  1418. state->sensor_pix_size[RES_JPEG] = &s5c73m3_jpeg_resolutions[1];
  1419. state->oif_pix_size[RES_ISP] = state->sensor_pix_size[RES_ISP];
  1420. state->oif_pix_size[RES_JPEG] = state->sensor_pix_size[RES_JPEG];
  1421. state->mbus_code = S5C73M3_ISP_FMT;
  1422. state->fiv = &s5c73m3_intervals[S5C73M3_DEFAULT_FRAME_INTERVAL];
  1423. state->fw_file_version[0] = 'G';
  1424. state->fw_file_version[1] = 'C';
  1425. ret = s5c73m3_register_spi_driver(state);
  1426. if (ret < 0)
  1427. goto out_err;
  1428. oif_sd->dev = dev;
  1429. ret = __s5c73m3_power_on(state);
  1430. if (ret < 0)
  1431. goto out_err1;
  1432. ret = s5c73m3_get_fw_version(state);
  1433. __s5c73m3_power_off(state);
  1434. if (ret < 0) {
  1435. dev_err(dev, "Device detection failed: %d\n", ret);
  1436. goto out_err1;
  1437. }
  1438. ret = v4l2_async_register_subdev(oif_sd);
  1439. if (ret < 0)
  1440. goto out_err1;
  1441. v4l2_info(sd, "%s: completed successfully\n", __func__);
  1442. return 0;
  1443. out_err1:
  1444. s5c73m3_unregister_spi_driver(state);
  1445. out_err:
  1446. media_entity_cleanup(&sd->entity);
  1447. return ret;
  1448. }
  1449. static int s5c73m3_remove(struct i2c_client *client)
  1450. {
  1451. struct v4l2_subdev *oif_sd = i2c_get_clientdata(client);
  1452. struct s5c73m3 *state = oif_sd_to_s5c73m3(oif_sd);
  1453. struct v4l2_subdev *sensor_sd = &state->sensor_sd;
  1454. v4l2_async_unregister_subdev(oif_sd);
  1455. v4l2_ctrl_handler_free(oif_sd->ctrl_handler);
  1456. media_entity_cleanup(&oif_sd->entity);
  1457. v4l2_device_unregister_subdev(sensor_sd);
  1458. media_entity_cleanup(&sensor_sd->entity);
  1459. s5c73m3_unregister_spi_driver(state);
  1460. return 0;
  1461. }
  1462. static const struct i2c_device_id s5c73m3_id[] = {
  1463. { DRIVER_NAME, 0 },
  1464. { }
  1465. };
  1466. MODULE_DEVICE_TABLE(i2c, s5c73m3_id);
  1467. #ifdef CONFIG_OF
  1468. static const struct of_device_id s5c73m3_of_match[] = {
  1469. { .compatible = "samsung,s5c73m3" },
  1470. { }
  1471. };
  1472. MODULE_DEVICE_TABLE(of, s5c73m3_of_match);
  1473. #endif
  1474. static struct i2c_driver s5c73m3_i2c_driver = {
  1475. .driver = {
  1476. .of_match_table = of_match_ptr(s5c73m3_of_match),
  1477. .name = DRIVER_NAME,
  1478. },
  1479. .probe = s5c73m3_probe,
  1480. .remove = s5c73m3_remove,
  1481. .id_table = s5c73m3_id,
  1482. };
  1483. module_i2c_driver(s5c73m3_i2c_driver);
  1484. MODULE_DESCRIPTION("Samsung S5C73M3 camera driver");
  1485. MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");
  1486. MODULE_LICENSE("GPL");