io-pgtable.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __IO_PGTABLE_H
  3. #define __IO_PGTABLE_H
  4. #include <linux/bitops.h>
  5. /*
  6. * Public API for use by IOMMU drivers
  7. */
  8. enum io_pgtable_fmt {
  9. ARM_32_LPAE_S1,
  10. ARM_32_LPAE_S2,
  11. ARM_64_LPAE_S1,
  12. ARM_64_LPAE_S2,
  13. ARM_V7S,
  14. IO_PGTABLE_NUM_FMTS,
  15. };
  16. /**
  17. * struct iommu_gather_ops - IOMMU callbacks for TLB and page table management.
  18. *
  19. * @tlb_flush_all: Synchronously invalidate the entire TLB context.
  20. * @tlb_add_flush: Queue up a TLB invalidation for a virtual address range.
  21. * @tlb_sync: Ensure any queued TLB invalidation has taken effect, and
  22. * any corresponding page table updates are visible to the
  23. * IOMMU.
  24. *
  25. * Note that these can all be called in atomic context and must therefore
  26. * not block.
  27. */
  28. struct iommu_gather_ops {
  29. void (*tlb_flush_all)(void *cookie);
  30. void (*tlb_add_flush)(unsigned long iova, size_t size, size_t granule,
  31. bool leaf, void *cookie);
  32. void (*tlb_sync)(void *cookie);
  33. };
  34. /**
  35. * struct io_pgtable_cfg - Configuration data for a set of page tables.
  36. *
  37. * @quirks: A bitmap of hardware quirks that require some special
  38. * action by the low-level page table allocator.
  39. * @pgsize_bitmap: A bitmap of page sizes supported by this set of page
  40. * tables.
  41. * @ias: Input address (iova) size, in bits.
  42. * @oas: Output address (paddr) size, in bits.
  43. * @tlb: TLB management callbacks for this set of tables.
  44. * @iommu_dev: The device representing the DMA configuration for the
  45. * page table walker.
  46. */
  47. struct io_pgtable_cfg {
  48. /*
  49. * IO_PGTABLE_QUIRK_ARM_NS: (ARM formats) Set NS and NSTABLE bits in
  50. * stage 1 PTEs, for hardware which insists on validating them
  51. * even in non-secure state where they should normally be ignored.
  52. *
  53. * IO_PGTABLE_QUIRK_NO_PERMS: Ignore the IOMMU_READ, IOMMU_WRITE and
  54. * IOMMU_NOEXEC flags and map everything with full access, for
  55. * hardware which does not implement the permissions of a given
  56. * format, and/or requires some format-specific default value.
  57. *
  58. * IO_PGTABLE_QUIRK_TLBI_ON_MAP: If the format forbids caching invalid
  59. * (unmapped) entries but the hardware might do so anyway, perform
  60. * TLB maintenance when mapping as well as when unmapping.
  61. *
  62. * IO_PGTABLE_QUIRK_ARM_MTK_4GB: (ARM v7s format) Set bit 9 in all
  63. * PTEs, for Mediatek IOMMUs which treat it as a 33rd address bit
  64. * when the SoC is in "4GB mode" and they can only access the high
  65. * remap of DRAM (0x1_00000000 to 0x1_ffffffff).
  66. *
  67. * IO_PGTABLE_QUIRK_NO_DMA: Guarantees that the tables will only ever
  68. * be accessed by a fully cache-coherent IOMMU or CPU (e.g. for a
  69. * software-emulated IOMMU), such that pagetable updates need not
  70. * be treated as explicit DMA data.
  71. */
  72. #define IO_PGTABLE_QUIRK_ARM_NS BIT(0)
  73. #define IO_PGTABLE_QUIRK_NO_PERMS BIT(1)
  74. #define IO_PGTABLE_QUIRK_TLBI_ON_MAP BIT(2)
  75. #define IO_PGTABLE_QUIRK_ARM_MTK_4GB BIT(3)
  76. #define IO_PGTABLE_QUIRK_NO_DMA BIT(4)
  77. unsigned long quirks;
  78. unsigned long pgsize_bitmap;
  79. unsigned int ias;
  80. unsigned int oas;
  81. const struct iommu_gather_ops *tlb;
  82. struct device *iommu_dev;
  83. /* Low-level data specific to the table format */
  84. union {
  85. struct {
  86. u64 ttbr[2];
  87. u64 tcr;
  88. u64 mair[2];
  89. } arm_lpae_s1_cfg;
  90. struct {
  91. u64 vttbr;
  92. u64 vtcr;
  93. } arm_lpae_s2_cfg;
  94. struct {
  95. u32 ttbr[2];
  96. u32 tcr;
  97. u32 nmrr;
  98. u32 prrr;
  99. } arm_v7s_cfg;
  100. };
  101. };
  102. /**
  103. * struct io_pgtable_ops - Page table manipulation API for IOMMU drivers.
  104. *
  105. * @map: Map a physically contiguous memory region.
  106. * @unmap: Unmap a physically contiguous memory region.
  107. * @iova_to_phys: Translate iova to physical address.
  108. *
  109. * These functions map directly onto the iommu_ops member functions with
  110. * the same names.
  111. */
  112. struct io_pgtable_ops {
  113. int (*map)(struct io_pgtable_ops *ops, unsigned long iova,
  114. phys_addr_t paddr, size_t size, int prot);
  115. size_t (*unmap)(struct io_pgtable_ops *ops, unsigned long iova,
  116. size_t size);
  117. phys_addr_t (*iova_to_phys)(struct io_pgtable_ops *ops,
  118. unsigned long iova);
  119. };
  120. /**
  121. * alloc_io_pgtable_ops() - Allocate a page table allocator for use by an IOMMU.
  122. *
  123. * @fmt: The page table format.
  124. * @cfg: The page table configuration. This will be modified to represent
  125. * the configuration actually provided by the allocator (e.g. the
  126. * pgsize_bitmap may be restricted).
  127. * @cookie: An opaque token provided by the IOMMU driver and passed back to
  128. * the callback routines in cfg->tlb.
  129. */
  130. struct io_pgtable_ops *alloc_io_pgtable_ops(enum io_pgtable_fmt fmt,
  131. struct io_pgtable_cfg *cfg,
  132. void *cookie);
  133. /**
  134. * free_io_pgtable_ops() - Free an io_pgtable_ops structure. The caller
  135. * *must* ensure that the page table is no longer
  136. * live, but the TLB can be dirty.
  137. *
  138. * @ops: The ops returned from alloc_io_pgtable_ops.
  139. */
  140. void free_io_pgtable_ops(struct io_pgtable_ops *ops);
  141. /*
  142. * Internal structures for page table allocator implementations.
  143. */
  144. /**
  145. * struct io_pgtable - Internal structure describing a set of page tables.
  146. *
  147. * @fmt: The page table format.
  148. * @cookie: An opaque token provided by the IOMMU driver and passed back to
  149. * any callback routines.
  150. * @cfg: A copy of the page table configuration.
  151. * @ops: The page table operations in use for this set of page tables.
  152. */
  153. struct io_pgtable {
  154. enum io_pgtable_fmt fmt;
  155. void *cookie;
  156. struct io_pgtable_cfg cfg;
  157. struct io_pgtable_ops ops;
  158. };
  159. #define io_pgtable_ops_to_pgtable(x) container_of((x), struct io_pgtable, ops)
  160. static inline void io_pgtable_tlb_flush_all(struct io_pgtable *iop)
  161. {
  162. iop->cfg.tlb->tlb_flush_all(iop->cookie);
  163. }
  164. static inline void io_pgtable_tlb_add_flush(struct io_pgtable *iop,
  165. unsigned long iova, size_t size, size_t granule, bool leaf)
  166. {
  167. iop->cfg.tlb->tlb_add_flush(iova, size, granule, leaf, iop->cookie);
  168. }
  169. static inline void io_pgtable_tlb_sync(struct io_pgtable *iop)
  170. {
  171. iop->cfg.tlb->tlb_sync(iop->cookie);
  172. }
  173. /**
  174. * struct io_pgtable_init_fns - Alloc/free a set of page tables for a
  175. * particular format.
  176. *
  177. * @alloc: Allocate a set of page tables described by cfg.
  178. * @free: Free the page tables associated with iop.
  179. */
  180. struct io_pgtable_init_fns {
  181. struct io_pgtable *(*alloc)(struct io_pgtable_cfg *cfg, void *cookie);
  182. void (*free)(struct io_pgtable *iop);
  183. };
  184. extern struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns;
  185. extern struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns;
  186. extern struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns;
  187. extern struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns;
  188. extern struct io_pgtable_init_fns io_pgtable_arm_v7s_init_fns;
  189. #endif /* __IO_PGTABLE_H */