qp.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847
  1. /*
  2. * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include "iw_cxgb4.h"
  34. static int db_delay_usecs = 1;
  35. module_param(db_delay_usecs, int, 0644);
  36. MODULE_PARM_DESC(db_delay_usecs, "Usecs to delay awaiting db fifo to drain");
  37. static int ocqp_support = 1;
  38. module_param(ocqp_support, int, 0644);
  39. MODULE_PARM_DESC(ocqp_support, "Support on-chip SQs (default=1)");
  40. int db_fc_threshold = 1000;
  41. module_param(db_fc_threshold, int, 0644);
  42. MODULE_PARM_DESC(db_fc_threshold,
  43. "QP count/threshold that triggers"
  44. " automatic db flow control mode (default = 1000)");
  45. int db_coalescing_threshold;
  46. module_param(db_coalescing_threshold, int, 0644);
  47. MODULE_PARM_DESC(db_coalescing_threshold,
  48. "QP count/threshold that triggers"
  49. " disabling db coalescing (default = 0)");
  50. static int max_fr_immd = T4_MAX_FR_IMMD;
  51. module_param(max_fr_immd, int, 0644);
  52. MODULE_PARM_DESC(max_fr_immd, "fastreg threshold for using DSGL instead of immedate");
  53. static int alloc_ird(struct c4iw_dev *dev, u32 ird)
  54. {
  55. int ret = 0;
  56. spin_lock_irq(&dev->lock);
  57. if (ird <= dev->avail_ird)
  58. dev->avail_ird -= ird;
  59. else
  60. ret = -ENOMEM;
  61. spin_unlock_irq(&dev->lock);
  62. if (ret)
  63. dev_warn(&dev->rdev.lldi.pdev->dev,
  64. "device IRD resources exhausted\n");
  65. return ret;
  66. }
  67. static void free_ird(struct c4iw_dev *dev, int ird)
  68. {
  69. spin_lock_irq(&dev->lock);
  70. dev->avail_ird += ird;
  71. spin_unlock_irq(&dev->lock);
  72. }
  73. static void set_state(struct c4iw_qp *qhp, enum c4iw_qp_state state)
  74. {
  75. unsigned long flag;
  76. spin_lock_irqsave(&qhp->lock, flag);
  77. qhp->attr.state = state;
  78. spin_unlock_irqrestore(&qhp->lock, flag);
  79. }
  80. static void dealloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  81. {
  82. c4iw_ocqp_pool_free(rdev, sq->dma_addr, sq->memsize);
  83. }
  84. static void dealloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  85. {
  86. dma_free_coherent(&(rdev->lldi.pdev->dev), sq->memsize, sq->queue,
  87. pci_unmap_addr(sq, mapping));
  88. }
  89. static void dealloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  90. {
  91. if (t4_sq_onchip(sq))
  92. dealloc_oc_sq(rdev, sq);
  93. else
  94. dealloc_host_sq(rdev, sq);
  95. }
  96. static int alloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  97. {
  98. if (!ocqp_support || !ocqp_supported(&rdev->lldi))
  99. return -ENOSYS;
  100. sq->dma_addr = c4iw_ocqp_pool_alloc(rdev, sq->memsize);
  101. if (!sq->dma_addr)
  102. return -ENOMEM;
  103. sq->phys_addr = rdev->oc_mw_pa + sq->dma_addr -
  104. rdev->lldi.vr->ocq.start;
  105. sq->queue = (__force union t4_wr *)(rdev->oc_mw_kva + sq->dma_addr -
  106. rdev->lldi.vr->ocq.start);
  107. sq->flags |= T4_SQ_ONCHIP;
  108. return 0;
  109. }
  110. static int alloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  111. {
  112. sq->queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev), sq->memsize,
  113. &(sq->dma_addr), GFP_KERNEL);
  114. if (!sq->queue)
  115. return -ENOMEM;
  116. sq->phys_addr = virt_to_phys(sq->queue);
  117. pci_unmap_addr_set(sq, mapping, sq->dma_addr);
  118. return 0;
  119. }
  120. static int alloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq, int user)
  121. {
  122. int ret = -ENOSYS;
  123. if (user)
  124. ret = alloc_oc_sq(rdev, sq);
  125. if (ret)
  126. ret = alloc_host_sq(rdev, sq);
  127. return ret;
  128. }
  129. static int destroy_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
  130. struct c4iw_dev_ucontext *uctx, int has_rq)
  131. {
  132. /*
  133. * uP clears EQ contexts when the connection exits rdma mode,
  134. * so no need to post a RESET WR for these EQs.
  135. */
  136. dealloc_sq(rdev, &wq->sq);
  137. kfree(wq->sq.sw_sq);
  138. c4iw_put_qpid(rdev, wq->sq.qid, uctx);
  139. if (has_rq) {
  140. dma_free_coherent(&rdev->lldi.pdev->dev,
  141. wq->rq.memsize, wq->rq.queue,
  142. dma_unmap_addr(&wq->rq, mapping));
  143. c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
  144. kfree(wq->rq.sw_rq);
  145. c4iw_put_qpid(rdev, wq->rq.qid, uctx);
  146. }
  147. return 0;
  148. }
  149. /*
  150. * Determine the BAR2 virtual address and qid. If pbar2_pa is not NULL,
  151. * then this is a user mapping so compute the page-aligned physical address
  152. * for mapping.
  153. */
  154. void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
  155. enum cxgb4_bar2_qtype qtype,
  156. unsigned int *pbar2_qid, u64 *pbar2_pa)
  157. {
  158. u64 bar2_qoffset;
  159. int ret;
  160. ret = cxgb4_bar2_sge_qregs(rdev->lldi.ports[0], qid, qtype,
  161. pbar2_pa ? 1 : 0,
  162. &bar2_qoffset, pbar2_qid);
  163. if (ret)
  164. return NULL;
  165. if (pbar2_pa)
  166. *pbar2_pa = (rdev->bar2_pa + bar2_qoffset) & PAGE_MASK;
  167. if (is_t4(rdev->lldi.adapter_type))
  168. return NULL;
  169. return rdev->bar2_kva + bar2_qoffset;
  170. }
  171. static int create_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
  172. struct t4_cq *rcq, struct t4_cq *scq,
  173. struct c4iw_dev_ucontext *uctx,
  174. struct c4iw_wr_wait *wr_waitp,
  175. int need_rq)
  176. {
  177. int user = (uctx != &rdev->uctx);
  178. struct fw_ri_res_wr *res_wr;
  179. struct fw_ri_res *res;
  180. int wr_len;
  181. struct sk_buff *skb;
  182. int ret = 0;
  183. int eqsize;
  184. wq->sq.qid = c4iw_get_qpid(rdev, uctx);
  185. if (!wq->sq.qid)
  186. return -ENOMEM;
  187. if (need_rq) {
  188. wq->rq.qid = c4iw_get_qpid(rdev, uctx);
  189. if (!wq->rq.qid) {
  190. ret = -ENOMEM;
  191. goto free_sq_qid;
  192. }
  193. }
  194. if (!user) {
  195. wq->sq.sw_sq = kcalloc(wq->sq.size, sizeof(*wq->sq.sw_sq),
  196. GFP_KERNEL);
  197. if (!wq->sq.sw_sq) {
  198. ret = -ENOMEM;
  199. goto free_rq_qid;//FIXME
  200. }
  201. if (need_rq) {
  202. wq->rq.sw_rq = kcalloc(wq->rq.size,
  203. sizeof(*wq->rq.sw_rq),
  204. GFP_KERNEL);
  205. if (!wq->rq.sw_rq) {
  206. ret = -ENOMEM;
  207. goto free_sw_sq;
  208. }
  209. }
  210. }
  211. if (need_rq) {
  212. /*
  213. * RQT must be a power of 2 and at least 16 deep.
  214. */
  215. wq->rq.rqt_size =
  216. roundup_pow_of_two(max_t(u16, wq->rq.size, 16));
  217. wq->rq.rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rq.rqt_size);
  218. if (!wq->rq.rqt_hwaddr) {
  219. ret = -ENOMEM;
  220. goto free_sw_rq;
  221. }
  222. }
  223. ret = alloc_sq(rdev, &wq->sq, user);
  224. if (ret)
  225. goto free_hwaddr;
  226. memset(wq->sq.queue, 0, wq->sq.memsize);
  227. dma_unmap_addr_set(&wq->sq, mapping, wq->sq.dma_addr);
  228. if (need_rq) {
  229. wq->rq.queue = dma_alloc_coherent(&rdev->lldi.pdev->dev,
  230. wq->rq.memsize,
  231. &wq->rq.dma_addr,
  232. GFP_KERNEL);
  233. if (!wq->rq.queue) {
  234. ret = -ENOMEM;
  235. goto free_sq;
  236. }
  237. pr_debug("sq base va 0x%p pa 0x%llx rq base va 0x%p pa 0x%llx\n",
  238. wq->sq.queue,
  239. (unsigned long long)virt_to_phys(wq->sq.queue),
  240. wq->rq.queue,
  241. (unsigned long long)virt_to_phys(wq->rq.queue));
  242. memset(wq->rq.queue, 0, wq->rq.memsize);
  243. dma_unmap_addr_set(&wq->rq, mapping, wq->rq.dma_addr);
  244. }
  245. wq->db = rdev->lldi.db_reg;
  246. wq->sq.bar2_va = c4iw_bar2_addrs(rdev, wq->sq.qid, T4_BAR2_QTYPE_EGRESS,
  247. &wq->sq.bar2_qid,
  248. user ? &wq->sq.bar2_pa : NULL);
  249. if (need_rq)
  250. wq->rq.bar2_va = c4iw_bar2_addrs(rdev, wq->rq.qid,
  251. T4_BAR2_QTYPE_EGRESS,
  252. &wq->rq.bar2_qid,
  253. user ? &wq->rq.bar2_pa : NULL);
  254. /*
  255. * User mode must have bar2 access.
  256. */
  257. if (user && (!wq->sq.bar2_pa || (need_rq && !wq->rq.bar2_pa))) {
  258. pr_warn("%s: sqid %u or rqid %u not in BAR2 range\n",
  259. pci_name(rdev->lldi.pdev), wq->sq.qid, wq->rq.qid);
  260. goto free_dma;
  261. }
  262. wq->rdev = rdev;
  263. wq->rq.msn = 1;
  264. /* build fw_ri_res_wr */
  265. wr_len = sizeof *res_wr + 2 * sizeof *res;
  266. if (need_rq)
  267. wr_len += sizeof(*res);
  268. skb = alloc_skb(wr_len, GFP_KERNEL);
  269. if (!skb) {
  270. ret = -ENOMEM;
  271. goto free_dma;
  272. }
  273. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  274. res_wr = __skb_put_zero(skb, wr_len);
  275. res_wr->op_nres = cpu_to_be32(
  276. FW_WR_OP_V(FW_RI_RES_WR) |
  277. FW_RI_RES_WR_NRES_V(need_rq ? 2 : 1) |
  278. FW_WR_COMPL_F);
  279. res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
  280. res_wr->cookie = (uintptr_t)wr_waitp;
  281. res = res_wr->res;
  282. res->u.sqrq.restype = FW_RI_RES_TYPE_SQ;
  283. res->u.sqrq.op = FW_RI_RES_OP_WRITE;
  284. /*
  285. * eqsize is the number of 64B entries plus the status page size.
  286. */
  287. eqsize = wq->sq.size * T4_SQ_NUM_SLOTS +
  288. rdev->hw_queue.t4_eq_status_entries;
  289. res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
  290. FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
  291. FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
  292. FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
  293. (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_ONCHIP_F : 0) |
  294. FW_RI_RES_WR_IQID_V(scq->cqid));
  295. res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
  296. FW_RI_RES_WR_DCAEN_V(0) |
  297. FW_RI_RES_WR_DCACPU_V(0) |
  298. FW_RI_RES_WR_FBMIN_V(2) |
  299. (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_FBMAX_V(2) :
  300. FW_RI_RES_WR_FBMAX_V(3)) |
  301. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  302. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  303. FW_RI_RES_WR_EQSIZE_V(eqsize));
  304. res->u.sqrq.eqid = cpu_to_be32(wq->sq.qid);
  305. res->u.sqrq.eqaddr = cpu_to_be64(wq->sq.dma_addr);
  306. if (need_rq) {
  307. res++;
  308. res->u.sqrq.restype = FW_RI_RES_TYPE_RQ;
  309. res->u.sqrq.op = FW_RI_RES_OP_WRITE;
  310. /*
  311. * eqsize is the number of 64B entries plus the status page size
  312. */
  313. eqsize = wq->rq.size * T4_RQ_NUM_SLOTS +
  314. rdev->hw_queue.t4_eq_status_entries;
  315. res->u.sqrq.fetchszm_to_iqid =
  316. /* no host cidx updates */
  317. cpu_to_be32(FW_RI_RES_WR_HOSTFCMODE_V(0) |
  318. /* don't keep in chip cache */
  319. FW_RI_RES_WR_CPRIO_V(0) |
  320. /* set by uP at ri_init time */
  321. FW_RI_RES_WR_PCIECHN_V(0) |
  322. FW_RI_RES_WR_IQID_V(rcq->cqid));
  323. res->u.sqrq.dcaen_to_eqsize =
  324. cpu_to_be32(FW_RI_RES_WR_DCAEN_V(0) |
  325. FW_RI_RES_WR_DCACPU_V(0) |
  326. FW_RI_RES_WR_FBMIN_V(2) |
  327. FW_RI_RES_WR_FBMAX_V(3) |
  328. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  329. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  330. FW_RI_RES_WR_EQSIZE_V(eqsize));
  331. res->u.sqrq.eqid = cpu_to_be32(wq->rq.qid);
  332. res->u.sqrq.eqaddr = cpu_to_be64(wq->rq.dma_addr);
  333. }
  334. c4iw_init_wr_wait(wr_waitp);
  335. ret = c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, wq->sq.qid, __func__);
  336. if (ret)
  337. goto free_dma;
  338. pr_debug("sqid 0x%x rqid 0x%x kdb 0x%p sq_bar2_addr %p rq_bar2_addr %p\n",
  339. wq->sq.qid, wq->rq.qid, wq->db,
  340. wq->sq.bar2_va, wq->rq.bar2_va);
  341. return 0;
  342. free_dma:
  343. if (need_rq)
  344. dma_free_coherent(&rdev->lldi.pdev->dev,
  345. wq->rq.memsize, wq->rq.queue,
  346. dma_unmap_addr(&wq->rq, mapping));
  347. free_sq:
  348. dealloc_sq(rdev, &wq->sq);
  349. free_hwaddr:
  350. if (need_rq)
  351. c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
  352. free_sw_rq:
  353. if (need_rq)
  354. kfree(wq->rq.sw_rq);
  355. free_sw_sq:
  356. kfree(wq->sq.sw_sq);
  357. free_rq_qid:
  358. if (need_rq)
  359. c4iw_put_qpid(rdev, wq->rq.qid, uctx);
  360. free_sq_qid:
  361. c4iw_put_qpid(rdev, wq->sq.qid, uctx);
  362. return ret;
  363. }
  364. static int build_immd(struct t4_sq *sq, struct fw_ri_immd *immdp,
  365. const struct ib_send_wr *wr, int max, u32 *plenp)
  366. {
  367. u8 *dstp, *srcp;
  368. u32 plen = 0;
  369. int i;
  370. int rem, len;
  371. dstp = (u8 *)immdp->data;
  372. for (i = 0; i < wr->num_sge; i++) {
  373. if ((plen + wr->sg_list[i].length) > max)
  374. return -EMSGSIZE;
  375. srcp = (u8 *)(unsigned long)wr->sg_list[i].addr;
  376. plen += wr->sg_list[i].length;
  377. rem = wr->sg_list[i].length;
  378. while (rem) {
  379. if (dstp == (u8 *)&sq->queue[sq->size])
  380. dstp = (u8 *)sq->queue;
  381. if (rem <= (u8 *)&sq->queue[sq->size] - dstp)
  382. len = rem;
  383. else
  384. len = (u8 *)&sq->queue[sq->size] - dstp;
  385. memcpy(dstp, srcp, len);
  386. dstp += len;
  387. srcp += len;
  388. rem -= len;
  389. }
  390. }
  391. len = roundup(plen + sizeof *immdp, 16) - (plen + sizeof *immdp);
  392. if (len)
  393. memset(dstp, 0, len);
  394. immdp->op = FW_RI_DATA_IMMD;
  395. immdp->r1 = 0;
  396. immdp->r2 = 0;
  397. immdp->immdlen = cpu_to_be32(plen);
  398. *plenp = plen;
  399. return 0;
  400. }
  401. static int build_isgl(__be64 *queue_start, __be64 *queue_end,
  402. struct fw_ri_isgl *isglp, struct ib_sge *sg_list,
  403. int num_sge, u32 *plenp)
  404. {
  405. int i;
  406. u32 plen = 0;
  407. __be64 *flitp;
  408. if ((__be64 *)isglp == queue_end)
  409. isglp = (struct fw_ri_isgl *)queue_start;
  410. flitp = (__be64 *)isglp->sge;
  411. for (i = 0; i < num_sge; i++) {
  412. if ((plen + sg_list[i].length) < plen)
  413. return -EMSGSIZE;
  414. plen += sg_list[i].length;
  415. *flitp = cpu_to_be64(((u64)sg_list[i].lkey << 32) |
  416. sg_list[i].length);
  417. if (++flitp == queue_end)
  418. flitp = queue_start;
  419. *flitp = cpu_to_be64(sg_list[i].addr);
  420. if (++flitp == queue_end)
  421. flitp = queue_start;
  422. }
  423. *flitp = (__force __be64)0;
  424. isglp->op = FW_RI_DATA_ISGL;
  425. isglp->r1 = 0;
  426. isglp->nsge = cpu_to_be16(num_sge);
  427. isglp->r2 = 0;
  428. if (plenp)
  429. *plenp = plen;
  430. return 0;
  431. }
  432. static int build_rdma_send(struct t4_sq *sq, union t4_wr *wqe,
  433. const struct ib_send_wr *wr, u8 *len16)
  434. {
  435. u32 plen;
  436. int size;
  437. int ret;
  438. if (wr->num_sge > T4_MAX_SEND_SGE)
  439. return -EINVAL;
  440. switch (wr->opcode) {
  441. case IB_WR_SEND:
  442. if (wr->send_flags & IB_SEND_SOLICITED)
  443. wqe->send.sendop_pkd = cpu_to_be32(
  444. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE));
  445. else
  446. wqe->send.sendop_pkd = cpu_to_be32(
  447. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND));
  448. wqe->send.stag_inv = 0;
  449. break;
  450. case IB_WR_SEND_WITH_INV:
  451. if (wr->send_flags & IB_SEND_SOLICITED)
  452. wqe->send.sendop_pkd = cpu_to_be32(
  453. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE_INV));
  454. else
  455. wqe->send.sendop_pkd = cpu_to_be32(
  456. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_INV));
  457. wqe->send.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
  458. break;
  459. default:
  460. return -EINVAL;
  461. }
  462. wqe->send.r3 = 0;
  463. wqe->send.r4 = 0;
  464. plen = 0;
  465. if (wr->num_sge) {
  466. if (wr->send_flags & IB_SEND_INLINE) {
  467. ret = build_immd(sq, wqe->send.u.immd_src, wr,
  468. T4_MAX_SEND_INLINE, &plen);
  469. if (ret)
  470. return ret;
  471. size = sizeof wqe->send + sizeof(struct fw_ri_immd) +
  472. plen;
  473. } else {
  474. ret = build_isgl((__be64 *)sq->queue,
  475. (__be64 *)&sq->queue[sq->size],
  476. wqe->send.u.isgl_src,
  477. wr->sg_list, wr->num_sge, &plen);
  478. if (ret)
  479. return ret;
  480. size = sizeof wqe->send + sizeof(struct fw_ri_isgl) +
  481. wr->num_sge * sizeof(struct fw_ri_sge);
  482. }
  483. } else {
  484. wqe->send.u.immd_src[0].op = FW_RI_DATA_IMMD;
  485. wqe->send.u.immd_src[0].r1 = 0;
  486. wqe->send.u.immd_src[0].r2 = 0;
  487. wqe->send.u.immd_src[0].immdlen = 0;
  488. size = sizeof wqe->send + sizeof(struct fw_ri_immd);
  489. plen = 0;
  490. }
  491. *len16 = DIV_ROUND_UP(size, 16);
  492. wqe->send.plen = cpu_to_be32(plen);
  493. return 0;
  494. }
  495. static int build_rdma_write(struct t4_sq *sq, union t4_wr *wqe,
  496. const struct ib_send_wr *wr, u8 *len16)
  497. {
  498. u32 plen;
  499. int size;
  500. int ret;
  501. if (wr->num_sge > T4_MAX_SEND_SGE)
  502. return -EINVAL;
  503. /*
  504. * iWARP protocol supports 64 bit immediate data but rdma api
  505. * limits it to 32bit.
  506. */
  507. if (wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  508. wqe->write.iw_imm_data.ib_imm_data.imm_data32 = wr->ex.imm_data;
  509. else
  510. wqe->write.iw_imm_data.ib_imm_data.imm_data32 = 0;
  511. wqe->write.stag_sink = cpu_to_be32(rdma_wr(wr)->rkey);
  512. wqe->write.to_sink = cpu_to_be64(rdma_wr(wr)->remote_addr);
  513. if (wr->num_sge) {
  514. if (wr->send_flags & IB_SEND_INLINE) {
  515. ret = build_immd(sq, wqe->write.u.immd_src, wr,
  516. T4_MAX_WRITE_INLINE, &plen);
  517. if (ret)
  518. return ret;
  519. size = sizeof wqe->write + sizeof(struct fw_ri_immd) +
  520. plen;
  521. } else {
  522. ret = build_isgl((__be64 *)sq->queue,
  523. (__be64 *)&sq->queue[sq->size],
  524. wqe->write.u.isgl_src,
  525. wr->sg_list, wr->num_sge, &plen);
  526. if (ret)
  527. return ret;
  528. size = sizeof wqe->write + sizeof(struct fw_ri_isgl) +
  529. wr->num_sge * sizeof(struct fw_ri_sge);
  530. }
  531. } else {
  532. wqe->write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  533. wqe->write.u.immd_src[0].r1 = 0;
  534. wqe->write.u.immd_src[0].r2 = 0;
  535. wqe->write.u.immd_src[0].immdlen = 0;
  536. size = sizeof wqe->write + sizeof(struct fw_ri_immd);
  537. plen = 0;
  538. }
  539. *len16 = DIV_ROUND_UP(size, 16);
  540. wqe->write.plen = cpu_to_be32(plen);
  541. return 0;
  542. }
  543. static void build_immd_cmpl(struct t4_sq *sq, struct fw_ri_immd_cmpl *immdp,
  544. struct ib_send_wr *wr)
  545. {
  546. memcpy((u8 *)immdp->data, (u8 *)(uintptr_t)wr->sg_list->addr, 16);
  547. memset(immdp->r1, 0, 6);
  548. immdp->op = FW_RI_DATA_IMMD;
  549. immdp->immdlen = 16;
  550. }
  551. static void build_rdma_write_cmpl(struct t4_sq *sq,
  552. struct fw_ri_rdma_write_cmpl_wr *wcwr,
  553. const struct ib_send_wr *wr, u8 *len16)
  554. {
  555. u32 plen;
  556. int size;
  557. /*
  558. * This code assumes the struct fields preceding the write isgl
  559. * fit in one 64B WR slot. This is because the WQE is built
  560. * directly in the dma queue, and wrapping is only handled
  561. * by the code buildling sgls. IE the "fixed part" of the wr
  562. * structs must all fit in 64B. The WQE build code should probably be
  563. * redesigned to avoid this restriction, but for now just add
  564. * the BUILD_BUG_ON() to catch if this WQE struct gets too big.
  565. */
  566. BUILD_BUG_ON(offsetof(struct fw_ri_rdma_write_cmpl_wr, u) > 64);
  567. wcwr->stag_sink = cpu_to_be32(rdma_wr(wr)->rkey);
  568. wcwr->to_sink = cpu_to_be64(rdma_wr(wr)->remote_addr);
  569. wcwr->stag_inv = cpu_to_be32(wr->next->ex.invalidate_rkey);
  570. wcwr->r2 = 0;
  571. wcwr->r3 = 0;
  572. /* SEND_INV SGL */
  573. if (wr->next->send_flags & IB_SEND_INLINE)
  574. build_immd_cmpl(sq, &wcwr->u_cmpl.immd_src, wr->next);
  575. else
  576. build_isgl((__be64 *)sq->queue, (__be64 *)&sq->queue[sq->size],
  577. &wcwr->u_cmpl.isgl_src, wr->next->sg_list, 1, NULL);
  578. /* WRITE SGL */
  579. build_isgl((__be64 *)sq->queue, (__be64 *)&sq->queue[sq->size],
  580. wcwr->u.isgl_src, wr->sg_list, wr->num_sge, &plen);
  581. size = sizeof(*wcwr) + sizeof(struct fw_ri_isgl) +
  582. wr->num_sge * sizeof(struct fw_ri_sge);
  583. wcwr->plen = cpu_to_be32(plen);
  584. *len16 = DIV_ROUND_UP(size, 16);
  585. }
  586. static int build_rdma_read(union t4_wr *wqe, const struct ib_send_wr *wr,
  587. u8 *len16)
  588. {
  589. if (wr->num_sge > 1)
  590. return -EINVAL;
  591. if (wr->num_sge && wr->sg_list[0].length) {
  592. wqe->read.stag_src = cpu_to_be32(rdma_wr(wr)->rkey);
  593. wqe->read.to_src_hi = cpu_to_be32((u32)(rdma_wr(wr)->remote_addr
  594. >> 32));
  595. wqe->read.to_src_lo = cpu_to_be32((u32)rdma_wr(wr)->remote_addr);
  596. wqe->read.stag_sink = cpu_to_be32(wr->sg_list[0].lkey);
  597. wqe->read.plen = cpu_to_be32(wr->sg_list[0].length);
  598. wqe->read.to_sink_hi = cpu_to_be32((u32)(wr->sg_list[0].addr
  599. >> 32));
  600. wqe->read.to_sink_lo = cpu_to_be32((u32)(wr->sg_list[0].addr));
  601. } else {
  602. wqe->read.stag_src = cpu_to_be32(2);
  603. wqe->read.to_src_hi = 0;
  604. wqe->read.to_src_lo = 0;
  605. wqe->read.stag_sink = cpu_to_be32(2);
  606. wqe->read.plen = 0;
  607. wqe->read.to_sink_hi = 0;
  608. wqe->read.to_sink_lo = 0;
  609. }
  610. wqe->read.r2 = 0;
  611. wqe->read.r5 = 0;
  612. *len16 = DIV_ROUND_UP(sizeof wqe->read, 16);
  613. return 0;
  614. }
  615. static void post_write_cmpl(struct c4iw_qp *qhp, const struct ib_send_wr *wr)
  616. {
  617. bool send_signaled = (wr->next->send_flags & IB_SEND_SIGNALED) ||
  618. qhp->sq_sig_all;
  619. bool write_signaled = (wr->send_flags & IB_SEND_SIGNALED) ||
  620. qhp->sq_sig_all;
  621. struct t4_swsqe *swsqe;
  622. union t4_wr *wqe;
  623. u16 write_wrid;
  624. u8 len16;
  625. u16 idx;
  626. /*
  627. * The sw_sq entries still look like a WRITE and a SEND and consume
  628. * 2 slots. The FW WR, however, will be a single uber-WR.
  629. */
  630. wqe = (union t4_wr *)((u8 *)qhp->wq.sq.queue +
  631. qhp->wq.sq.wq_pidx * T4_EQ_ENTRY_SIZE);
  632. build_rdma_write_cmpl(&qhp->wq.sq, &wqe->write_cmpl, wr, &len16);
  633. /* WRITE swsqe */
  634. swsqe = &qhp->wq.sq.sw_sq[qhp->wq.sq.pidx];
  635. swsqe->opcode = FW_RI_RDMA_WRITE;
  636. swsqe->idx = qhp->wq.sq.pidx;
  637. swsqe->complete = 0;
  638. swsqe->signaled = write_signaled;
  639. swsqe->flushed = 0;
  640. swsqe->wr_id = wr->wr_id;
  641. if (c4iw_wr_log) {
  642. swsqe->sge_ts =
  643. cxgb4_read_sge_timestamp(qhp->rhp->rdev.lldi.ports[0]);
  644. swsqe->host_time = ktime_get();
  645. }
  646. write_wrid = qhp->wq.sq.pidx;
  647. /* just bump the sw_sq */
  648. qhp->wq.sq.in_use++;
  649. if (++qhp->wq.sq.pidx == qhp->wq.sq.size)
  650. qhp->wq.sq.pidx = 0;
  651. /* SEND_WITH_INV swsqe */
  652. swsqe = &qhp->wq.sq.sw_sq[qhp->wq.sq.pidx];
  653. swsqe->opcode = FW_RI_SEND_WITH_INV;
  654. swsqe->idx = qhp->wq.sq.pidx;
  655. swsqe->complete = 0;
  656. swsqe->signaled = send_signaled;
  657. swsqe->flushed = 0;
  658. swsqe->wr_id = wr->next->wr_id;
  659. if (c4iw_wr_log) {
  660. swsqe->sge_ts =
  661. cxgb4_read_sge_timestamp(qhp->rhp->rdev.lldi.ports[0]);
  662. swsqe->host_time = ktime_get();
  663. }
  664. wqe->write_cmpl.flags_send = send_signaled ? FW_RI_COMPLETION_FLAG : 0;
  665. wqe->write_cmpl.wrid_send = qhp->wq.sq.pidx;
  666. init_wr_hdr(wqe, write_wrid, FW_RI_RDMA_WRITE_CMPL_WR,
  667. write_signaled ? FW_RI_COMPLETION_FLAG : 0, len16);
  668. t4_sq_produce(&qhp->wq, len16);
  669. idx = DIV_ROUND_UP(len16 * 16, T4_EQ_ENTRY_SIZE);
  670. t4_ring_sq_db(&qhp->wq, idx, wqe);
  671. }
  672. static int build_rdma_recv(struct c4iw_qp *qhp, union t4_recv_wr *wqe,
  673. const struct ib_recv_wr *wr, u8 *len16)
  674. {
  675. int ret;
  676. ret = build_isgl((__be64 *)qhp->wq.rq.queue,
  677. (__be64 *)&qhp->wq.rq.queue[qhp->wq.rq.size],
  678. &wqe->recv.isgl, wr->sg_list, wr->num_sge, NULL);
  679. if (ret)
  680. return ret;
  681. *len16 = DIV_ROUND_UP(sizeof wqe->recv +
  682. wr->num_sge * sizeof(struct fw_ri_sge), 16);
  683. return 0;
  684. }
  685. static int build_srq_recv(union t4_recv_wr *wqe, const struct ib_recv_wr *wr,
  686. u8 *len16)
  687. {
  688. int ret;
  689. ret = build_isgl((__be64 *)wqe, (__be64 *)(wqe + 1),
  690. &wqe->recv.isgl, wr->sg_list, wr->num_sge, NULL);
  691. if (ret)
  692. return ret;
  693. *len16 = DIV_ROUND_UP(sizeof(wqe->recv) +
  694. wr->num_sge * sizeof(struct fw_ri_sge), 16);
  695. return 0;
  696. }
  697. static void build_tpte_memreg(struct fw_ri_fr_nsmr_tpte_wr *fr,
  698. const struct ib_reg_wr *wr, struct c4iw_mr *mhp,
  699. u8 *len16)
  700. {
  701. __be64 *p = (__be64 *)fr->pbl;
  702. fr->r2 = cpu_to_be32(0);
  703. fr->stag = cpu_to_be32(mhp->ibmr.rkey);
  704. fr->tpte.valid_to_pdid = cpu_to_be32(FW_RI_TPTE_VALID_F |
  705. FW_RI_TPTE_STAGKEY_V((mhp->ibmr.rkey & FW_RI_TPTE_STAGKEY_M)) |
  706. FW_RI_TPTE_STAGSTATE_V(1) |
  707. FW_RI_TPTE_STAGTYPE_V(FW_RI_STAG_NSMR) |
  708. FW_RI_TPTE_PDID_V(mhp->attr.pdid));
  709. fr->tpte.locread_to_qpid = cpu_to_be32(
  710. FW_RI_TPTE_PERM_V(c4iw_ib_to_tpt_access(wr->access)) |
  711. FW_RI_TPTE_ADDRTYPE_V(FW_RI_VA_BASED_TO) |
  712. FW_RI_TPTE_PS_V(ilog2(wr->mr->page_size) - 12));
  713. fr->tpte.nosnoop_pbladdr = cpu_to_be32(FW_RI_TPTE_PBLADDR_V(
  714. PBL_OFF(&mhp->rhp->rdev, mhp->attr.pbl_addr)>>3));
  715. fr->tpte.dca_mwbcnt_pstag = cpu_to_be32(0);
  716. fr->tpte.len_hi = cpu_to_be32(0);
  717. fr->tpte.len_lo = cpu_to_be32(mhp->ibmr.length);
  718. fr->tpte.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
  719. fr->tpte.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova & 0xffffffff);
  720. p[0] = cpu_to_be64((u64)mhp->mpl[0]);
  721. p[1] = cpu_to_be64((u64)mhp->mpl[1]);
  722. *len16 = DIV_ROUND_UP(sizeof(*fr), 16);
  723. }
  724. static int build_memreg(struct t4_sq *sq, union t4_wr *wqe,
  725. const struct ib_reg_wr *wr, struct c4iw_mr *mhp,
  726. u8 *len16, bool dsgl_supported)
  727. {
  728. struct fw_ri_immd *imdp;
  729. __be64 *p;
  730. int i;
  731. int pbllen = roundup(mhp->mpl_len * sizeof(u64), 32);
  732. int rem;
  733. if (mhp->mpl_len > t4_max_fr_depth(dsgl_supported && use_dsgl))
  734. return -EINVAL;
  735. wqe->fr.qpbinde_to_dcacpu = 0;
  736. wqe->fr.pgsz_shift = ilog2(wr->mr->page_size) - 12;
  737. wqe->fr.addr_type = FW_RI_VA_BASED_TO;
  738. wqe->fr.mem_perms = c4iw_ib_to_tpt_access(wr->access);
  739. wqe->fr.len_hi = 0;
  740. wqe->fr.len_lo = cpu_to_be32(mhp->ibmr.length);
  741. wqe->fr.stag = cpu_to_be32(wr->key);
  742. wqe->fr.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
  743. wqe->fr.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova &
  744. 0xffffffff);
  745. if (dsgl_supported && use_dsgl && (pbllen > max_fr_immd)) {
  746. struct fw_ri_dsgl *sglp;
  747. for (i = 0; i < mhp->mpl_len; i++)
  748. mhp->mpl[i] = (__force u64)cpu_to_be64((u64)mhp->mpl[i]);
  749. sglp = (struct fw_ri_dsgl *)(&wqe->fr + 1);
  750. sglp->op = FW_RI_DATA_DSGL;
  751. sglp->r1 = 0;
  752. sglp->nsge = cpu_to_be16(1);
  753. sglp->addr0 = cpu_to_be64(mhp->mpl_addr);
  754. sglp->len0 = cpu_to_be32(pbllen);
  755. *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*sglp), 16);
  756. } else {
  757. imdp = (struct fw_ri_immd *)(&wqe->fr + 1);
  758. imdp->op = FW_RI_DATA_IMMD;
  759. imdp->r1 = 0;
  760. imdp->r2 = 0;
  761. imdp->immdlen = cpu_to_be32(pbllen);
  762. p = (__be64 *)(imdp + 1);
  763. rem = pbllen;
  764. for (i = 0; i < mhp->mpl_len; i++) {
  765. *p = cpu_to_be64((u64)mhp->mpl[i]);
  766. rem -= sizeof(*p);
  767. if (++p == (__be64 *)&sq->queue[sq->size])
  768. p = (__be64 *)sq->queue;
  769. }
  770. while (rem) {
  771. *p = 0;
  772. rem -= sizeof(*p);
  773. if (++p == (__be64 *)&sq->queue[sq->size])
  774. p = (__be64 *)sq->queue;
  775. }
  776. *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*imdp)
  777. + pbllen, 16);
  778. }
  779. return 0;
  780. }
  781. static int build_inv_stag(union t4_wr *wqe, const struct ib_send_wr *wr,
  782. u8 *len16)
  783. {
  784. wqe->inv.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
  785. wqe->inv.r2 = 0;
  786. *len16 = DIV_ROUND_UP(sizeof wqe->inv, 16);
  787. return 0;
  788. }
  789. static void free_qp_work(struct work_struct *work)
  790. {
  791. struct c4iw_ucontext *ucontext;
  792. struct c4iw_qp *qhp;
  793. struct c4iw_dev *rhp;
  794. qhp = container_of(work, struct c4iw_qp, free_work);
  795. ucontext = qhp->ucontext;
  796. rhp = qhp->rhp;
  797. pr_debug("qhp %p ucontext %p\n", qhp, ucontext);
  798. destroy_qp(&rhp->rdev, &qhp->wq,
  799. ucontext ? &ucontext->uctx : &rhp->rdev.uctx, !qhp->srq);
  800. if (ucontext)
  801. c4iw_put_ucontext(ucontext);
  802. c4iw_put_wr_wait(qhp->wr_waitp);
  803. kfree(qhp);
  804. }
  805. static void queue_qp_free(struct kref *kref)
  806. {
  807. struct c4iw_qp *qhp;
  808. qhp = container_of(kref, struct c4iw_qp, kref);
  809. pr_debug("qhp %p\n", qhp);
  810. queue_work(qhp->rhp->rdev.free_workq, &qhp->free_work);
  811. }
  812. void c4iw_qp_add_ref(struct ib_qp *qp)
  813. {
  814. pr_debug("ib_qp %p\n", qp);
  815. kref_get(&to_c4iw_qp(qp)->kref);
  816. }
  817. void c4iw_qp_rem_ref(struct ib_qp *qp)
  818. {
  819. pr_debug("ib_qp %p\n", qp);
  820. kref_put(&to_c4iw_qp(qp)->kref, queue_qp_free);
  821. }
  822. static void add_to_fc_list(struct list_head *head, struct list_head *entry)
  823. {
  824. if (list_empty(entry))
  825. list_add_tail(entry, head);
  826. }
  827. static int ring_kernel_sq_db(struct c4iw_qp *qhp, u16 inc)
  828. {
  829. unsigned long flags;
  830. spin_lock_irqsave(&qhp->rhp->lock, flags);
  831. spin_lock(&qhp->lock);
  832. if (qhp->rhp->db_state == NORMAL)
  833. t4_ring_sq_db(&qhp->wq, inc, NULL);
  834. else {
  835. add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
  836. qhp->wq.sq.wq_pidx_inc += inc;
  837. }
  838. spin_unlock(&qhp->lock);
  839. spin_unlock_irqrestore(&qhp->rhp->lock, flags);
  840. return 0;
  841. }
  842. static int ring_kernel_rq_db(struct c4iw_qp *qhp, u16 inc)
  843. {
  844. unsigned long flags;
  845. spin_lock_irqsave(&qhp->rhp->lock, flags);
  846. spin_lock(&qhp->lock);
  847. if (qhp->rhp->db_state == NORMAL)
  848. t4_ring_rq_db(&qhp->wq, inc, NULL);
  849. else {
  850. add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
  851. qhp->wq.rq.wq_pidx_inc += inc;
  852. }
  853. spin_unlock(&qhp->lock);
  854. spin_unlock_irqrestore(&qhp->rhp->lock, flags);
  855. return 0;
  856. }
  857. static int ib_to_fw_opcode(int ib_opcode)
  858. {
  859. int opcode;
  860. switch (ib_opcode) {
  861. case IB_WR_SEND_WITH_INV:
  862. opcode = FW_RI_SEND_WITH_INV;
  863. break;
  864. case IB_WR_SEND:
  865. opcode = FW_RI_SEND;
  866. break;
  867. case IB_WR_RDMA_WRITE:
  868. opcode = FW_RI_RDMA_WRITE;
  869. break;
  870. case IB_WR_RDMA_WRITE_WITH_IMM:
  871. opcode = FW_RI_WRITE_IMMEDIATE;
  872. break;
  873. case IB_WR_RDMA_READ:
  874. case IB_WR_RDMA_READ_WITH_INV:
  875. opcode = FW_RI_READ_REQ;
  876. break;
  877. case IB_WR_REG_MR:
  878. opcode = FW_RI_FAST_REGISTER;
  879. break;
  880. case IB_WR_LOCAL_INV:
  881. opcode = FW_RI_LOCAL_INV;
  882. break;
  883. default:
  884. opcode = -EINVAL;
  885. }
  886. return opcode;
  887. }
  888. static int complete_sq_drain_wr(struct c4iw_qp *qhp,
  889. const struct ib_send_wr *wr)
  890. {
  891. struct t4_cqe cqe = {};
  892. struct c4iw_cq *schp;
  893. unsigned long flag;
  894. struct t4_cq *cq;
  895. int opcode;
  896. schp = to_c4iw_cq(qhp->ibqp.send_cq);
  897. cq = &schp->cq;
  898. opcode = ib_to_fw_opcode(wr->opcode);
  899. if (opcode < 0)
  900. return opcode;
  901. cqe.u.drain_cookie = wr->wr_id;
  902. cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
  903. CQE_OPCODE_V(opcode) |
  904. CQE_TYPE_V(1) |
  905. CQE_SWCQE_V(1) |
  906. CQE_DRAIN_V(1) |
  907. CQE_QPID_V(qhp->wq.sq.qid));
  908. spin_lock_irqsave(&schp->lock, flag);
  909. cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
  910. cq->sw_queue[cq->sw_pidx] = cqe;
  911. t4_swcq_produce(cq);
  912. spin_unlock_irqrestore(&schp->lock, flag);
  913. if (t4_clear_cq_armed(&schp->cq)) {
  914. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  915. (*schp->ibcq.comp_handler)(&schp->ibcq,
  916. schp->ibcq.cq_context);
  917. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  918. }
  919. return 0;
  920. }
  921. static int complete_sq_drain_wrs(struct c4iw_qp *qhp,
  922. const struct ib_send_wr *wr,
  923. const struct ib_send_wr **bad_wr)
  924. {
  925. int ret = 0;
  926. while (wr) {
  927. ret = complete_sq_drain_wr(qhp, wr);
  928. if (ret) {
  929. *bad_wr = wr;
  930. break;
  931. }
  932. wr = wr->next;
  933. }
  934. return ret;
  935. }
  936. static void complete_rq_drain_wr(struct c4iw_qp *qhp,
  937. const struct ib_recv_wr *wr)
  938. {
  939. struct t4_cqe cqe = {};
  940. struct c4iw_cq *rchp;
  941. unsigned long flag;
  942. struct t4_cq *cq;
  943. rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
  944. cq = &rchp->cq;
  945. cqe.u.drain_cookie = wr->wr_id;
  946. cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
  947. CQE_OPCODE_V(FW_RI_SEND) |
  948. CQE_TYPE_V(0) |
  949. CQE_SWCQE_V(1) |
  950. CQE_DRAIN_V(1) |
  951. CQE_QPID_V(qhp->wq.sq.qid));
  952. spin_lock_irqsave(&rchp->lock, flag);
  953. cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
  954. cq->sw_queue[cq->sw_pidx] = cqe;
  955. t4_swcq_produce(cq);
  956. spin_unlock_irqrestore(&rchp->lock, flag);
  957. if (t4_clear_cq_armed(&rchp->cq)) {
  958. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  959. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  960. rchp->ibcq.cq_context);
  961. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  962. }
  963. }
  964. static void complete_rq_drain_wrs(struct c4iw_qp *qhp,
  965. const struct ib_recv_wr *wr)
  966. {
  967. while (wr) {
  968. complete_rq_drain_wr(qhp, wr);
  969. wr = wr->next;
  970. }
  971. }
  972. int c4iw_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
  973. const struct ib_send_wr **bad_wr)
  974. {
  975. int err = 0;
  976. u8 len16 = 0;
  977. enum fw_wr_opcodes fw_opcode = 0;
  978. enum fw_ri_wr_flags fw_flags;
  979. struct c4iw_qp *qhp;
  980. struct c4iw_dev *rhp;
  981. union t4_wr *wqe = NULL;
  982. u32 num_wrs;
  983. struct t4_swsqe *swsqe;
  984. unsigned long flag;
  985. u16 idx = 0;
  986. qhp = to_c4iw_qp(ibqp);
  987. rhp = qhp->rhp;
  988. spin_lock_irqsave(&qhp->lock, flag);
  989. /*
  990. * If the qp has been flushed, then just insert a special
  991. * drain cqe.
  992. */
  993. if (qhp->wq.flushed) {
  994. spin_unlock_irqrestore(&qhp->lock, flag);
  995. err = complete_sq_drain_wrs(qhp, wr, bad_wr);
  996. return err;
  997. }
  998. num_wrs = t4_sq_avail(&qhp->wq);
  999. if (num_wrs == 0) {
  1000. spin_unlock_irqrestore(&qhp->lock, flag);
  1001. *bad_wr = wr;
  1002. return -ENOMEM;
  1003. }
  1004. /*
  1005. * Fastpath for NVMe-oF target WRITE + SEND_WITH_INV wr chain which is
  1006. * the response for small NVMEe-oF READ requests. If the chain is
  1007. * exactly a WRITE->SEND_WITH_INV and the sgl depths and lengths
  1008. * meet the requirements of the fw_ri_write_cmpl_wr work request,
  1009. * then build and post the write_cmpl WR. If any of the tests
  1010. * below are not true, then we continue on with the tradtional WRITE
  1011. * and SEND WRs.
  1012. */
  1013. if (qhp->rhp->rdev.lldi.write_cmpl_support &&
  1014. CHELSIO_CHIP_VERSION(qhp->rhp->rdev.lldi.adapter_type) >=
  1015. CHELSIO_T5 &&
  1016. wr && wr->next && !wr->next->next &&
  1017. wr->opcode == IB_WR_RDMA_WRITE &&
  1018. wr->sg_list[0].length && wr->num_sge <= T4_WRITE_CMPL_MAX_SGL &&
  1019. wr->next->opcode == IB_WR_SEND_WITH_INV &&
  1020. wr->next->sg_list[0].length == T4_WRITE_CMPL_MAX_CQE &&
  1021. wr->next->num_sge == 1 && num_wrs >= 2) {
  1022. post_write_cmpl(qhp, wr);
  1023. spin_unlock_irqrestore(&qhp->lock, flag);
  1024. return 0;
  1025. }
  1026. while (wr) {
  1027. if (num_wrs == 0) {
  1028. err = -ENOMEM;
  1029. *bad_wr = wr;
  1030. break;
  1031. }
  1032. wqe = (union t4_wr *)((u8 *)qhp->wq.sq.queue +
  1033. qhp->wq.sq.wq_pidx * T4_EQ_ENTRY_SIZE);
  1034. fw_flags = 0;
  1035. if (wr->send_flags & IB_SEND_SOLICITED)
  1036. fw_flags |= FW_RI_SOLICITED_EVENT_FLAG;
  1037. if (wr->send_flags & IB_SEND_SIGNALED || qhp->sq_sig_all)
  1038. fw_flags |= FW_RI_COMPLETION_FLAG;
  1039. swsqe = &qhp->wq.sq.sw_sq[qhp->wq.sq.pidx];
  1040. switch (wr->opcode) {
  1041. case IB_WR_SEND_WITH_INV:
  1042. case IB_WR_SEND:
  1043. if (wr->send_flags & IB_SEND_FENCE)
  1044. fw_flags |= FW_RI_READ_FENCE_FLAG;
  1045. fw_opcode = FW_RI_SEND_WR;
  1046. if (wr->opcode == IB_WR_SEND)
  1047. swsqe->opcode = FW_RI_SEND;
  1048. else
  1049. swsqe->opcode = FW_RI_SEND_WITH_INV;
  1050. err = build_rdma_send(&qhp->wq.sq, wqe, wr, &len16);
  1051. break;
  1052. case IB_WR_RDMA_WRITE_WITH_IMM:
  1053. if (unlikely(!rhp->rdev.lldi.write_w_imm_support)) {
  1054. err = -EINVAL;
  1055. break;
  1056. }
  1057. fw_flags |= FW_RI_RDMA_WRITE_WITH_IMMEDIATE;
  1058. /*FALLTHROUGH*/
  1059. case IB_WR_RDMA_WRITE:
  1060. fw_opcode = FW_RI_RDMA_WRITE_WR;
  1061. swsqe->opcode = FW_RI_RDMA_WRITE;
  1062. err = build_rdma_write(&qhp->wq.sq, wqe, wr, &len16);
  1063. break;
  1064. case IB_WR_RDMA_READ:
  1065. case IB_WR_RDMA_READ_WITH_INV:
  1066. fw_opcode = FW_RI_RDMA_READ_WR;
  1067. swsqe->opcode = FW_RI_READ_REQ;
  1068. if (wr->opcode == IB_WR_RDMA_READ_WITH_INV) {
  1069. c4iw_invalidate_mr(rhp, wr->sg_list[0].lkey);
  1070. fw_flags = FW_RI_RDMA_READ_INVALIDATE;
  1071. } else {
  1072. fw_flags = 0;
  1073. }
  1074. err = build_rdma_read(wqe, wr, &len16);
  1075. if (err)
  1076. break;
  1077. swsqe->read_len = wr->sg_list[0].length;
  1078. if (!qhp->wq.sq.oldest_read)
  1079. qhp->wq.sq.oldest_read = swsqe;
  1080. break;
  1081. case IB_WR_REG_MR: {
  1082. struct c4iw_mr *mhp = to_c4iw_mr(reg_wr(wr)->mr);
  1083. swsqe->opcode = FW_RI_FAST_REGISTER;
  1084. if (rhp->rdev.lldi.fr_nsmr_tpte_wr_support &&
  1085. !mhp->attr.state && mhp->mpl_len <= 2) {
  1086. fw_opcode = FW_RI_FR_NSMR_TPTE_WR;
  1087. build_tpte_memreg(&wqe->fr_tpte, reg_wr(wr),
  1088. mhp, &len16);
  1089. } else {
  1090. fw_opcode = FW_RI_FR_NSMR_WR;
  1091. err = build_memreg(&qhp->wq.sq, wqe, reg_wr(wr),
  1092. mhp, &len16,
  1093. rhp->rdev.lldi.ulptx_memwrite_dsgl);
  1094. if (err)
  1095. break;
  1096. }
  1097. mhp->attr.state = 1;
  1098. break;
  1099. }
  1100. case IB_WR_LOCAL_INV:
  1101. if (wr->send_flags & IB_SEND_FENCE)
  1102. fw_flags |= FW_RI_LOCAL_FENCE_FLAG;
  1103. fw_opcode = FW_RI_INV_LSTAG_WR;
  1104. swsqe->opcode = FW_RI_LOCAL_INV;
  1105. err = build_inv_stag(wqe, wr, &len16);
  1106. c4iw_invalidate_mr(rhp, wr->ex.invalidate_rkey);
  1107. break;
  1108. default:
  1109. pr_warn("%s post of type=%d TBD!\n", __func__,
  1110. wr->opcode);
  1111. err = -EINVAL;
  1112. }
  1113. if (err) {
  1114. *bad_wr = wr;
  1115. break;
  1116. }
  1117. swsqe->idx = qhp->wq.sq.pidx;
  1118. swsqe->complete = 0;
  1119. swsqe->signaled = (wr->send_flags & IB_SEND_SIGNALED) ||
  1120. qhp->sq_sig_all;
  1121. swsqe->flushed = 0;
  1122. swsqe->wr_id = wr->wr_id;
  1123. if (c4iw_wr_log) {
  1124. swsqe->sge_ts = cxgb4_read_sge_timestamp(
  1125. rhp->rdev.lldi.ports[0]);
  1126. swsqe->host_time = ktime_get();
  1127. }
  1128. init_wr_hdr(wqe, qhp->wq.sq.pidx, fw_opcode, fw_flags, len16);
  1129. pr_debug("cookie 0x%llx pidx 0x%x opcode 0x%x read_len %u\n",
  1130. (unsigned long long)wr->wr_id, qhp->wq.sq.pidx,
  1131. swsqe->opcode, swsqe->read_len);
  1132. wr = wr->next;
  1133. num_wrs--;
  1134. t4_sq_produce(&qhp->wq, len16);
  1135. idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
  1136. }
  1137. if (!rhp->rdev.status_page->db_off) {
  1138. t4_ring_sq_db(&qhp->wq, idx, wqe);
  1139. spin_unlock_irqrestore(&qhp->lock, flag);
  1140. } else {
  1141. spin_unlock_irqrestore(&qhp->lock, flag);
  1142. ring_kernel_sq_db(qhp, idx);
  1143. }
  1144. return err;
  1145. }
  1146. int c4iw_post_receive(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
  1147. const struct ib_recv_wr **bad_wr)
  1148. {
  1149. int err = 0;
  1150. struct c4iw_qp *qhp;
  1151. union t4_recv_wr *wqe = NULL;
  1152. u32 num_wrs;
  1153. u8 len16 = 0;
  1154. unsigned long flag;
  1155. u16 idx = 0;
  1156. qhp = to_c4iw_qp(ibqp);
  1157. spin_lock_irqsave(&qhp->lock, flag);
  1158. /*
  1159. * If the qp has been flushed, then just insert a special
  1160. * drain cqe.
  1161. */
  1162. if (qhp->wq.flushed) {
  1163. spin_unlock_irqrestore(&qhp->lock, flag);
  1164. complete_rq_drain_wrs(qhp, wr);
  1165. return err;
  1166. }
  1167. num_wrs = t4_rq_avail(&qhp->wq);
  1168. if (num_wrs == 0) {
  1169. spin_unlock_irqrestore(&qhp->lock, flag);
  1170. *bad_wr = wr;
  1171. return -ENOMEM;
  1172. }
  1173. while (wr) {
  1174. if (wr->num_sge > T4_MAX_RECV_SGE) {
  1175. err = -EINVAL;
  1176. *bad_wr = wr;
  1177. break;
  1178. }
  1179. wqe = (union t4_recv_wr *)((u8 *)qhp->wq.rq.queue +
  1180. qhp->wq.rq.wq_pidx *
  1181. T4_EQ_ENTRY_SIZE);
  1182. if (num_wrs)
  1183. err = build_rdma_recv(qhp, wqe, wr, &len16);
  1184. else
  1185. err = -ENOMEM;
  1186. if (err) {
  1187. *bad_wr = wr;
  1188. break;
  1189. }
  1190. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].wr_id = wr->wr_id;
  1191. if (c4iw_wr_log) {
  1192. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].sge_ts =
  1193. cxgb4_read_sge_timestamp(
  1194. qhp->rhp->rdev.lldi.ports[0]);
  1195. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].host_time =
  1196. ktime_get();
  1197. }
  1198. wqe->recv.opcode = FW_RI_RECV_WR;
  1199. wqe->recv.r1 = 0;
  1200. wqe->recv.wrid = qhp->wq.rq.pidx;
  1201. wqe->recv.r2[0] = 0;
  1202. wqe->recv.r2[1] = 0;
  1203. wqe->recv.r2[2] = 0;
  1204. wqe->recv.len16 = len16;
  1205. pr_debug("cookie 0x%llx pidx %u\n",
  1206. (unsigned long long)wr->wr_id, qhp->wq.rq.pidx);
  1207. t4_rq_produce(&qhp->wq, len16);
  1208. idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
  1209. wr = wr->next;
  1210. num_wrs--;
  1211. }
  1212. if (!qhp->rhp->rdev.status_page->db_off) {
  1213. t4_ring_rq_db(&qhp->wq, idx, wqe);
  1214. spin_unlock_irqrestore(&qhp->lock, flag);
  1215. } else {
  1216. spin_unlock_irqrestore(&qhp->lock, flag);
  1217. ring_kernel_rq_db(qhp, idx);
  1218. }
  1219. return err;
  1220. }
  1221. static void defer_srq_wr(struct t4_srq *srq, union t4_recv_wr *wqe,
  1222. u64 wr_id, u8 len16)
  1223. {
  1224. struct t4_srq_pending_wr *pwr = &srq->pending_wrs[srq->pending_pidx];
  1225. pr_debug("%s cidx %u pidx %u wq_pidx %u in_use %u ooo_count %u wr_id 0x%llx pending_cidx %u pending_pidx %u pending_in_use %u\n",
  1226. __func__, srq->cidx, srq->pidx, srq->wq_pidx,
  1227. srq->in_use, srq->ooo_count,
  1228. (unsigned long long)wr_id, srq->pending_cidx,
  1229. srq->pending_pidx, srq->pending_in_use);
  1230. pwr->wr_id = wr_id;
  1231. pwr->len16 = len16;
  1232. memcpy(&pwr->wqe, wqe, len16 * 16);
  1233. t4_srq_produce_pending_wr(srq);
  1234. }
  1235. int c4iw_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
  1236. const struct ib_recv_wr **bad_wr)
  1237. {
  1238. union t4_recv_wr *wqe, lwqe;
  1239. struct c4iw_srq *srq;
  1240. unsigned long flag;
  1241. u8 len16 = 0;
  1242. u16 idx = 0;
  1243. int err = 0;
  1244. u32 num_wrs;
  1245. srq = to_c4iw_srq(ibsrq);
  1246. spin_lock_irqsave(&srq->lock, flag);
  1247. num_wrs = t4_srq_avail(&srq->wq);
  1248. if (num_wrs == 0) {
  1249. spin_unlock_irqrestore(&srq->lock, flag);
  1250. return -ENOMEM;
  1251. }
  1252. while (wr) {
  1253. if (wr->num_sge > T4_MAX_RECV_SGE) {
  1254. err = -EINVAL;
  1255. *bad_wr = wr;
  1256. break;
  1257. }
  1258. wqe = &lwqe;
  1259. if (num_wrs)
  1260. err = build_srq_recv(wqe, wr, &len16);
  1261. else
  1262. err = -ENOMEM;
  1263. if (err) {
  1264. *bad_wr = wr;
  1265. break;
  1266. }
  1267. wqe->recv.opcode = FW_RI_RECV_WR;
  1268. wqe->recv.r1 = 0;
  1269. wqe->recv.wrid = srq->wq.pidx;
  1270. wqe->recv.r2[0] = 0;
  1271. wqe->recv.r2[1] = 0;
  1272. wqe->recv.r2[2] = 0;
  1273. wqe->recv.len16 = len16;
  1274. if (srq->wq.ooo_count ||
  1275. srq->wq.pending_in_use ||
  1276. srq->wq.sw_rq[srq->wq.pidx].valid) {
  1277. defer_srq_wr(&srq->wq, wqe, wr->wr_id, len16);
  1278. } else {
  1279. srq->wq.sw_rq[srq->wq.pidx].wr_id = wr->wr_id;
  1280. srq->wq.sw_rq[srq->wq.pidx].valid = 1;
  1281. c4iw_copy_wr_to_srq(&srq->wq, wqe, len16);
  1282. pr_debug("%s cidx %u pidx %u wq_pidx %u in_use %u wr_id 0x%llx\n",
  1283. __func__, srq->wq.cidx,
  1284. srq->wq.pidx, srq->wq.wq_pidx,
  1285. srq->wq.in_use,
  1286. (unsigned long long)wr->wr_id);
  1287. t4_srq_produce(&srq->wq, len16);
  1288. idx += DIV_ROUND_UP(len16 * 16, T4_EQ_ENTRY_SIZE);
  1289. }
  1290. wr = wr->next;
  1291. num_wrs--;
  1292. }
  1293. if (idx)
  1294. t4_ring_srq_db(&srq->wq, idx, len16, wqe);
  1295. spin_unlock_irqrestore(&srq->lock, flag);
  1296. return err;
  1297. }
  1298. static inline void build_term_codes(struct t4_cqe *err_cqe, u8 *layer_type,
  1299. u8 *ecode)
  1300. {
  1301. int status;
  1302. int tagged;
  1303. int opcode;
  1304. int rqtype;
  1305. int send_inv;
  1306. if (!err_cqe) {
  1307. *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
  1308. *ecode = 0;
  1309. return;
  1310. }
  1311. status = CQE_STATUS(err_cqe);
  1312. opcode = CQE_OPCODE(err_cqe);
  1313. rqtype = RQ_TYPE(err_cqe);
  1314. send_inv = (opcode == FW_RI_SEND_WITH_INV) ||
  1315. (opcode == FW_RI_SEND_WITH_SE_INV);
  1316. tagged = (opcode == FW_RI_RDMA_WRITE) ||
  1317. (rqtype && (opcode == FW_RI_READ_RESP));
  1318. switch (status) {
  1319. case T4_ERR_STAG:
  1320. if (send_inv) {
  1321. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1322. *ecode = RDMAP_CANT_INV_STAG;
  1323. } else {
  1324. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1325. *ecode = RDMAP_INV_STAG;
  1326. }
  1327. break;
  1328. case T4_ERR_PDID:
  1329. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1330. if ((opcode == FW_RI_SEND_WITH_INV) ||
  1331. (opcode == FW_RI_SEND_WITH_SE_INV))
  1332. *ecode = RDMAP_CANT_INV_STAG;
  1333. else
  1334. *ecode = RDMAP_STAG_NOT_ASSOC;
  1335. break;
  1336. case T4_ERR_QPID:
  1337. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1338. *ecode = RDMAP_STAG_NOT_ASSOC;
  1339. break;
  1340. case T4_ERR_ACCESS:
  1341. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1342. *ecode = RDMAP_ACC_VIOL;
  1343. break;
  1344. case T4_ERR_WRAP:
  1345. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1346. *ecode = RDMAP_TO_WRAP;
  1347. break;
  1348. case T4_ERR_BOUND:
  1349. if (tagged) {
  1350. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1351. *ecode = DDPT_BASE_BOUNDS;
  1352. } else {
  1353. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1354. *ecode = RDMAP_BASE_BOUNDS;
  1355. }
  1356. break;
  1357. case T4_ERR_INVALIDATE_SHARED_MR:
  1358. case T4_ERR_INVALIDATE_MR_WITH_MW_BOUND:
  1359. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1360. *ecode = RDMAP_CANT_INV_STAG;
  1361. break;
  1362. case T4_ERR_ECC:
  1363. case T4_ERR_ECC_PSTAG:
  1364. case T4_ERR_INTERNAL_ERR:
  1365. *layer_type = LAYER_RDMAP|RDMAP_LOCAL_CATA;
  1366. *ecode = 0;
  1367. break;
  1368. case T4_ERR_OUT_OF_RQE:
  1369. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1370. *ecode = DDPU_INV_MSN_NOBUF;
  1371. break;
  1372. case T4_ERR_PBL_ADDR_BOUND:
  1373. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1374. *ecode = DDPT_BASE_BOUNDS;
  1375. break;
  1376. case T4_ERR_CRC:
  1377. *layer_type = LAYER_MPA|DDP_LLP;
  1378. *ecode = MPA_CRC_ERR;
  1379. break;
  1380. case T4_ERR_MARKER:
  1381. *layer_type = LAYER_MPA|DDP_LLP;
  1382. *ecode = MPA_MARKER_ERR;
  1383. break;
  1384. case T4_ERR_PDU_LEN_ERR:
  1385. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1386. *ecode = DDPU_MSG_TOOBIG;
  1387. break;
  1388. case T4_ERR_DDP_VERSION:
  1389. if (tagged) {
  1390. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1391. *ecode = DDPT_INV_VERS;
  1392. } else {
  1393. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1394. *ecode = DDPU_INV_VERS;
  1395. }
  1396. break;
  1397. case T4_ERR_RDMA_VERSION:
  1398. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1399. *ecode = RDMAP_INV_VERS;
  1400. break;
  1401. case T4_ERR_OPCODE:
  1402. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1403. *ecode = RDMAP_INV_OPCODE;
  1404. break;
  1405. case T4_ERR_DDP_QUEUE_NUM:
  1406. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1407. *ecode = DDPU_INV_QN;
  1408. break;
  1409. case T4_ERR_MSN:
  1410. case T4_ERR_MSN_GAP:
  1411. case T4_ERR_MSN_RANGE:
  1412. case T4_ERR_IRD_OVERFLOW:
  1413. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1414. *ecode = DDPU_INV_MSN_RANGE;
  1415. break;
  1416. case T4_ERR_TBIT:
  1417. *layer_type = LAYER_DDP|DDP_LOCAL_CATA;
  1418. *ecode = 0;
  1419. break;
  1420. case T4_ERR_MO:
  1421. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1422. *ecode = DDPU_INV_MO;
  1423. break;
  1424. default:
  1425. *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
  1426. *ecode = 0;
  1427. break;
  1428. }
  1429. }
  1430. static void post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe,
  1431. gfp_t gfp)
  1432. {
  1433. struct fw_ri_wr *wqe;
  1434. struct sk_buff *skb;
  1435. struct terminate_message *term;
  1436. pr_debug("qhp %p qid 0x%x tid %u\n", qhp, qhp->wq.sq.qid,
  1437. qhp->ep->hwtid);
  1438. skb = skb_dequeue(&qhp->ep->com.ep_skb_list);
  1439. if (WARN_ON(!skb))
  1440. return;
  1441. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  1442. wqe = __skb_put_zero(skb, sizeof(*wqe));
  1443. wqe->op_compl = cpu_to_be32(FW_WR_OP_V(FW_RI_INIT_WR));
  1444. wqe->flowid_len16 = cpu_to_be32(
  1445. FW_WR_FLOWID_V(qhp->ep->hwtid) |
  1446. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1447. wqe->u.terminate.type = FW_RI_TYPE_TERMINATE;
  1448. wqe->u.terminate.immdlen = cpu_to_be32(sizeof *term);
  1449. term = (struct terminate_message *)wqe->u.terminate.termmsg;
  1450. if (qhp->attr.layer_etype == (LAYER_MPA|DDP_LLP)) {
  1451. term->layer_etype = qhp->attr.layer_etype;
  1452. term->ecode = qhp->attr.ecode;
  1453. } else
  1454. build_term_codes(err_cqe, &term->layer_etype, &term->ecode);
  1455. c4iw_ofld_send(&qhp->rhp->rdev, skb);
  1456. }
  1457. /*
  1458. * Assumes qhp lock is held.
  1459. */
  1460. static void __flush_qp(struct c4iw_qp *qhp, struct c4iw_cq *rchp,
  1461. struct c4iw_cq *schp)
  1462. {
  1463. int count;
  1464. int rq_flushed = 0, sq_flushed;
  1465. unsigned long flag;
  1466. pr_debug("qhp %p rchp %p schp %p\n", qhp, rchp, schp);
  1467. /* locking hierarchy: cqs lock first, then qp lock. */
  1468. spin_lock_irqsave(&rchp->lock, flag);
  1469. if (schp != rchp)
  1470. spin_lock(&schp->lock);
  1471. spin_lock(&qhp->lock);
  1472. if (qhp->wq.flushed) {
  1473. spin_unlock(&qhp->lock);
  1474. if (schp != rchp)
  1475. spin_unlock(&schp->lock);
  1476. spin_unlock_irqrestore(&rchp->lock, flag);
  1477. return;
  1478. }
  1479. qhp->wq.flushed = 1;
  1480. t4_set_wq_in_error(&qhp->wq, 0);
  1481. c4iw_flush_hw_cq(rchp, qhp);
  1482. if (!qhp->srq) {
  1483. c4iw_count_rcqes(&rchp->cq, &qhp->wq, &count);
  1484. rq_flushed = c4iw_flush_rq(&qhp->wq, &rchp->cq, count);
  1485. }
  1486. if (schp != rchp)
  1487. c4iw_flush_hw_cq(schp, qhp);
  1488. sq_flushed = c4iw_flush_sq(qhp);
  1489. spin_unlock(&qhp->lock);
  1490. if (schp != rchp)
  1491. spin_unlock(&schp->lock);
  1492. spin_unlock_irqrestore(&rchp->lock, flag);
  1493. if (schp == rchp) {
  1494. if ((rq_flushed || sq_flushed) &&
  1495. t4_clear_cq_armed(&rchp->cq)) {
  1496. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1497. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  1498. rchp->ibcq.cq_context);
  1499. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1500. }
  1501. } else {
  1502. if (rq_flushed && t4_clear_cq_armed(&rchp->cq)) {
  1503. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1504. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  1505. rchp->ibcq.cq_context);
  1506. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1507. }
  1508. if (sq_flushed && t4_clear_cq_armed(&schp->cq)) {
  1509. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  1510. (*schp->ibcq.comp_handler)(&schp->ibcq,
  1511. schp->ibcq.cq_context);
  1512. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  1513. }
  1514. }
  1515. }
  1516. static void flush_qp(struct c4iw_qp *qhp)
  1517. {
  1518. struct c4iw_cq *rchp, *schp;
  1519. unsigned long flag;
  1520. rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
  1521. schp = to_c4iw_cq(qhp->ibqp.send_cq);
  1522. if (qhp->ibqp.uobject) {
  1523. /* for user qps, qhp->wq.flushed is protected by qhp->mutex */
  1524. if (qhp->wq.flushed)
  1525. return;
  1526. qhp->wq.flushed = 1;
  1527. t4_set_wq_in_error(&qhp->wq, 0);
  1528. t4_set_cq_in_error(&rchp->cq);
  1529. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1530. (*rchp->ibcq.comp_handler)(&rchp->ibcq, rchp->ibcq.cq_context);
  1531. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1532. if (schp != rchp) {
  1533. t4_set_cq_in_error(&schp->cq);
  1534. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  1535. (*schp->ibcq.comp_handler)(&schp->ibcq,
  1536. schp->ibcq.cq_context);
  1537. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  1538. }
  1539. return;
  1540. }
  1541. __flush_qp(qhp, rchp, schp);
  1542. }
  1543. static int rdma_fini(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
  1544. struct c4iw_ep *ep)
  1545. {
  1546. struct fw_ri_wr *wqe;
  1547. int ret;
  1548. struct sk_buff *skb;
  1549. pr_debug("qhp %p qid 0x%x tid %u\n", qhp, qhp->wq.sq.qid, ep->hwtid);
  1550. skb = skb_dequeue(&ep->com.ep_skb_list);
  1551. if (WARN_ON(!skb))
  1552. return -ENOMEM;
  1553. set_wr_txq(skb, CPL_PRIORITY_DATA, ep->txq_idx);
  1554. wqe = __skb_put_zero(skb, sizeof(*wqe));
  1555. wqe->op_compl = cpu_to_be32(
  1556. FW_WR_OP_V(FW_RI_INIT_WR) |
  1557. FW_WR_COMPL_F);
  1558. wqe->flowid_len16 = cpu_to_be32(
  1559. FW_WR_FLOWID_V(ep->hwtid) |
  1560. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1561. wqe->cookie = (uintptr_t)ep->com.wr_waitp;
  1562. wqe->u.fini.type = FW_RI_TYPE_FINI;
  1563. ret = c4iw_ref_send_wait(&rhp->rdev, skb, ep->com.wr_waitp,
  1564. qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
  1565. pr_debug("ret %d\n", ret);
  1566. return ret;
  1567. }
  1568. static void build_rtr_msg(u8 p2p_type, struct fw_ri_init *init)
  1569. {
  1570. pr_debug("p2p_type = %d\n", p2p_type);
  1571. memset(&init->u, 0, sizeof init->u);
  1572. switch (p2p_type) {
  1573. case FW_RI_INIT_P2PTYPE_RDMA_WRITE:
  1574. init->u.write.opcode = FW_RI_RDMA_WRITE_WR;
  1575. init->u.write.stag_sink = cpu_to_be32(1);
  1576. init->u.write.to_sink = cpu_to_be64(1);
  1577. init->u.write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  1578. init->u.write.len16 = DIV_ROUND_UP(sizeof init->u.write +
  1579. sizeof(struct fw_ri_immd),
  1580. 16);
  1581. break;
  1582. case FW_RI_INIT_P2PTYPE_READ_REQ:
  1583. init->u.write.opcode = FW_RI_RDMA_READ_WR;
  1584. init->u.read.stag_src = cpu_to_be32(1);
  1585. init->u.read.to_src_lo = cpu_to_be32(1);
  1586. init->u.read.stag_sink = cpu_to_be32(1);
  1587. init->u.read.to_sink_lo = cpu_to_be32(1);
  1588. init->u.read.len16 = DIV_ROUND_UP(sizeof init->u.read, 16);
  1589. break;
  1590. }
  1591. }
  1592. static int rdma_init(struct c4iw_dev *rhp, struct c4iw_qp *qhp)
  1593. {
  1594. struct fw_ri_wr *wqe;
  1595. int ret;
  1596. struct sk_buff *skb;
  1597. pr_debug("qhp %p qid 0x%x tid %u ird %u ord %u\n", qhp,
  1598. qhp->wq.sq.qid, qhp->ep->hwtid, qhp->ep->ird, qhp->ep->ord);
  1599. skb = alloc_skb(sizeof *wqe, GFP_KERNEL);
  1600. if (!skb) {
  1601. ret = -ENOMEM;
  1602. goto out;
  1603. }
  1604. ret = alloc_ird(rhp, qhp->attr.max_ird);
  1605. if (ret) {
  1606. qhp->attr.max_ird = 0;
  1607. kfree_skb(skb);
  1608. goto out;
  1609. }
  1610. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  1611. wqe = __skb_put_zero(skb, sizeof(*wqe));
  1612. wqe->op_compl = cpu_to_be32(
  1613. FW_WR_OP_V(FW_RI_INIT_WR) |
  1614. FW_WR_COMPL_F);
  1615. wqe->flowid_len16 = cpu_to_be32(
  1616. FW_WR_FLOWID_V(qhp->ep->hwtid) |
  1617. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1618. wqe->cookie = (uintptr_t)qhp->ep->com.wr_waitp;
  1619. wqe->u.init.type = FW_RI_TYPE_INIT;
  1620. wqe->u.init.mpareqbit_p2ptype =
  1621. FW_RI_WR_MPAREQBIT_V(qhp->attr.mpa_attr.initiator) |
  1622. FW_RI_WR_P2PTYPE_V(qhp->attr.mpa_attr.p2p_type);
  1623. wqe->u.init.mpa_attrs = FW_RI_MPA_IETF_ENABLE;
  1624. if (qhp->attr.mpa_attr.recv_marker_enabled)
  1625. wqe->u.init.mpa_attrs |= FW_RI_MPA_RX_MARKER_ENABLE;
  1626. if (qhp->attr.mpa_attr.xmit_marker_enabled)
  1627. wqe->u.init.mpa_attrs |= FW_RI_MPA_TX_MARKER_ENABLE;
  1628. if (qhp->attr.mpa_attr.crc_enabled)
  1629. wqe->u.init.mpa_attrs |= FW_RI_MPA_CRC_ENABLE;
  1630. wqe->u.init.qp_caps = FW_RI_QP_RDMA_READ_ENABLE |
  1631. FW_RI_QP_RDMA_WRITE_ENABLE |
  1632. FW_RI_QP_BIND_ENABLE;
  1633. if (!qhp->ibqp.uobject)
  1634. wqe->u.init.qp_caps |= FW_RI_QP_FAST_REGISTER_ENABLE |
  1635. FW_RI_QP_STAG0_ENABLE;
  1636. wqe->u.init.nrqe = cpu_to_be16(t4_rqes_posted(&qhp->wq));
  1637. wqe->u.init.pdid = cpu_to_be32(qhp->attr.pd);
  1638. wqe->u.init.qpid = cpu_to_be32(qhp->wq.sq.qid);
  1639. wqe->u.init.sq_eqid = cpu_to_be32(qhp->wq.sq.qid);
  1640. if (qhp->srq) {
  1641. wqe->u.init.rq_eqid = cpu_to_be32(FW_RI_INIT_RQEQID_SRQ |
  1642. qhp->srq->idx);
  1643. } else {
  1644. wqe->u.init.rq_eqid = cpu_to_be32(qhp->wq.rq.qid);
  1645. wqe->u.init.hwrqsize = cpu_to_be32(qhp->wq.rq.rqt_size);
  1646. wqe->u.init.hwrqaddr = cpu_to_be32(qhp->wq.rq.rqt_hwaddr -
  1647. rhp->rdev.lldi.vr->rq.start);
  1648. }
  1649. wqe->u.init.scqid = cpu_to_be32(qhp->attr.scq);
  1650. wqe->u.init.rcqid = cpu_to_be32(qhp->attr.rcq);
  1651. wqe->u.init.ord_max = cpu_to_be32(qhp->attr.max_ord);
  1652. wqe->u.init.ird_max = cpu_to_be32(qhp->attr.max_ird);
  1653. wqe->u.init.iss = cpu_to_be32(qhp->ep->snd_seq);
  1654. wqe->u.init.irs = cpu_to_be32(qhp->ep->rcv_seq);
  1655. if (qhp->attr.mpa_attr.initiator)
  1656. build_rtr_msg(qhp->attr.mpa_attr.p2p_type, &wqe->u.init);
  1657. ret = c4iw_ref_send_wait(&rhp->rdev, skb, qhp->ep->com.wr_waitp,
  1658. qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
  1659. if (!ret)
  1660. goto out;
  1661. free_ird(rhp, qhp->attr.max_ird);
  1662. out:
  1663. pr_debug("ret %d\n", ret);
  1664. return ret;
  1665. }
  1666. int c4iw_modify_qp(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
  1667. enum c4iw_qp_attr_mask mask,
  1668. struct c4iw_qp_attributes *attrs,
  1669. int internal)
  1670. {
  1671. int ret = 0;
  1672. struct c4iw_qp_attributes newattr = qhp->attr;
  1673. int disconnect = 0;
  1674. int terminate = 0;
  1675. int abort = 0;
  1676. int free = 0;
  1677. struct c4iw_ep *ep = NULL;
  1678. pr_debug("qhp %p sqid 0x%x rqid 0x%x ep %p state %d -> %d\n",
  1679. qhp, qhp->wq.sq.qid, qhp->wq.rq.qid, qhp->ep, qhp->attr.state,
  1680. (mask & C4IW_QP_ATTR_NEXT_STATE) ? attrs->next_state : -1);
  1681. mutex_lock(&qhp->mutex);
  1682. /* Process attr changes if in IDLE */
  1683. if (mask & C4IW_QP_ATTR_VALID_MODIFY) {
  1684. if (qhp->attr.state != C4IW_QP_STATE_IDLE) {
  1685. ret = -EIO;
  1686. goto out;
  1687. }
  1688. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_READ)
  1689. newattr.enable_rdma_read = attrs->enable_rdma_read;
  1690. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_WRITE)
  1691. newattr.enable_rdma_write = attrs->enable_rdma_write;
  1692. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_BIND)
  1693. newattr.enable_bind = attrs->enable_bind;
  1694. if (mask & C4IW_QP_ATTR_MAX_ORD) {
  1695. if (attrs->max_ord > c4iw_max_read_depth) {
  1696. ret = -EINVAL;
  1697. goto out;
  1698. }
  1699. newattr.max_ord = attrs->max_ord;
  1700. }
  1701. if (mask & C4IW_QP_ATTR_MAX_IRD) {
  1702. if (attrs->max_ird > cur_max_read_depth(rhp)) {
  1703. ret = -EINVAL;
  1704. goto out;
  1705. }
  1706. newattr.max_ird = attrs->max_ird;
  1707. }
  1708. qhp->attr = newattr;
  1709. }
  1710. if (mask & C4IW_QP_ATTR_SQ_DB) {
  1711. ret = ring_kernel_sq_db(qhp, attrs->sq_db_inc);
  1712. goto out;
  1713. }
  1714. if (mask & C4IW_QP_ATTR_RQ_DB) {
  1715. ret = ring_kernel_rq_db(qhp, attrs->rq_db_inc);
  1716. goto out;
  1717. }
  1718. if (!(mask & C4IW_QP_ATTR_NEXT_STATE))
  1719. goto out;
  1720. if (qhp->attr.state == attrs->next_state)
  1721. goto out;
  1722. switch (qhp->attr.state) {
  1723. case C4IW_QP_STATE_IDLE:
  1724. switch (attrs->next_state) {
  1725. case C4IW_QP_STATE_RTS:
  1726. if (!(mask & C4IW_QP_ATTR_LLP_STREAM_HANDLE)) {
  1727. ret = -EINVAL;
  1728. goto out;
  1729. }
  1730. if (!(mask & C4IW_QP_ATTR_MPA_ATTR)) {
  1731. ret = -EINVAL;
  1732. goto out;
  1733. }
  1734. qhp->attr.mpa_attr = attrs->mpa_attr;
  1735. qhp->attr.llp_stream_handle = attrs->llp_stream_handle;
  1736. qhp->ep = qhp->attr.llp_stream_handle;
  1737. set_state(qhp, C4IW_QP_STATE_RTS);
  1738. /*
  1739. * Ref the endpoint here and deref when we
  1740. * disassociate the endpoint from the QP. This
  1741. * happens in CLOSING->IDLE transition or *->ERROR
  1742. * transition.
  1743. */
  1744. c4iw_get_ep(&qhp->ep->com);
  1745. ret = rdma_init(rhp, qhp);
  1746. if (ret)
  1747. goto err;
  1748. break;
  1749. case C4IW_QP_STATE_ERROR:
  1750. set_state(qhp, C4IW_QP_STATE_ERROR);
  1751. flush_qp(qhp);
  1752. break;
  1753. default:
  1754. ret = -EINVAL;
  1755. goto out;
  1756. }
  1757. break;
  1758. case C4IW_QP_STATE_RTS:
  1759. switch (attrs->next_state) {
  1760. case C4IW_QP_STATE_CLOSING:
  1761. t4_set_wq_in_error(&qhp->wq, 0);
  1762. set_state(qhp, C4IW_QP_STATE_CLOSING);
  1763. ep = qhp->ep;
  1764. if (!internal) {
  1765. abort = 0;
  1766. disconnect = 1;
  1767. c4iw_get_ep(&qhp->ep->com);
  1768. }
  1769. ret = rdma_fini(rhp, qhp, ep);
  1770. if (ret)
  1771. goto err;
  1772. break;
  1773. case C4IW_QP_STATE_TERMINATE:
  1774. t4_set_wq_in_error(&qhp->wq, 0);
  1775. set_state(qhp, C4IW_QP_STATE_TERMINATE);
  1776. qhp->attr.layer_etype = attrs->layer_etype;
  1777. qhp->attr.ecode = attrs->ecode;
  1778. ep = qhp->ep;
  1779. if (!internal) {
  1780. c4iw_get_ep(&qhp->ep->com);
  1781. terminate = 1;
  1782. disconnect = 1;
  1783. } else {
  1784. terminate = qhp->attr.send_term;
  1785. ret = rdma_fini(rhp, qhp, ep);
  1786. if (ret)
  1787. goto err;
  1788. }
  1789. break;
  1790. case C4IW_QP_STATE_ERROR:
  1791. t4_set_wq_in_error(&qhp->wq, 0);
  1792. set_state(qhp, C4IW_QP_STATE_ERROR);
  1793. if (!internal) {
  1794. abort = 1;
  1795. disconnect = 1;
  1796. ep = qhp->ep;
  1797. c4iw_get_ep(&qhp->ep->com);
  1798. }
  1799. goto err;
  1800. break;
  1801. default:
  1802. ret = -EINVAL;
  1803. goto out;
  1804. }
  1805. break;
  1806. case C4IW_QP_STATE_CLOSING:
  1807. /*
  1808. * Allow kernel users to move to ERROR for qp draining.
  1809. */
  1810. if (!internal && (qhp->ibqp.uobject || attrs->next_state !=
  1811. C4IW_QP_STATE_ERROR)) {
  1812. ret = -EINVAL;
  1813. goto out;
  1814. }
  1815. switch (attrs->next_state) {
  1816. case C4IW_QP_STATE_IDLE:
  1817. flush_qp(qhp);
  1818. set_state(qhp, C4IW_QP_STATE_IDLE);
  1819. qhp->attr.llp_stream_handle = NULL;
  1820. c4iw_put_ep(&qhp->ep->com);
  1821. qhp->ep = NULL;
  1822. wake_up(&qhp->wait);
  1823. break;
  1824. case C4IW_QP_STATE_ERROR:
  1825. goto err;
  1826. default:
  1827. ret = -EINVAL;
  1828. goto err;
  1829. }
  1830. break;
  1831. case C4IW_QP_STATE_ERROR:
  1832. if (attrs->next_state != C4IW_QP_STATE_IDLE) {
  1833. ret = -EINVAL;
  1834. goto out;
  1835. }
  1836. if (!t4_sq_empty(&qhp->wq) || !t4_rq_empty(&qhp->wq)) {
  1837. ret = -EINVAL;
  1838. goto out;
  1839. }
  1840. set_state(qhp, C4IW_QP_STATE_IDLE);
  1841. break;
  1842. case C4IW_QP_STATE_TERMINATE:
  1843. if (!internal) {
  1844. ret = -EINVAL;
  1845. goto out;
  1846. }
  1847. goto err;
  1848. break;
  1849. default:
  1850. pr_err("%s in a bad state %d\n", __func__, qhp->attr.state);
  1851. ret = -EINVAL;
  1852. goto err;
  1853. break;
  1854. }
  1855. goto out;
  1856. err:
  1857. pr_debug("disassociating ep %p qpid 0x%x\n", qhp->ep,
  1858. qhp->wq.sq.qid);
  1859. /* disassociate the LLP connection */
  1860. qhp->attr.llp_stream_handle = NULL;
  1861. if (!ep)
  1862. ep = qhp->ep;
  1863. qhp->ep = NULL;
  1864. set_state(qhp, C4IW_QP_STATE_ERROR);
  1865. free = 1;
  1866. abort = 1;
  1867. flush_qp(qhp);
  1868. wake_up(&qhp->wait);
  1869. out:
  1870. mutex_unlock(&qhp->mutex);
  1871. if (terminate)
  1872. post_terminate(qhp, NULL, internal ? GFP_ATOMIC : GFP_KERNEL);
  1873. /*
  1874. * If disconnect is 1, then we need to initiate a disconnect
  1875. * on the EP. This can be a normal close (RTS->CLOSING) or
  1876. * an abnormal close (RTS/CLOSING->ERROR).
  1877. */
  1878. if (disconnect) {
  1879. c4iw_ep_disconnect(ep, abort, internal ? GFP_ATOMIC :
  1880. GFP_KERNEL);
  1881. c4iw_put_ep(&ep->com);
  1882. }
  1883. /*
  1884. * If free is 1, then we've disassociated the EP from the QP
  1885. * and we need to dereference the EP.
  1886. */
  1887. if (free)
  1888. c4iw_put_ep(&ep->com);
  1889. pr_debug("exit state %d\n", qhp->attr.state);
  1890. return ret;
  1891. }
  1892. int c4iw_destroy_qp(struct ib_qp *ib_qp)
  1893. {
  1894. struct c4iw_dev *rhp;
  1895. struct c4iw_qp *qhp;
  1896. struct c4iw_qp_attributes attrs;
  1897. qhp = to_c4iw_qp(ib_qp);
  1898. rhp = qhp->rhp;
  1899. attrs.next_state = C4IW_QP_STATE_ERROR;
  1900. if (qhp->attr.state == C4IW_QP_STATE_TERMINATE)
  1901. c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 1);
  1902. else
  1903. c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 0);
  1904. wait_event(qhp->wait, !qhp->ep);
  1905. remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
  1906. spin_lock_irq(&rhp->lock);
  1907. if (!list_empty(&qhp->db_fc_entry))
  1908. list_del_init(&qhp->db_fc_entry);
  1909. spin_unlock_irq(&rhp->lock);
  1910. free_ird(rhp, qhp->attr.max_ird);
  1911. c4iw_qp_rem_ref(ib_qp);
  1912. pr_debug("ib_qp %p qpid 0x%0x\n", ib_qp, qhp->wq.sq.qid);
  1913. return 0;
  1914. }
  1915. struct ib_qp *c4iw_create_qp(struct ib_pd *pd, struct ib_qp_init_attr *attrs,
  1916. struct ib_udata *udata)
  1917. {
  1918. struct c4iw_dev *rhp;
  1919. struct c4iw_qp *qhp;
  1920. struct c4iw_pd *php;
  1921. struct c4iw_cq *schp;
  1922. struct c4iw_cq *rchp;
  1923. struct c4iw_create_qp_resp uresp;
  1924. unsigned int sqsize, rqsize = 0;
  1925. struct c4iw_ucontext *ucontext;
  1926. int ret;
  1927. struct c4iw_mm_entry *sq_key_mm, *rq_key_mm = NULL, *sq_db_key_mm;
  1928. struct c4iw_mm_entry *rq_db_key_mm = NULL, *ma_sync_key_mm = NULL;
  1929. pr_debug("ib_pd %p\n", pd);
  1930. if (attrs->qp_type != IB_QPT_RC)
  1931. return ERR_PTR(-EINVAL);
  1932. php = to_c4iw_pd(pd);
  1933. rhp = php->rhp;
  1934. schp = get_chp(rhp, ((struct c4iw_cq *)attrs->send_cq)->cq.cqid);
  1935. rchp = get_chp(rhp, ((struct c4iw_cq *)attrs->recv_cq)->cq.cqid);
  1936. if (!schp || !rchp)
  1937. return ERR_PTR(-EINVAL);
  1938. if (attrs->cap.max_inline_data > T4_MAX_SEND_INLINE)
  1939. return ERR_PTR(-EINVAL);
  1940. if (!attrs->srq) {
  1941. if (attrs->cap.max_recv_wr > rhp->rdev.hw_queue.t4_max_rq_size)
  1942. return ERR_PTR(-E2BIG);
  1943. rqsize = attrs->cap.max_recv_wr + 1;
  1944. if (rqsize < 8)
  1945. rqsize = 8;
  1946. }
  1947. if (attrs->cap.max_send_wr > rhp->rdev.hw_queue.t4_max_sq_size)
  1948. return ERR_PTR(-E2BIG);
  1949. sqsize = attrs->cap.max_send_wr + 1;
  1950. if (sqsize < 8)
  1951. sqsize = 8;
  1952. ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL;
  1953. qhp = kzalloc(sizeof(*qhp), GFP_KERNEL);
  1954. if (!qhp)
  1955. return ERR_PTR(-ENOMEM);
  1956. qhp->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
  1957. if (!qhp->wr_waitp) {
  1958. ret = -ENOMEM;
  1959. goto err_free_qhp;
  1960. }
  1961. qhp->wq.sq.size = sqsize;
  1962. qhp->wq.sq.memsize =
  1963. (sqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  1964. sizeof(*qhp->wq.sq.queue) + 16 * sizeof(__be64);
  1965. qhp->wq.sq.flush_cidx = -1;
  1966. if (!attrs->srq) {
  1967. qhp->wq.rq.size = rqsize;
  1968. qhp->wq.rq.memsize =
  1969. (rqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  1970. sizeof(*qhp->wq.rq.queue);
  1971. }
  1972. if (ucontext) {
  1973. qhp->wq.sq.memsize = roundup(qhp->wq.sq.memsize, PAGE_SIZE);
  1974. if (!attrs->srq)
  1975. qhp->wq.rq.memsize =
  1976. roundup(qhp->wq.rq.memsize, PAGE_SIZE);
  1977. }
  1978. ret = create_qp(&rhp->rdev, &qhp->wq, &schp->cq, &rchp->cq,
  1979. ucontext ? &ucontext->uctx : &rhp->rdev.uctx,
  1980. qhp->wr_waitp, !attrs->srq);
  1981. if (ret)
  1982. goto err_free_wr_wait;
  1983. attrs->cap.max_recv_wr = rqsize - 1;
  1984. attrs->cap.max_send_wr = sqsize - 1;
  1985. attrs->cap.max_inline_data = T4_MAX_SEND_INLINE;
  1986. qhp->rhp = rhp;
  1987. qhp->attr.pd = php->pdid;
  1988. qhp->attr.scq = ((struct c4iw_cq *) attrs->send_cq)->cq.cqid;
  1989. qhp->attr.rcq = ((struct c4iw_cq *) attrs->recv_cq)->cq.cqid;
  1990. qhp->attr.sq_num_entries = attrs->cap.max_send_wr;
  1991. qhp->attr.sq_max_sges = attrs->cap.max_send_sge;
  1992. qhp->attr.sq_max_sges_rdma_write = attrs->cap.max_send_sge;
  1993. if (!attrs->srq) {
  1994. qhp->attr.rq_num_entries = attrs->cap.max_recv_wr;
  1995. qhp->attr.rq_max_sges = attrs->cap.max_recv_sge;
  1996. }
  1997. qhp->attr.state = C4IW_QP_STATE_IDLE;
  1998. qhp->attr.next_state = C4IW_QP_STATE_IDLE;
  1999. qhp->attr.enable_rdma_read = 1;
  2000. qhp->attr.enable_rdma_write = 1;
  2001. qhp->attr.enable_bind = 1;
  2002. qhp->attr.max_ord = 0;
  2003. qhp->attr.max_ird = 0;
  2004. qhp->sq_sig_all = attrs->sq_sig_type == IB_SIGNAL_ALL_WR;
  2005. spin_lock_init(&qhp->lock);
  2006. mutex_init(&qhp->mutex);
  2007. init_waitqueue_head(&qhp->wait);
  2008. kref_init(&qhp->kref);
  2009. INIT_WORK(&qhp->free_work, free_qp_work);
  2010. ret = insert_handle(rhp, &rhp->qpidr, qhp, qhp->wq.sq.qid);
  2011. if (ret)
  2012. goto err_destroy_qp;
  2013. if (udata && ucontext) {
  2014. sq_key_mm = kmalloc(sizeof(*sq_key_mm), GFP_KERNEL);
  2015. if (!sq_key_mm) {
  2016. ret = -ENOMEM;
  2017. goto err_remove_handle;
  2018. }
  2019. if (!attrs->srq) {
  2020. rq_key_mm = kmalloc(sizeof(*rq_key_mm), GFP_KERNEL);
  2021. if (!rq_key_mm) {
  2022. ret = -ENOMEM;
  2023. goto err_free_sq_key;
  2024. }
  2025. }
  2026. sq_db_key_mm = kmalloc(sizeof(*sq_db_key_mm), GFP_KERNEL);
  2027. if (!sq_db_key_mm) {
  2028. ret = -ENOMEM;
  2029. goto err_free_rq_key;
  2030. }
  2031. if (!attrs->srq) {
  2032. rq_db_key_mm =
  2033. kmalloc(sizeof(*rq_db_key_mm), GFP_KERNEL);
  2034. if (!rq_db_key_mm) {
  2035. ret = -ENOMEM;
  2036. goto err_free_sq_db_key;
  2037. }
  2038. }
  2039. memset(&uresp, 0, sizeof(uresp));
  2040. if (t4_sq_onchip(&qhp->wq.sq)) {
  2041. ma_sync_key_mm = kmalloc(sizeof(*ma_sync_key_mm),
  2042. GFP_KERNEL);
  2043. if (!ma_sync_key_mm) {
  2044. ret = -ENOMEM;
  2045. goto err_free_rq_db_key;
  2046. }
  2047. uresp.flags = C4IW_QPF_ONCHIP;
  2048. }
  2049. if (rhp->rdev.lldi.write_w_imm_support)
  2050. uresp.flags |= C4IW_QPF_WRITE_W_IMM;
  2051. uresp.qid_mask = rhp->rdev.qpmask;
  2052. uresp.sqid = qhp->wq.sq.qid;
  2053. uresp.sq_size = qhp->wq.sq.size;
  2054. uresp.sq_memsize = qhp->wq.sq.memsize;
  2055. if (!attrs->srq) {
  2056. uresp.rqid = qhp->wq.rq.qid;
  2057. uresp.rq_size = qhp->wq.rq.size;
  2058. uresp.rq_memsize = qhp->wq.rq.memsize;
  2059. }
  2060. spin_lock(&ucontext->mmap_lock);
  2061. if (ma_sync_key_mm) {
  2062. uresp.ma_sync_key = ucontext->key;
  2063. ucontext->key += PAGE_SIZE;
  2064. }
  2065. uresp.sq_key = ucontext->key;
  2066. ucontext->key += PAGE_SIZE;
  2067. if (!attrs->srq) {
  2068. uresp.rq_key = ucontext->key;
  2069. ucontext->key += PAGE_SIZE;
  2070. }
  2071. uresp.sq_db_gts_key = ucontext->key;
  2072. ucontext->key += PAGE_SIZE;
  2073. if (!attrs->srq) {
  2074. uresp.rq_db_gts_key = ucontext->key;
  2075. ucontext->key += PAGE_SIZE;
  2076. }
  2077. spin_unlock(&ucontext->mmap_lock);
  2078. ret = ib_copy_to_udata(udata, &uresp, sizeof uresp);
  2079. if (ret)
  2080. goto err_free_ma_sync_key;
  2081. sq_key_mm->key = uresp.sq_key;
  2082. sq_key_mm->addr = qhp->wq.sq.phys_addr;
  2083. sq_key_mm->len = PAGE_ALIGN(qhp->wq.sq.memsize);
  2084. insert_mmap(ucontext, sq_key_mm);
  2085. if (!attrs->srq) {
  2086. rq_key_mm->key = uresp.rq_key;
  2087. rq_key_mm->addr = virt_to_phys(qhp->wq.rq.queue);
  2088. rq_key_mm->len = PAGE_ALIGN(qhp->wq.rq.memsize);
  2089. insert_mmap(ucontext, rq_key_mm);
  2090. }
  2091. sq_db_key_mm->key = uresp.sq_db_gts_key;
  2092. sq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.sq.bar2_pa;
  2093. sq_db_key_mm->len = PAGE_SIZE;
  2094. insert_mmap(ucontext, sq_db_key_mm);
  2095. if (!attrs->srq) {
  2096. rq_db_key_mm->key = uresp.rq_db_gts_key;
  2097. rq_db_key_mm->addr =
  2098. (u64)(unsigned long)qhp->wq.rq.bar2_pa;
  2099. rq_db_key_mm->len = PAGE_SIZE;
  2100. insert_mmap(ucontext, rq_db_key_mm);
  2101. }
  2102. if (ma_sync_key_mm) {
  2103. ma_sync_key_mm->key = uresp.ma_sync_key;
  2104. ma_sync_key_mm->addr =
  2105. (pci_resource_start(rhp->rdev.lldi.pdev, 0) +
  2106. PCIE_MA_SYNC_A) & PAGE_MASK;
  2107. ma_sync_key_mm->len = PAGE_SIZE;
  2108. insert_mmap(ucontext, ma_sync_key_mm);
  2109. }
  2110. c4iw_get_ucontext(ucontext);
  2111. qhp->ucontext = ucontext;
  2112. }
  2113. if (!attrs->srq) {
  2114. qhp->wq.qp_errp =
  2115. &qhp->wq.rq.queue[qhp->wq.rq.size].status.qp_err;
  2116. } else {
  2117. qhp->wq.qp_errp =
  2118. &qhp->wq.sq.queue[qhp->wq.sq.size].status.qp_err;
  2119. qhp->wq.srqidxp =
  2120. &qhp->wq.sq.queue[qhp->wq.sq.size].status.srqidx;
  2121. }
  2122. qhp->ibqp.qp_num = qhp->wq.sq.qid;
  2123. if (attrs->srq)
  2124. qhp->srq = to_c4iw_srq(attrs->srq);
  2125. INIT_LIST_HEAD(&qhp->db_fc_entry);
  2126. pr_debug("sq id %u size %u memsize %zu num_entries %u rq id %u size %u memsize %zu num_entries %u\n",
  2127. qhp->wq.sq.qid, qhp->wq.sq.size, qhp->wq.sq.memsize,
  2128. attrs->cap.max_send_wr, qhp->wq.rq.qid, qhp->wq.rq.size,
  2129. qhp->wq.rq.memsize, attrs->cap.max_recv_wr);
  2130. return &qhp->ibqp;
  2131. err_free_ma_sync_key:
  2132. kfree(ma_sync_key_mm);
  2133. err_free_rq_db_key:
  2134. if (!attrs->srq)
  2135. kfree(rq_db_key_mm);
  2136. err_free_sq_db_key:
  2137. kfree(sq_db_key_mm);
  2138. err_free_rq_key:
  2139. if (!attrs->srq)
  2140. kfree(rq_key_mm);
  2141. err_free_sq_key:
  2142. kfree(sq_key_mm);
  2143. err_remove_handle:
  2144. remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
  2145. err_destroy_qp:
  2146. destroy_qp(&rhp->rdev, &qhp->wq,
  2147. ucontext ? &ucontext->uctx : &rhp->rdev.uctx, !attrs->srq);
  2148. err_free_wr_wait:
  2149. c4iw_put_wr_wait(qhp->wr_waitp);
  2150. err_free_qhp:
  2151. kfree(qhp);
  2152. return ERR_PTR(ret);
  2153. }
  2154. int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2155. int attr_mask, struct ib_udata *udata)
  2156. {
  2157. struct c4iw_dev *rhp;
  2158. struct c4iw_qp *qhp;
  2159. enum c4iw_qp_attr_mask mask = 0;
  2160. struct c4iw_qp_attributes attrs;
  2161. pr_debug("ib_qp %p\n", ibqp);
  2162. /* iwarp does not support the RTR state */
  2163. if ((attr_mask & IB_QP_STATE) && (attr->qp_state == IB_QPS_RTR))
  2164. attr_mask &= ~IB_QP_STATE;
  2165. /* Make sure we still have something left to do */
  2166. if (!attr_mask)
  2167. return 0;
  2168. memset(&attrs, 0, sizeof attrs);
  2169. qhp = to_c4iw_qp(ibqp);
  2170. rhp = qhp->rhp;
  2171. attrs.next_state = c4iw_convert_state(attr->qp_state);
  2172. attrs.enable_rdma_read = (attr->qp_access_flags &
  2173. IB_ACCESS_REMOTE_READ) ? 1 : 0;
  2174. attrs.enable_rdma_write = (attr->qp_access_flags &
  2175. IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
  2176. attrs.enable_bind = (attr->qp_access_flags & IB_ACCESS_MW_BIND) ? 1 : 0;
  2177. mask |= (attr_mask & IB_QP_STATE) ? C4IW_QP_ATTR_NEXT_STATE : 0;
  2178. mask |= (attr_mask & IB_QP_ACCESS_FLAGS) ?
  2179. (C4IW_QP_ATTR_ENABLE_RDMA_READ |
  2180. C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
  2181. C4IW_QP_ATTR_ENABLE_RDMA_BIND) : 0;
  2182. /*
  2183. * Use SQ_PSN and RQ_PSN to pass in IDX_INC values for
  2184. * ringing the queue db when we're in DB_FULL mode.
  2185. * Only allow this on T4 devices.
  2186. */
  2187. attrs.sq_db_inc = attr->sq_psn;
  2188. attrs.rq_db_inc = attr->rq_psn;
  2189. mask |= (attr_mask & IB_QP_SQ_PSN) ? C4IW_QP_ATTR_SQ_DB : 0;
  2190. mask |= (attr_mask & IB_QP_RQ_PSN) ? C4IW_QP_ATTR_RQ_DB : 0;
  2191. if (!is_t4(to_c4iw_qp(ibqp)->rhp->rdev.lldi.adapter_type) &&
  2192. (mask & (C4IW_QP_ATTR_SQ_DB|C4IW_QP_ATTR_RQ_DB)))
  2193. return -EINVAL;
  2194. return c4iw_modify_qp(rhp, qhp, mask, &attrs, 0);
  2195. }
  2196. struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn)
  2197. {
  2198. pr_debug("ib_dev %p qpn 0x%x\n", dev, qpn);
  2199. return (struct ib_qp *)get_qhp(to_c4iw_dev(dev), qpn);
  2200. }
  2201. void c4iw_dispatch_srq_limit_reached_event(struct c4iw_srq *srq)
  2202. {
  2203. struct ib_event event = {};
  2204. event.device = &srq->rhp->ibdev;
  2205. event.element.srq = &srq->ibsrq;
  2206. event.event = IB_EVENT_SRQ_LIMIT_REACHED;
  2207. ib_dispatch_event(&event);
  2208. }
  2209. int c4iw_modify_srq(struct ib_srq *ib_srq, struct ib_srq_attr *attr,
  2210. enum ib_srq_attr_mask srq_attr_mask,
  2211. struct ib_udata *udata)
  2212. {
  2213. struct c4iw_srq *srq = to_c4iw_srq(ib_srq);
  2214. int ret = 0;
  2215. /*
  2216. * XXX 0 mask == a SW interrupt for srq_limit reached...
  2217. */
  2218. if (udata && !srq_attr_mask) {
  2219. c4iw_dispatch_srq_limit_reached_event(srq);
  2220. goto out;
  2221. }
  2222. /* no support for this yet */
  2223. if (srq_attr_mask & IB_SRQ_MAX_WR) {
  2224. ret = -EINVAL;
  2225. goto out;
  2226. }
  2227. if (!udata && (srq_attr_mask & IB_SRQ_LIMIT)) {
  2228. srq->armed = true;
  2229. srq->srq_limit = attr->srq_limit;
  2230. }
  2231. out:
  2232. return ret;
  2233. }
  2234. int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2235. int attr_mask, struct ib_qp_init_attr *init_attr)
  2236. {
  2237. struct c4iw_qp *qhp = to_c4iw_qp(ibqp);
  2238. memset(attr, 0, sizeof *attr);
  2239. memset(init_attr, 0, sizeof *init_attr);
  2240. attr->qp_state = to_ib_qp_state(qhp->attr.state);
  2241. init_attr->cap.max_send_wr = qhp->attr.sq_num_entries;
  2242. init_attr->cap.max_recv_wr = qhp->attr.rq_num_entries;
  2243. init_attr->cap.max_send_sge = qhp->attr.sq_max_sges;
  2244. init_attr->cap.max_recv_sge = qhp->attr.sq_max_sges;
  2245. init_attr->cap.max_inline_data = T4_MAX_SEND_INLINE;
  2246. init_attr->sq_sig_type = qhp->sq_sig_all ? IB_SIGNAL_ALL_WR : 0;
  2247. return 0;
  2248. }
  2249. static void free_srq_queue(struct c4iw_srq *srq, struct c4iw_dev_ucontext *uctx,
  2250. struct c4iw_wr_wait *wr_waitp)
  2251. {
  2252. struct c4iw_rdev *rdev = &srq->rhp->rdev;
  2253. struct sk_buff *skb = srq->destroy_skb;
  2254. struct t4_srq *wq = &srq->wq;
  2255. struct fw_ri_res_wr *res_wr;
  2256. struct fw_ri_res *res;
  2257. int wr_len;
  2258. wr_len = sizeof(*res_wr) + sizeof(*res);
  2259. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  2260. res_wr = (struct fw_ri_res_wr *)__skb_put(skb, wr_len);
  2261. memset(res_wr, 0, wr_len);
  2262. res_wr->op_nres = cpu_to_be32(FW_WR_OP_V(FW_RI_RES_WR) |
  2263. FW_RI_RES_WR_NRES_V(1) |
  2264. FW_WR_COMPL_F);
  2265. res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
  2266. res_wr->cookie = (uintptr_t)wr_waitp;
  2267. res = res_wr->res;
  2268. res->u.srq.restype = FW_RI_RES_TYPE_SRQ;
  2269. res->u.srq.op = FW_RI_RES_OP_RESET;
  2270. res->u.srq.srqid = cpu_to_be32(srq->idx);
  2271. res->u.srq.eqid = cpu_to_be32(wq->qid);
  2272. c4iw_init_wr_wait(wr_waitp);
  2273. c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, 0, __func__);
  2274. dma_free_coherent(&rdev->lldi.pdev->dev,
  2275. wq->memsize, wq->queue,
  2276. pci_unmap_addr(wq, mapping));
  2277. c4iw_rqtpool_free(rdev, wq->rqt_hwaddr, wq->rqt_size);
  2278. kfree(wq->sw_rq);
  2279. c4iw_put_qpid(rdev, wq->qid, uctx);
  2280. }
  2281. static int alloc_srq_queue(struct c4iw_srq *srq, struct c4iw_dev_ucontext *uctx,
  2282. struct c4iw_wr_wait *wr_waitp)
  2283. {
  2284. struct c4iw_rdev *rdev = &srq->rhp->rdev;
  2285. int user = (uctx != &rdev->uctx);
  2286. struct t4_srq *wq = &srq->wq;
  2287. struct fw_ri_res_wr *res_wr;
  2288. struct fw_ri_res *res;
  2289. struct sk_buff *skb;
  2290. int wr_len;
  2291. int eqsize;
  2292. int ret = -ENOMEM;
  2293. wq->qid = c4iw_get_qpid(rdev, uctx);
  2294. if (!wq->qid)
  2295. goto err;
  2296. if (!user) {
  2297. wq->sw_rq = kcalloc(wq->size, sizeof(*wq->sw_rq),
  2298. GFP_KERNEL);
  2299. if (!wq->sw_rq)
  2300. goto err_put_qpid;
  2301. wq->pending_wrs = kcalloc(srq->wq.size,
  2302. sizeof(*srq->wq.pending_wrs),
  2303. GFP_KERNEL);
  2304. if (!wq->pending_wrs)
  2305. goto err_free_sw_rq;
  2306. }
  2307. wq->rqt_size = wq->size;
  2308. wq->rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rqt_size);
  2309. if (!wq->rqt_hwaddr)
  2310. goto err_free_pending_wrs;
  2311. wq->rqt_abs_idx = (wq->rqt_hwaddr - rdev->lldi.vr->rq.start) >>
  2312. T4_RQT_ENTRY_SHIFT;
  2313. wq->queue = dma_alloc_coherent(&rdev->lldi.pdev->dev,
  2314. wq->memsize, &wq->dma_addr,
  2315. GFP_KERNEL);
  2316. if (!wq->queue)
  2317. goto err_free_rqtpool;
  2318. memset(wq->queue, 0, wq->memsize);
  2319. pci_unmap_addr_set(wq, mapping, wq->dma_addr);
  2320. wq->bar2_va = c4iw_bar2_addrs(rdev, wq->qid, T4_BAR2_QTYPE_EGRESS,
  2321. &wq->bar2_qid,
  2322. user ? &wq->bar2_pa : NULL);
  2323. /*
  2324. * User mode must have bar2 access.
  2325. */
  2326. if (user && !wq->bar2_va) {
  2327. pr_warn(MOD "%s: srqid %u not in BAR2 range.\n",
  2328. pci_name(rdev->lldi.pdev), wq->qid);
  2329. ret = -EINVAL;
  2330. goto err_free_queue;
  2331. }
  2332. /* build fw_ri_res_wr */
  2333. wr_len = sizeof(*res_wr) + sizeof(*res);
  2334. skb = alloc_skb(wr_len, GFP_KERNEL | __GFP_NOFAIL);
  2335. if (!skb)
  2336. goto err_free_queue;
  2337. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  2338. res_wr = (struct fw_ri_res_wr *)__skb_put(skb, wr_len);
  2339. memset(res_wr, 0, wr_len);
  2340. res_wr->op_nres = cpu_to_be32(FW_WR_OP_V(FW_RI_RES_WR) |
  2341. FW_RI_RES_WR_NRES_V(1) |
  2342. FW_WR_COMPL_F);
  2343. res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
  2344. res_wr->cookie = (uintptr_t)wr_waitp;
  2345. res = res_wr->res;
  2346. res->u.srq.restype = FW_RI_RES_TYPE_SRQ;
  2347. res->u.srq.op = FW_RI_RES_OP_WRITE;
  2348. /*
  2349. * eqsize is the number of 64B entries plus the status page size.
  2350. */
  2351. eqsize = wq->size * T4_RQ_NUM_SLOTS +
  2352. rdev->hw_queue.t4_eq_status_entries;
  2353. res->u.srq.eqid = cpu_to_be32(wq->qid);
  2354. res->u.srq.fetchszm_to_iqid =
  2355. /* no host cidx updates */
  2356. cpu_to_be32(FW_RI_RES_WR_HOSTFCMODE_V(0) |
  2357. FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
  2358. FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
  2359. FW_RI_RES_WR_FETCHRO_V(0)); /* relaxed_ordering */
  2360. res->u.srq.dcaen_to_eqsize =
  2361. cpu_to_be32(FW_RI_RES_WR_DCAEN_V(0) |
  2362. FW_RI_RES_WR_DCACPU_V(0) |
  2363. FW_RI_RES_WR_FBMIN_V(2) |
  2364. FW_RI_RES_WR_FBMAX_V(3) |
  2365. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  2366. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  2367. FW_RI_RES_WR_EQSIZE_V(eqsize));
  2368. res->u.srq.eqaddr = cpu_to_be64(wq->dma_addr);
  2369. res->u.srq.srqid = cpu_to_be32(srq->idx);
  2370. res->u.srq.pdid = cpu_to_be32(srq->pdid);
  2371. res->u.srq.hwsrqsize = cpu_to_be32(wq->rqt_size);
  2372. res->u.srq.hwsrqaddr = cpu_to_be32(wq->rqt_hwaddr -
  2373. rdev->lldi.vr->rq.start);
  2374. c4iw_init_wr_wait(wr_waitp);
  2375. ret = c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, wq->qid, __func__);
  2376. if (ret)
  2377. goto err_free_queue;
  2378. pr_debug("%s srq %u eqid %u pdid %u queue va %p pa 0x%llx\n"
  2379. " bar2_addr %p rqt addr 0x%x size %d\n",
  2380. __func__, srq->idx, wq->qid, srq->pdid, wq->queue,
  2381. (u64)virt_to_phys(wq->queue), wq->bar2_va,
  2382. wq->rqt_hwaddr, wq->rqt_size);
  2383. return 0;
  2384. err_free_queue:
  2385. dma_free_coherent(&rdev->lldi.pdev->dev,
  2386. wq->memsize, wq->queue,
  2387. pci_unmap_addr(wq, mapping));
  2388. err_free_rqtpool:
  2389. c4iw_rqtpool_free(rdev, wq->rqt_hwaddr, wq->rqt_size);
  2390. err_free_pending_wrs:
  2391. if (!user)
  2392. kfree(wq->pending_wrs);
  2393. err_free_sw_rq:
  2394. if (!user)
  2395. kfree(wq->sw_rq);
  2396. err_put_qpid:
  2397. c4iw_put_qpid(rdev, wq->qid, uctx);
  2398. err:
  2399. return ret;
  2400. }
  2401. void c4iw_copy_wr_to_srq(struct t4_srq *srq, union t4_recv_wr *wqe, u8 len16)
  2402. {
  2403. u64 *src, *dst;
  2404. src = (u64 *)wqe;
  2405. dst = (u64 *)((u8 *)srq->queue + srq->wq_pidx * T4_EQ_ENTRY_SIZE);
  2406. while (len16) {
  2407. *dst++ = *src++;
  2408. if (dst >= (u64 *)&srq->queue[srq->size])
  2409. dst = (u64 *)srq->queue;
  2410. *dst++ = *src++;
  2411. if (dst >= (u64 *)&srq->queue[srq->size])
  2412. dst = (u64 *)srq->queue;
  2413. len16--;
  2414. }
  2415. }
  2416. struct ib_srq *c4iw_create_srq(struct ib_pd *pd, struct ib_srq_init_attr *attrs,
  2417. struct ib_udata *udata)
  2418. {
  2419. struct c4iw_dev *rhp;
  2420. struct c4iw_srq *srq;
  2421. struct c4iw_pd *php;
  2422. struct c4iw_create_srq_resp uresp;
  2423. struct c4iw_ucontext *ucontext;
  2424. struct c4iw_mm_entry *srq_key_mm, *srq_db_key_mm;
  2425. int rqsize;
  2426. int ret;
  2427. int wr_len;
  2428. pr_debug("%s ib_pd %p\n", __func__, pd);
  2429. php = to_c4iw_pd(pd);
  2430. rhp = php->rhp;
  2431. if (!rhp->rdev.lldi.vr->srq.size)
  2432. return ERR_PTR(-EINVAL);
  2433. if (attrs->attr.max_wr > rhp->rdev.hw_queue.t4_max_rq_size)
  2434. return ERR_PTR(-E2BIG);
  2435. if (attrs->attr.max_sge > T4_MAX_RECV_SGE)
  2436. return ERR_PTR(-E2BIG);
  2437. /*
  2438. * SRQ RQT and RQ must be a power of 2 and at least 16 deep.
  2439. */
  2440. rqsize = attrs->attr.max_wr + 1;
  2441. rqsize = roundup_pow_of_two(max_t(u16, rqsize, 16));
  2442. ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL;
  2443. srq = kzalloc(sizeof(*srq), GFP_KERNEL);
  2444. if (!srq)
  2445. return ERR_PTR(-ENOMEM);
  2446. srq->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
  2447. if (!srq->wr_waitp) {
  2448. ret = -ENOMEM;
  2449. goto err_free_srq;
  2450. }
  2451. srq->idx = c4iw_alloc_srq_idx(&rhp->rdev);
  2452. if (srq->idx < 0) {
  2453. ret = -ENOMEM;
  2454. goto err_free_wr_wait;
  2455. }
  2456. wr_len = sizeof(struct fw_ri_res_wr) + sizeof(struct fw_ri_res);
  2457. srq->destroy_skb = alloc_skb(wr_len, GFP_KERNEL);
  2458. if (!srq->destroy_skb) {
  2459. ret = -ENOMEM;
  2460. goto err_free_srq_idx;
  2461. }
  2462. srq->rhp = rhp;
  2463. srq->pdid = php->pdid;
  2464. srq->wq.size = rqsize;
  2465. srq->wq.memsize =
  2466. (rqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  2467. sizeof(*srq->wq.queue);
  2468. if (ucontext)
  2469. srq->wq.memsize = roundup(srq->wq.memsize, PAGE_SIZE);
  2470. ret = alloc_srq_queue(srq, ucontext ? &ucontext->uctx :
  2471. &rhp->rdev.uctx, srq->wr_waitp);
  2472. if (ret)
  2473. goto err_free_skb;
  2474. attrs->attr.max_wr = rqsize - 1;
  2475. if (CHELSIO_CHIP_VERSION(rhp->rdev.lldi.adapter_type) > CHELSIO_T6)
  2476. srq->flags = T4_SRQ_LIMIT_SUPPORT;
  2477. ret = insert_handle(rhp, &rhp->qpidr, srq, srq->wq.qid);
  2478. if (ret)
  2479. goto err_free_queue;
  2480. if (udata) {
  2481. srq_key_mm = kmalloc(sizeof(*srq_key_mm), GFP_KERNEL);
  2482. if (!srq_key_mm) {
  2483. ret = -ENOMEM;
  2484. goto err_remove_handle;
  2485. }
  2486. srq_db_key_mm = kmalloc(sizeof(*srq_db_key_mm), GFP_KERNEL);
  2487. if (!srq_db_key_mm) {
  2488. ret = -ENOMEM;
  2489. goto err_free_srq_key_mm;
  2490. }
  2491. memset(&uresp, 0, sizeof(uresp));
  2492. uresp.flags = srq->flags;
  2493. uresp.qid_mask = rhp->rdev.qpmask;
  2494. uresp.srqid = srq->wq.qid;
  2495. uresp.srq_size = srq->wq.size;
  2496. uresp.srq_memsize = srq->wq.memsize;
  2497. uresp.rqt_abs_idx = srq->wq.rqt_abs_idx;
  2498. spin_lock(&ucontext->mmap_lock);
  2499. uresp.srq_key = ucontext->key;
  2500. ucontext->key += PAGE_SIZE;
  2501. uresp.srq_db_gts_key = ucontext->key;
  2502. ucontext->key += PAGE_SIZE;
  2503. spin_unlock(&ucontext->mmap_lock);
  2504. ret = ib_copy_to_udata(udata, &uresp, sizeof(uresp));
  2505. if (ret)
  2506. goto err_free_srq_db_key_mm;
  2507. srq_key_mm->key = uresp.srq_key;
  2508. srq_key_mm->addr = virt_to_phys(srq->wq.queue);
  2509. srq_key_mm->len = PAGE_ALIGN(srq->wq.memsize);
  2510. insert_mmap(ucontext, srq_key_mm);
  2511. srq_db_key_mm->key = uresp.srq_db_gts_key;
  2512. srq_db_key_mm->addr = (u64)(unsigned long)srq->wq.bar2_pa;
  2513. srq_db_key_mm->len = PAGE_SIZE;
  2514. insert_mmap(ucontext, srq_db_key_mm);
  2515. }
  2516. pr_debug("%s srq qid %u idx %u size %u memsize %lu num_entries %u\n",
  2517. __func__, srq->wq.qid, srq->idx, srq->wq.size,
  2518. (unsigned long)srq->wq.memsize, attrs->attr.max_wr);
  2519. spin_lock_init(&srq->lock);
  2520. return &srq->ibsrq;
  2521. err_free_srq_db_key_mm:
  2522. kfree(srq_db_key_mm);
  2523. err_free_srq_key_mm:
  2524. kfree(srq_key_mm);
  2525. err_remove_handle:
  2526. remove_handle(rhp, &rhp->qpidr, srq->wq.qid);
  2527. err_free_queue:
  2528. free_srq_queue(srq, ucontext ? &ucontext->uctx : &rhp->rdev.uctx,
  2529. srq->wr_waitp);
  2530. err_free_skb:
  2531. if (srq->destroy_skb)
  2532. kfree_skb(srq->destroy_skb);
  2533. err_free_srq_idx:
  2534. c4iw_free_srq_idx(&rhp->rdev, srq->idx);
  2535. err_free_wr_wait:
  2536. c4iw_put_wr_wait(srq->wr_waitp);
  2537. err_free_srq:
  2538. kfree(srq);
  2539. return ERR_PTR(ret);
  2540. }
  2541. int c4iw_destroy_srq(struct ib_srq *ibsrq)
  2542. {
  2543. struct c4iw_dev *rhp;
  2544. struct c4iw_srq *srq;
  2545. struct c4iw_ucontext *ucontext;
  2546. srq = to_c4iw_srq(ibsrq);
  2547. rhp = srq->rhp;
  2548. pr_debug("%s id %d\n", __func__, srq->wq.qid);
  2549. remove_handle(rhp, &rhp->qpidr, srq->wq.qid);
  2550. ucontext = ibsrq->uobject ?
  2551. to_c4iw_ucontext(ibsrq->uobject->context) : NULL;
  2552. free_srq_queue(srq, ucontext ? &ucontext->uctx : &rhp->rdev.uctx,
  2553. srq->wr_waitp);
  2554. c4iw_free_srq_idx(&rhp->rdev, srq->idx);
  2555. c4iw_put_wr_wait(srq->wr_waitp);
  2556. kfree(srq);
  2557. return 0;
  2558. }