stm32-adc-core.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * This file is part of STM32 ADC driver
  4. *
  5. * Copyright (C) 2016, STMicroelectronics - All Rights Reserved
  6. * Author: Fabrice Gasnier <fabrice.gasnier@st.com>.
  7. *
  8. * Inspired from: fsl-imx25-tsadc
  9. *
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/irqchip/chained_irq.h>
  14. #include <linux/irqdesc.h>
  15. #include <linux/irqdomain.h>
  16. #include <linux/module.h>
  17. #include <linux/of_device.h>
  18. #include <linux/regulator/consumer.h>
  19. #include <linux/slab.h>
  20. #include "stm32-adc-core.h"
  21. /* STM32F4 - common registers for all ADC instances: 1, 2 & 3 */
  22. #define STM32F4_ADC_CSR (STM32_ADCX_COMN_OFFSET + 0x00)
  23. #define STM32F4_ADC_CCR (STM32_ADCX_COMN_OFFSET + 0x04)
  24. /* STM32F4_ADC_CSR - bit fields */
  25. #define STM32F4_EOC3 BIT(17)
  26. #define STM32F4_EOC2 BIT(9)
  27. #define STM32F4_EOC1 BIT(1)
  28. /* STM32F4_ADC_CCR - bit fields */
  29. #define STM32F4_ADC_ADCPRE_SHIFT 16
  30. #define STM32F4_ADC_ADCPRE_MASK GENMASK(17, 16)
  31. /* STM32H7 - common registers for all ADC instances */
  32. #define STM32H7_ADC_CSR (STM32_ADCX_COMN_OFFSET + 0x00)
  33. #define STM32H7_ADC_CCR (STM32_ADCX_COMN_OFFSET + 0x08)
  34. /* STM32H7_ADC_CSR - bit fields */
  35. #define STM32H7_EOC_SLV BIT(18)
  36. #define STM32H7_EOC_MST BIT(2)
  37. /* STM32H7_ADC_CCR - bit fields */
  38. #define STM32H7_PRESC_SHIFT 18
  39. #define STM32H7_PRESC_MASK GENMASK(21, 18)
  40. #define STM32H7_CKMODE_SHIFT 16
  41. #define STM32H7_CKMODE_MASK GENMASK(17, 16)
  42. /**
  43. * stm32_adc_common_regs - stm32 common registers, compatible dependent data
  44. * @csr: common status register offset
  45. * @eoc1: adc1 end of conversion flag in @csr
  46. * @eoc2: adc2 end of conversion flag in @csr
  47. * @eoc3: adc3 end of conversion flag in @csr
  48. */
  49. struct stm32_adc_common_regs {
  50. u32 csr;
  51. u32 eoc1_msk;
  52. u32 eoc2_msk;
  53. u32 eoc3_msk;
  54. };
  55. struct stm32_adc_priv;
  56. /**
  57. * stm32_adc_priv_cfg - stm32 core compatible configuration data
  58. * @regs: common registers for all instances
  59. * @clk_sel: clock selection routine
  60. * @max_clk_rate_hz: maximum analog clock rate (Hz, from datasheet)
  61. */
  62. struct stm32_adc_priv_cfg {
  63. const struct stm32_adc_common_regs *regs;
  64. int (*clk_sel)(struct platform_device *, struct stm32_adc_priv *);
  65. u32 max_clk_rate_hz;
  66. };
  67. /**
  68. * struct stm32_adc_priv - stm32 ADC core private data
  69. * @irq: irq(s) for ADC block
  70. * @domain: irq domain reference
  71. * @aclk: clock reference for the analog circuitry
  72. * @bclk: bus clock common for all ADCs, depends on part used
  73. * @vref: regulator reference
  74. * @cfg: compatible configuration data
  75. * @common: common data for all ADC instances
  76. */
  77. struct stm32_adc_priv {
  78. int irq[STM32_ADC_MAX_ADCS];
  79. struct irq_domain *domain;
  80. struct clk *aclk;
  81. struct clk *bclk;
  82. struct regulator *vref;
  83. const struct stm32_adc_priv_cfg *cfg;
  84. struct stm32_adc_common common;
  85. };
  86. static struct stm32_adc_priv *to_stm32_adc_priv(struct stm32_adc_common *com)
  87. {
  88. return container_of(com, struct stm32_adc_priv, common);
  89. }
  90. /* STM32F4 ADC internal common clock prescaler division ratios */
  91. static int stm32f4_pclk_div[] = {2, 4, 6, 8};
  92. /**
  93. * stm32f4_adc_clk_sel() - Select stm32f4 ADC common clock prescaler
  94. * @priv: stm32 ADC core private data
  95. * Select clock prescaler used for analog conversions, before using ADC.
  96. */
  97. static int stm32f4_adc_clk_sel(struct platform_device *pdev,
  98. struct stm32_adc_priv *priv)
  99. {
  100. unsigned long rate;
  101. u32 val;
  102. int i;
  103. /* stm32f4 has one clk input for analog (mandatory), enforce it here */
  104. if (!priv->aclk) {
  105. dev_err(&pdev->dev, "No 'adc' clock found\n");
  106. return -ENOENT;
  107. }
  108. rate = clk_get_rate(priv->aclk);
  109. if (!rate) {
  110. dev_err(&pdev->dev, "Invalid clock rate: 0\n");
  111. return -EINVAL;
  112. }
  113. for (i = 0; i < ARRAY_SIZE(stm32f4_pclk_div); i++) {
  114. if ((rate / stm32f4_pclk_div[i]) <= priv->cfg->max_clk_rate_hz)
  115. break;
  116. }
  117. if (i >= ARRAY_SIZE(stm32f4_pclk_div)) {
  118. dev_err(&pdev->dev, "adc clk selection failed\n");
  119. return -EINVAL;
  120. }
  121. priv->common.rate = rate / stm32f4_pclk_div[i];
  122. val = readl_relaxed(priv->common.base + STM32F4_ADC_CCR);
  123. val &= ~STM32F4_ADC_ADCPRE_MASK;
  124. val |= i << STM32F4_ADC_ADCPRE_SHIFT;
  125. writel_relaxed(val, priv->common.base + STM32F4_ADC_CCR);
  126. dev_dbg(&pdev->dev, "Using analog clock source at %ld kHz\n",
  127. priv->common.rate / 1000);
  128. return 0;
  129. }
  130. /**
  131. * struct stm32h7_adc_ck_spec - specification for stm32h7 adc clock
  132. * @ckmode: ADC clock mode, Async or sync with prescaler.
  133. * @presc: prescaler bitfield for async clock mode
  134. * @div: prescaler division ratio
  135. */
  136. struct stm32h7_adc_ck_spec {
  137. u32 ckmode;
  138. u32 presc;
  139. int div;
  140. };
  141. static const struct stm32h7_adc_ck_spec stm32h7_adc_ckmodes_spec[] = {
  142. /* 00: CK_ADC[1..3]: Asynchronous clock modes */
  143. { 0, 0, 1 },
  144. { 0, 1, 2 },
  145. { 0, 2, 4 },
  146. { 0, 3, 6 },
  147. { 0, 4, 8 },
  148. { 0, 5, 10 },
  149. { 0, 6, 12 },
  150. { 0, 7, 16 },
  151. { 0, 8, 32 },
  152. { 0, 9, 64 },
  153. { 0, 10, 128 },
  154. { 0, 11, 256 },
  155. /* HCLK used: Synchronous clock modes (1, 2 or 4 prescaler) */
  156. { 1, 0, 1 },
  157. { 2, 0, 2 },
  158. { 3, 0, 4 },
  159. };
  160. static int stm32h7_adc_clk_sel(struct platform_device *pdev,
  161. struct stm32_adc_priv *priv)
  162. {
  163. u32 ckmode, presc, val;
  164. unsigned long rate;
  165. int i, div;
  166. /* stm32h7 bus clock is common for all ADC instances (mandatory) */
  167. if (!priv->bclk) {
  168. dev_err(&pdev->dev, "No 'bus' clock found\n");
  169. return -ENOENT;
  170. }
  171. /*
  172. * stm32h7 can use either 'bus' or 'adc' clock for analog circuitry.
  173. * So, choice is to have bus clock mandatory and adc clock optional.
  174. * If optional 'adc' clock has been found, then try to use it first.
  175. */
  176. if (priv->aclk) {
  177. /*
  178. * Asynchronous clock modes (e.g. ckmode == 0)
  179. * From spec: PLL output musn't exceed max rate
  180. */
  181. rate = clk_get_rate(priv->aclk);
  182. if (!rate) {
  183. dev_err(&pdev->dev, "Invalid adc clock rate: 0\n");
  184. return -EINVAL;
  185. }
  186. for (i = 0; i < ARRAY_SIZE(stm32h7_adc_ckmodes_spec); i++) {
  187. ckmode = stm32h7_adc_ckmodes_spec[i].ckmode;
  188. presc = stm32h7_adc_ckmodes_spec[i].presc;
  189. div = stm32h7_adc_ckmodes_spec[i].div;
  190. if (ckmode)
  191. continue;
  192. if ((rate / div) <= priv->cfg->max_clk_rate_hz)
  193. goto out;
  194. }
  195. }
  196. /* Synchronous clock modes (e.g. ckmode is 1, 2 or 3) */
  197. rate = clk_get_rate(priv->bclk);
  198. if (!rate) {
  199. dev_err(&pdev->dev, "Invalid bus clock rate: 0\n");
  200. return -EINVAL;
  201. }
  202. for (i = 0; i < ARRAY_SIZE(stm32h7_adc_ckmodes_spec); i++) {
  203. ckmode = stm32h7_adc_ckmodes_spec[i].ckmode;
  204. presc = stm32h7_adc_ckmodes_spec[i].presc;
  205. div = stm32h7_adc_ckmodes_spec[i].div;
  206. if (!ckmode)
  207. continue;
  208. if ((rate / div) <= priv->cfg->max_clk_rate_hz)
  209. goto out;
  210. }
  211. dev_err(&pdev->dev, "adc clk selection failed\n");
  212. return -EINVAL;
  213. out:
  214. /* rate used later by each ADC instance to control BOOST mode */
  215. priv->common.rate = rate / div;
  216. /* Set common clock mode and prescaler */
  217. val = readl_relaxed(priv->common.base + STM32H7_ADC_CCR);
  218. val &= ~(STM32H7_CKMODE_MASK | STM32H7_PRESC_MASK);
  219. val |= ckmode << STM32H7_CKMODE_SHIFT;
  220. val |= presc << STM32H7_PRESC_SHIFT;
  221. writel_relaxed(val, priv->common.base + STM32H7_ADC_CCR);
  222. dev_dbg(&pdev->dev, "Using %s clock/%d source at %ld kHz\n",
  223. ckmode ? "bus" : "adc", div, priv->common.rate / 1000);
  224. return 0;
  225. }
  226. /* STM32F4 common registers definitions */
  227. static const struct stm32_adc_common_regs stm32f4_adc_common_regs = {
  228. .csr = STM32F4_ADC_CSR,
  229. .eoc1_msk = STM32F4_EOC1,
  230. .eoc2_msk = STM32F4_EOC2,
  231. .eoc3_msk = STM32F4_EOC3,
  232. };
  233. /* STM32H7 common registers definitions */
  234. static const struct stm32_adc_common_regs stm32h7_adc_common_regs = {
  235. .csr = STM32H7_ADC_CSR,
  236. .eoc1_msk = STM32H7_EOC_MST,
  237. .eoc2_msk = STM32H7_EOC_SLV,
  238. };
  239. /* ADC common interrupt for all instances */
  240. static void stm32_adc_irq_handler(struct irq_desc *desc)
  241. {
  242. struct stm32_adc_priv *priv = irq_desc_get_handler_data(desc);
  243. struct irq_chip *chip = irq_desc_get_chip(desc);
  244. u32 status;
  245. chained_irq_enter(chip, desc);
  246. status = readl_relaxed(priv->common.base + priv->cfg->regs->csr);
  247. if (status & priv->cfg->regs->eoc1_msk)
  248. generic_handle_irq(irq_find_mapping(priv->domain, 0));
  249. if (status & priv->cfg->regs->eoc2_msk)
  250. generic_handle_irq(irq_find_mapping(priv->domain, 1));
  251. if (status & priv->cfg->regs->eoc3_msk)
  252. generic_handle_irq(irq_find_mapping(priv->domain, 2));
  253. chained_irq_exit(chip, desc);
  254. };
  255. static int stm32_adc_domain_map(struct irq_domain *d, unsigned int irq,
  256. irq_hw_number_t hwirq)
  257. {
  258. irq_set_chip_data(irq, d->host_data);
  259. irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_level_irq);
  260. return 0;
  261. }
  262. static void stm32_adc_domain_unmap(struct irq_domain *d, unsigned int irq)
  263. {
  264. irq_set_chip_and_handler(irq, NULL, NULL);
  265. irq_set_chip_data(irq, NULL);
  266. }
  267. static const struct irq_domain_ops stm32_adc_domain_ops = {
  268. .map = stm32_adc_domain_map,
  269. .unmap = stm32_adc_domain_unmap,
  270. .xlate = irq_domain_xlate_onecell,
  271. };
  272. static int stm32_adc_irq_probe(struct platform_device *pdev,
  273. struct stm32_adc_priv *priv)
  274. {
  275. struct device_node *np = pdev->dev.of_node;
  276. unsigned int i;
  277. for (i = 0; i < STM32_ADC_MAX_ADCS; i++) {
  278. priv->irq[i] = platform_get_irq(pdev, i);
  279. if (priv->irq[i] < 0) {
  280. /*
  281. * At least one interrupt must be provided, make others
  282. * optional:
  283. * - stm32f4/h7 shares a common interrupt.
  284. * - stm32mp1, has one line per ADC (either for ADC1,
  285. * ADC2 or both).
  286. */
  287. if (i && priv->irq[i] == -ENXIO)
  288. continue;
  289. dev_err(&pdev->dev, "failed to get irq\n");
  290. return priv->irq[i];
  291. }
  292. }
  293. priv->domain = irq_domain_add_simple(np, STM32_ADC_MAX_ADCS, 0,
  294. &stm32_adc_domain_ops,
  295. priv);
  296. if (!priv->domain) {
  297. dev_err(&pdev->dev, "Failed to add irq domain\n");
  298. return -ENOMEM;
  299. }
  300. for (i = 0; i < STM32_ADC_MAX_ADCS; i++) {
  301. if (priv->irq[i] < 0)
  302. continue;
  303. irq_set_chained_handler(priv->irq[i], stm32_adc_irq_handler);
  304. irq_set_handler_data(priv->irq[i], priv);
  305. }
  306. return 0;
  307. }
  308. static void stm32_adc_irq_remove(struct platform_device *pdev,
  309. struct stm32_adc_priv *priv)
  310. {
  311. int hwirq;
  312. unsigned int i;
  313. for (hwirq = 0; hwirq < STM32_ADC_MAX_ADCS; hwirq++)
  314. irq_dispose_mapping(irq_find_mapping(priv->domain, hwirq));
  315. irq_domain_remove(priv->domain);
  316. for (i = 0; i < STM32_ADC_MAX_ADCS; i++) {
  317. if (priv->irq[i] < 0)
  318. continue;
  319. irq_set_chained_handler(priv->irq[i], NULL);
  320. }
  321. }
  322. static int stm32_adc_probe(struct platform_device *pdev)
  323. {
  324. struct stm32_adc_priv *priv;
  325. struct device *dev = &pdev->dev;
  326. struct device_node *np = pdev->dev.of_node;
  327. struct resource *res;
  328. int ret;
  329. if (!pdev->dev.of_node)
  330. return -ENODEV;
  331. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  332. if (!priv)
  333. return -ENOMEM;
  334. priv->cfg = (const struct stm32_adc_priv_cfg *)
  335. of_match_device(dev->driver->of_match_table, dev)->data;
  336. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  337. priv->common.base = devm_ioremap_resource(&pdev->dev, res);
  338. if (IS_ERR(priv->common.base))
  339. return PTR_ERR(priv->common.base);
  340. priv->common.phys_base = res->start;
  341. priv->vref = devm_regulator_get(&pdev->dev, "vref");
  342. if (IS_ERR(priv->vref)) {
  343. ret = PTR_ERR(priv->vref);
  344. dev_err(&pdev->dev, "vref get failed, %d\n", ret);
  345. return ret;
  346. }
  347. ret = regulator_enable(priv->vref);
  348. if (ret < 0) {
  349. dev_err(&pdev->dev, "vref enable failed\n");
  350. return ret;
  351. }
  352. ret = regulator_get_voltage(priv->vref);
  353. if (ret < 0) {
  354. dev_err(&pdev->dev, "vref get voltage failed, %d\n", ret);
  355. goto err_regulator_disable;
  356. }
  357. priv->common.vref_mv = ret / 1000;
  358. dev_dbg(&pdev->dev, "vref+=%dmV\n", priv->common.vref_mv);
  359. priv->aclk = devm_clk_get(&pdev->dev, "adc");
  360. if (IS_ERR(priv->aclk)) {
  361. ret = PTR_ERR(priv->aclk);
  362. if (ret == -ENOENT) {
  363. priv->aclk = NULL;
  364. } else {
  365. dev_err(&pdev->dev, "Can't get 'adc' clock\n");
  366. goto err_regulator_disable;
  367. }
  368. }
  369. if (priv->aclk) {
  370. ret = clk_prepare_enable(priv->aclk);
  371. if (ret < 0) {
  372. dev_err(&pdev->dev, "adc clk enable failed\n");
  373. goto err_regulator_disable;
  374. }
  375. }
  376. priv->bclk = devm_clk_get(&pdev->dev, "bus");
  377. if (IS_ERR(priv->bclk)) {
  378. ret = PTR_ERR(priv->bclk);
  379. if (ret == -ENOENT) {
  380. priv->bclk = NULL;
  381. } else {
  382. dev_err(&pdev->dev, "Can't get 'bus' clock\n");
  383. goto err_aclk_disable;
  384. }
  385. }
  386. if (priv->bclk) {
  387. ret = clk_prepare_enable(priv->bclk);
  388. if (ret < 0) {
  389. dev_err(&pdev->dev, "adc clk enable failed\n");
  390. goto err_aclk_disable;
  391. }
  392. }
  393. ret = priv->cfg->clk_sel(pdev, priv);
  394. if (ret < 0)
  395. goto err_bclk_disable;
  396. ret = stm32_adc_irq_probe(pdev, priv);
  397. if (ret < 0)
  398. goto err_bclk_disable;
  399. platform_set_drvdata(pdev, &priv->common);
  400. ret = of_platform_populate(np, NULL, NULL, &pdev->dev);
  401. if (ret < 0) {
  402. dev_err(&pdev->dev, "failed to populate DT children\n");
  403. goto err_irq_remove;
  404. }
  405. return 0;
  406. err_irq_remove:
  407. stm32_adc_irq_remove(pdev, priv);
  408. err_bclk_disable:
  409. if (priv->bclk)
  410. clk_disable_unprepare(priv->bclk);
  411. err_aclk_disable:
  412. if (priv->aclk)
  413. clk_disable_unprepare(priv->aclk);
  414. err_regulator_disable:
  415. regulator_disable(priv->vref);
  416. return ret;
  417. }
  418. static int stm32_adc_remove(struct platform_device *pdev)
  419. {
  420. struct stm32_adc_common *common = platform_get_drvdata(pdev);
  421. struct stm32_adc_priv *priv = to_stm32_adc_priv(common);
  422. of_platform_depopulate(&pdev->dev);
  423. stm32_adc_irq_remove(pdev, priv);
  424. if (priv->bclk)
  425. clk_disable_unprepare(priv->bclk);
  426. if (priv->aclk)
  427. clk_disable_unprepare(priv->aclk);
  428. regulator_disable(priv->vref);
  429. return 0;
  430. }
  431. static const struct stm32_adc_priv_cfg stm32f4_adc_priv_cfg = {
  432. .regs = &stm32f4_adc_common_regs,
  433. .clk_sel = stm32f4_adc_clk_sel,
  434. .max_clk_rate_hz = 36000000,
  435. };
  436. static const struct stm32_adc_priv_cfg stm32h7_adc_priv_cfg = {
  437. .regs = &stm32h7_adc_common_regs,
  438. .clk_sel = stm32h7_adc_clk_sel,
  439. .max_clk_rate_hz = 36000000,
  440. };
  441. static const struct stm32_adc_priv_cfg stm32mp1_adc_priv_cfg = {
  442. .regs = &stm32h7_adc_common_regs,
  443. .clk_sel = stm32h7_adc_clk_sel,
  444. .max_clk_rate_hz = 40000000,
  445. };
  446. static const struct of_device_id stm32_adc_of_match[] = {
  447. {
  448. .compatible = "st,stm32f4-adc-core",
  449. .data = (void *)&stm32f4_adc_priv_cfg
  450. }, {
  451. .compatible = "st,stm32h7-adc-core",
  452. .data = (void *)&stm32h7_adc_priv_cfg
  453. }, {
  454. .compatible = "st,stm32mp1-adc-core",
  455. .data = (void *)&stm32mp1_adc_priv_cfg
  456. }, {
  457. },
  458. };
  459. MODULE_DEVICE_TABLE(of, stm32_adc_of_match);
  460. static struct platform_driver stm32_adc_driver = {
  461. .probe = stm32_adc_probe,
  462. .remove = stm32_adc_remove,
  463. .driver = {
  464. .name = "stm32-adc-core",
  465. .of_match_table = stm32_adc_of_match,
  466. },
  467. };
  468. module_platform_driver(stm32_adc_driver);
  469. MODULE_AUTHOR("Fabrice Gasnier <fabrice.gasnier@st.com>");
  470. MODULE_DESCRIPTION("STMicroelectronics STM32 ADC core driver");
  471. MODULE_LICENSE("GPL v2");
  472. MODULE_ALIAS("platform:stm32-adc-core");