rockchip_saradc.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * Rockchip Successive Approximation Register (SAR) A/D Converter
  3. * Copyright (C) 2014 ROCKCHIP, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/of.h>
  20. #include <linux/of_device.h>
  21. #include <linux/clk.h>
  22. #include <linux/completion.h>
  23. #include <linux/delay.h>
  24. #include <linux/reset.h>
  25. #include <linux/regulator/consumer.h>
  26. #include <linux/iio/iio.h>
  27. #define SARADC_DATA 0x00
  28. #define SARADC_STAS 0x04
  29. #define SARADC_STAS_BUSY BIT(0)
  30. #define SARADC_CTRL 0x08
  31. #define SARADC_CTRL_IRQ_STATUS BIT(6)
  32. #define SARADC_CTRL_IRQ_ENABLE BIT(5)
  33. #define SARADC_CTRL_POWER_CTRL BIT(3)
  34. #define SARADC_CTRL_CHN_MASK 0x7
  35. #define SARADC_DLY_PU_SOC 0x0c
  36. #define SARADC_DLY_PU_SOC_MASK 0x3f
  37. #define SARADC_TIMEOUT msecs_to_jiffies(100)
  38. struct rockchip_saradc_data {
  39. int num_bits;
  40. const struct iio_chan_spec *channels;
  41. int num_channels;
  42. unsigned long clk_rate;
  43. };
  44. struct rockchip_saradc {
  45. void __iomem *regs;
  46. struct clk *pclk;
  47. struct clk *clk;
  48. struct completion completion;
  49. struct regulator *vref;
  50. struct reset_control *reset;
  51. const struct rockchip_saradc_data *data;
  52. u16 last_val;
  53. };
  54. static int rockchip_saradc_read_raw(struct iio_dev *indio_dev,
  55. struct iio_chan_spec const *chan,
  56. int *val, int *val2, long mask)
  57. {
  58. struct rockchip_saradc *info = iio_priv(indio_dev);
  59. int ret;
  60. switch (mask) {
  61. case IIO_CHAN_INFO_RAW:
  62. mutex_lock(&indio_dev->mlock);
  63. reinit_completion(&info->completion);
  64. /* 8 clock periods as delay between power up and start cmd */
  65. writel_relaxed(8, info->regs + SARADC_DLY_PU_SOC);
  66. /* Select the channel to be used and trigger conversion */
  67. writel(SARADC_CTRL_POWER_CTRL
  68. | (chan->channel & SARADC_CTRL_CHN_MASK)
  69. | SARADC_CTRL_IRQ_ENABLE,
  70. info->regs + SARADC_CTRL);
  71. if (!wait_for_completion_timeout(&info->completion,
  72. SARADC_TIMEOUT)) {
  73. writel_relaxed(0, info->regs + SARADC_CTRL);
  74. mutex_unlock(&indio_dev->mlock);
  75. return -ETIMEDOUT;
  76. }
  77. *val = info->last_val;
  78. mutex_unlock(&indio_dev->mlock);
  79. return IIO_VAL_INT;
  80. case IIO_CHAN_INFO_SCALE:
  81. ret = regulator_get_voltage(info->vref);
  82. if (ret < 0) {
  83. dev_err(&indio_dev->dev, "failed to get voltage\n");
  84. return ret;
  85. }
  86. *val = ret / 1000;
  87. *val2 = info->data->num_bits;
  88. return IIO_VAL_FRACTIONAL_LOG2;
  89. default:
  90. return -EINVAL;
  91. }
  92. }
  93. static irqreturn_t rockchip_saradc_isr(int irq, void *dev_id)
  94. {
  95. struct rockchip_saradc *info = dev_id;
  96. /* Read value */
  97. info->last_val = readl_relaxed(info->regs + SARADC_DATA);
  98. info->last_val &= GENMASK(info->data->num_bits - 1, 0);
  99. /* Clear irq & power down adc */
  100. writel_relaxed(0, info->regs + SARADC_CTRL);
  101. complete(&info->completion);
  102. return IRQ_HANDLED;
  103. }
  104. static const struct iio_info rockchip_saradc_iio_info = {
  105. .read_raw = rockchip_saradc_read_raw,
  106. };
  107. #define ADC_CHANNEL(_index, _id) { \
  108. .type = IIO_VOLTAGE, \
  109. .indexed = 1, \
  110. .channel = _index, \
  111. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  112. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
  113. .datasheet_name = _id, \
  114. }
  115. static const struct iio_chan_spec rockchip_saradc_iio_channels[] = {
  116. ADC_CHANNEL(0, "adc0"),
  117. ADC_CHANNEL(1, "adc1"),
  118. ADC_CHANNEL(2, "adc2"),
  119. };
  120. static const struct rockchip_saradc_data saradc_data = {
  121. .num_bits = 10,
  122. .channels = rockchip_saradc_iio_channels,
  123. .num_channels = ARRAY_SIZE(rockchip_saradc_iio_channels),
  124. .clk_rate = 1000000,
  125. };
  126. static const struct iio_chan_spec rockchip_rk3066_tsadc_iio_channels[] = {
  127. ADC_CHANNEL(0, "adc0"),
  128. ADC_CHANNEL(1, "adc1"),
  129. };
  130. static const struct rockchip_saradc_data rk3066_tsadc_data = {
  131. .num_bits = 12,
  132. .channels = rockchip_rk3066_tsadc_iio_channels,
  133. .num_channels = ARRAY_SIZE(rockchip_rk3066_tsadc_iio_channels),
  134. .clk_rate = 50000,
  135. };
  136. static const struct iio_chan_spec rockchip_rk3399_saradc_iio_channels[] = {
  137. ADC_CHANNEL(0, "adc0"),
  138. ADC_CHANNEL(1, "adc1"),
  139. ADC_CHANNEL(2, "adc2"),
  140. ADC_CHANNEL(3, "adc3"),
  141. ADC_CHANNEL(4, "adc4"),
  142. ADC_CHANNEL(5, "adc5"),
  143. };
  144. static const struct rockchip_saradc_data rk3399_saradc_data = {
  145. .num_bits = 10,
  146. .channels = rockchip_rk3399_saradc_iio_channels,
  147. .num_channels = ARRAY_SIZE(rockchip_rk3399_saradc_iio_channels),
  148. .clk_rate = 1000000,
  149. };
  150. static const struct of_device_id rockchip_saradc_match[] = {
  151. {
  152. .compatible = "rockchip,saradc",
  153. .data = &saradc_data,
  154. }, {
  155. .compatible = "rockchip,rk3066-tsadc",
  156. .data = &rk3066_tsadc_data,
  157. }, {
  158. .compatible = "rockchip,rk3399-saradc",
  159. .data = &rk3399_saradc_data,
  160. },
  161. {},
  162. };
  163. MODULE_DEVICE_TABLE(of, rockchip_saradc_match);
  164. /**
  165. * Reset SARADC Controller.
  166. */
  167. static void rockchip_saradc_reset_controller(struct reset_control *reset)
  168. {
  169. reset_control_assert(reset);
  170. usleep_range(10, 20);
  171. reset_control_deassert(reset);
  172. }
  173. static int rockchip_saradc_probe(struct platform_device *pdev)
  174. {
  175. struct rockchip_saradc *info = NULL;
  176. struct device_node *np = pdev->dev.of_node;
  177. struct iio_dev *indio_dev = NULL;
  178. struct resource *mem;
  179. const struct of_device_id *match;
  180. int ret;
  181. int irq;
  182. if (!np)
  183. return -ENODEV;
  184. indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*info));
  185. if (!indio_dev) {
  186. dev_err(&pdev->dev, "failed allocating iio device\n");
  187. return -ENOMEM;
  188. }
  189. info = iio_priv(indio_dev);
  190. match = of_match_device(rockchip_saradc_match, &pdev->dev);
  191. if (!match) {
  192. dev_err(&pdev->dev, "failed to match device\n");
  193. return -ENODEV;
  194. }
  195. info->data = match->data;
  196. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  197. info->regs = devm_ioremap_resource(&pdev->dev, mem);
  198. if (IS_ERR(info->regs))
  199. return PTR_ERR(info->regs);
  200. /*
  201. * The reset should be an optional property, as it should work
  202. * with old devicetrees as well
  203. */
  204. info->reset = devm_reset_control_get_exclusive(&pdev->dev,
  205. "saradc-apb");
  206. if (IS_ERR(info->reset)) {
  207. ret = PTR_ERR(info->reset);
  208. if (ret != -ENOENT)
  209. return ret;
  210. dev_dbg(&pdev->dev, "no reset control found\n");
  211. info->reset = NULL;
  212. }
  213. init_completion(&info->completion);
  214. irq = platform_get_irq(pdev, 0);
  215. if (irq < 0) {
  216. dev_err(&pdev->dev, "no irq resource?\n");
  217. return irq;
  218. }
  219. ret = devm_request_irq(&pdev->dev, irq, rockchip_saradc_isr,
  220. 0, dev_name(&pdev->dev), info);
  221. if (ret < 0) {
  222. dev_err(&pdev->dev, "failed requesting irq %d\n", irq);
  223. return ret;
  224. }
  225. info->pclk = devm_clk_get(&pdev->dev, "apb_pclk");
  226. if (IS_ERR(info->pclk)) {
  227. dev_err(&pdev->dev, "failed to get pclk\n");
  228. return PTR_ERR(info->pclk);
  229. }
  230. info->clk = devm_clk_get(&pdev->dev, "saradc");
  231. if (IS_ERR(info->clk)) {
  232. dev_err(&pdev->dev, "failed to get adc clock\n");
  233. return PTR_ERR(info->clk);
  234. }
  235. info->vref = devm_regulator_get(&pdev->dev, "vref");
  236. if (IS_ERR(info->vref)) {
  237. dev_err(&pdev->dev, "failed to get regulator, %ld\n",
  238. PTR_ERR(info->vref));
  239. return PTR_ERR(info->vref);
  240. }
  241. if (info->reset)
  242. rockchip_saradc_reset_controller(info->reset);
  243. /*
  244. * Use a default value for the converter clock.
  245. * This may become user-configurable in the future.
  246. */
  247. ret = clk_set_rate(info->clk, info->data->clk_rate);
  248. if (ret < 0) {
  249. dev_err(&pdev->dev, "failed to set adc clk rate, %d\n", ret);
  250. return ret;
  251. }
  252. ret = regulator_enable(info->vref);
  253. if (ret < 0) {
  254. dev_err(&pdev->dev, "failed to enable vref regulator\n");
  255. return ret;
  256. }
  257. ret = clk_prepare_enable(info->pclk);
  258. if (ret < 0) {
  259. dev_err(&pdev->dev, "failed to enable pclk\n");
  260. goto err_reg_voltage;
  261. }
  262. ret = clk_prepare_enable(info->clk);
  263. if (ret < 0) {
  264. dev_err(&pdev->dev, "failed to enable converter clock\n");
  265. goto err_pclk;
  266. }
  267. platform_set_drvdata(pdev, indio_dev);
  268. indio_dev->name = dev_name(&pdev->dev);
  269. indio_dev->dev.parent = &pdev->dev;
  270. indio_dev->dev.of_node = pdev->dev.of_node;
  271. indio_dev->info = &rockchip_saradc_iio_info;
  272. indio_dev->modes = INDIO_DIRECT_MODE;
  273. indio_dev->channels = info->data->channels;
  274. indio_dev->num_channels = info->data->num_channels;
  275. ret = iio_device_register(indio_dev);
  276. if (ret)
  277. goto err_clk;
  278. return 0;
  279. err_clk:
  280. clk_disable_unprepare(info->clk);
  281. err_pclk:
  282. clk_disable_unprepare(info->pclk);
  283. err_reg_voltage:
  284. regulator_disable(info->vref);
  285. return ret;
  286. }
  287. static int rockchip_saradc_remove(struct platform_device *pdev)
  288. {
  289. struct iio_dev *indio_dev = platform_get_drvdata(pdev);
  290. struct rockchip_saradc *info = iio_priv(indio_dev);
  291. iio_device_unregister(indio_dev);
  292. clk_disable_unprepare(info->clk);
  293. clk_disable_unprepare(info->pclk);
  294. regulator_disable(info->vref);
  295. return 0;
  296. }
  297. #ifdef CONFIG_PM_SLEEP
  298. static int rockchip_saradc_suspend(struct device *dev)
  299. {
  300. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  301. struct rockchip_saradc *info = iio_priv(indio_dev);
  302. clk_disable_unprepare(info->clk);
  303. clk_disable_unprepare(info->pclk);
  304. regulator_disable(info->vref);
  305. return 0;
  306. }
  307. static int rockchip_saradc_resume(struct device *dev)
  308. {
  309. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  310. struct rockchip_saradc *info = iio_priv(indio_dev);
  311. int ret;
  312. ret = regulator_enable(info->vref);
  313. if (ret)
  314. return ret;
  315. ret = clk_prepare_enable(info->pclk);
  316. if (ret)
  317. return ret;
  318. ret = clk_prepare_enable(info->clk);
  319. if (ret)
  320. return ret;
  321. return ret;
  322. }
  323. #endif
  324. static SIMPLE_DEV_PM_OPS(rockchip_saradc_pm_ops,
  325. rockchip_saradc_suspend, rockchip_saradc_resume);
  326. static struct platform_driver rockchip_saradc_driver = {
  327. .probe = rockchip_saradc_probe,
  328. .remove = rockchip_saradc_remove,
  329. .driver = {
  330. .name = "rockchip-saradc",
  331. .of_match_table = rockchip_saradc_match,
  332. .pm = &rockchip_saradc_pm_ops,
  333. },
  334. };
  335. module_platform_driver(rockchip_saradc_driver);
  336. MODULE_AUTHOR("Heiko Stuebner <heiko@sntech.de>");
  337. MODULE_DESCRIPTION("Rockchip SARADC driver");
  338. MODULE_LICENSE("GPL v2");