i2c-mt65xx.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895
  1. /*
  2. * Copyright (c) 2014 MediaTek Inc.
  3. * Author: Xudong Chen <xudong.chen@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/completion.h>
  16. #include <linux/delay.h>
  17. #include <linux/device.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/err.h>
  20. #include <linux/errno.h>
  21. #include <linux/i2c.h>
  22. #include <linux/init.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/io.h>
  25. #include <linux/kernel.h>
  26. #include <linux/mm.h>
  27. #include <linux/module.h>
  28. #include <linux/of_address.h>
  29. #include <linux/of_device.h>
  30. #include <linux/of_irq.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/scatterlist.h>
  33. #include <linux/sched.h>
  34. #include <linux/slab.h>
  35. #define I2C_RS_TRANSFER (1 << 4)
  36. #define I2C_HS_NACKERR (1 << 2)
  37. #define I2C_ACKERR (1 << 1)
  38. #define I2C_TRANSAC_COMP (1 << 0)
  39. #define I2C_TRANSAC_START (1 << 0)
  40. #define I2C_RS_MUL_CNFG (1 << 15)
  41. #define I2C_RS_MUL_TRIG (1 << 14)
  42. #define I2C_DCM_DISABLE 0x0000
  43. #define I2C_IO_CONFIG_OPEN_DRAIN 0x0003
  44. #define I2C_IO_CONFIG_PUSH_PULL 0x0000
  45. #define I2C_SOFT_RST 0x0001
  46. #define I2C_FIFO_ADDR_CLR 0x0001
  47. #define I2C_DELAY_LEN 0x0002
  48. #define I2C_ST_START_CON 0x8001
  49. #define I2C_FS_START_CON 0x1800
  50. #define I2C_TIME_CLR_VALUE 0x0000
  51. #define I2C_TIME_DEFAULT_VALUE 0x0003
  52. #define I2C_WRRD_TRANAC_VALUE 0x0002
  53. #define I2C_RD_TRANAC_VALUE 0x0001
  54. #define I2C_DMA_CON_TX 0x0000
  55. #define I2C_DMA_CON_RX 0x0001
  56. #define I2C_DMA_START_EN 0x0001
  57. #define I2C_DMA_INT_FLAG_NONE 0x0000
  58. #define I2C_DMA_CLR_FLAG 0x0000
  59. #define I2C_DMA_HARD_RST 0x0002
  60. #define I2C_DMA_4G_MODE 0x0001
  61. #define I2C_DEFAULT_CLK_DIV 5
  62. #define I2C_DEFAULT_SPEED 100000 /* hz */
  63. #define MAX_FS_MODE_SPEED 400000
  64. #define MAX_HS_MODE_SPEED 3400000
  65. #define MAX_SAMPLE_CNT_DIV 8
  66. #define MAX_STEP_CNT_DIV 64
  67. #define MAX_HS_STEP_CNT_DIV 8
  68. #define I2C_CONTROL_RS (0x1 << 1)
  69. #define I2C_CONTROL_DMA_EN (0x1 << 2)
  70. #define I2C_CONTROL_CLK_EXT_EN (0x1 << 3)
  71. #define I2C_CONTROL_DIR_CHANGE (0x1 << 4)
  72. #define I2C_CONTROL_ACKERR_DET_EN (0x1 << 5)
  73. #define I2C_CONTROL_TRANSFER_LEN_CHANGE (0x1 << 6)
  74. #define I2C_CONTROL_WRAPPER (0x1 << 0)
  75. #define I2C_DRV_NAME "i2c-mt65xx"
  76. enum DMA_REGS_OFFSET {
  77. OFFSET_INT_FLAG = 0x0,
  78. OFFSET_INT_EN = 0x04,
  79. OFFSET_EN = 0x08,
  80. OFFSET_RST = 0x0c,
  81. OFFSET_CON = 0x18,
  82. OFFSET_TX_MEM_ADDR = 0x1c,
  83. OFFSET_RX_MEM_ADDR = 0x20,
  84. OFFSET_TX_LEN = 0x24,
  85. OFFSET_RX_LEN = 0x28,
  86. OFFSET_TX_4G_MODE = 0x54,
  87. OFFSET_RX_4G_MODE = 0x58,
  88. };
  89. enum i2c_trans_st_rs {
  90. I2C_TRANS_STOP = 0,
  91. I2C_TRANS_REPEATED_START,
  92. };
  93. enum mtk_trans_op {
  94. I2C_MASTER_WR = 1,
  95. I2C_MASTER_RD,
  96. I2C_MASTER_WRRD,
  97. };
  98. enum I2C_REGS_OFFSET {
  99. OFFSET_DATA_PORT = 0x0,
  100. OFFSET_SLAVE_ADDR = 0x04,
  101. OFFSET_INTR_MASK = 0x08,
  102. OFFSET_INTR_STAT = 0x0c,
  103. OFFSET_CONTROL = 0x10,
  104. OFFSET_TRANSFER_LEN = 0x14,
  105. OFFSET_TRANSAC_LEN = 0x18,
  106. OFFSET_DELAY_LEN = 0x1c,
  107. OFFSET_TIMING = 0x20,
  108. OFFSET_START = 0x24,
  109. OFFSET_EXT_CONF = 0x28,
  110. OFFSET_FIFO_STAT = 0x30,
  111. OFFSET_FIFO_THRESH = 0x34,
  112. OFFSET_FIFO_ADDR_CLR = 0x38,
  113. OFFSET_IO_CONFIG = 0x40,
  114. OFFSET_RSV_DEBUG = 0x44,
  115. OFFSET_HS = 0x48,
  116. OFFSET_SOFTRESET = 0x50,
  117. OFFSET_DCM_EN = 0x54,
  118. OFFSET_PATH_DIR = 0x60,
  119. OFFSET_DEBUGSTAT = 0x64,
  120. OFFSET_DEBUGCTRL = 0x68,
  121. OFFSET_TRANSFER_LEN_AUX = 0x6c,
  122. OFFSET_CLOCK_DIV = 0x70,
  123. };
  124. struct mtk_i2c_compatible {
  125. const struct i2c_adapter_quirks *quirks;
  126. unsigned char pmic_i2c: 1;
  127. unsigned char dcm: 1;
  128. unsigned char auto_restart: 1;
  129. unsigned char aux_len_reg: 1;
  130. unsigned char support_33bits: 1;
  131. unsigned char timing_adjust: 1;
  132. };
  133. struct mtk_i2c {
  134. struct i2c_adapter adap; /* i2c host adapter */
  135. struct device *dev;
  136. struct completion msg_complete;
  137. /* set in i2c probe */
  138. void __iomem *base; /* i2c base addr */
  139. void __iomem *pdmabase; /* dma base address*/
  140. struct clk *clk_main; /* main clock for i2c bus */
  141. struct clk *clk_dma; /* DMA clock for i2c via DMA */
  142. struct clk *clk_pmic; /* PMIC clock for i2c from PMIC */
  143. bool have_pmic; /* can use i2c pins from PMIC */
  144. bool use_push_pull; /* IO config push-pull mode */
  145. u16 irq_stat; /* interrupt status */
  146. unsigned int clk_src_div;
  147. unsigned int speed_hz; /* The speed in transfer */
  148. enum mtk_trans_op op;
  149. u16 timing_reg;
  150. u16 high_speed_reg;
  151. unsigned char auto_restart;
  152. bool ignore_restart_irq;
  153. const struct mtk_i2c_compatible *dev_comp;
  154. };
  155. static const struct i2c_adapter_quirks mt6577_i2c_quirks = {
  156. .flags = I2C_AQ_COMB_WRITE_THEN_READ,
  157. .max_num_msgs = 1,
  158. .max_write_len = 255,
  159. .max_read_len = 255,
  160. .max_comb_1st_msg_len = 255,
  161. .max_comb_2nd_msg_len = 31,
  162. };
  163. static const struct i2c_adapter_quirks mt7622_i2c_quirks = {
  164. .max_num_msgs = 255,
  165. };
  166. static const struct mtk_i2c_compatible mt2712_compat = {
  167. .pmic_i2c = 0,
  168. .dcm = 1,
  169. .auto_restart = 1,
  170. .aux_len_reg = 1,
  171. .support_33bits = 1,
  172. .timing_adjust = 1,
  173. };
  174. static const struct mtk_i2c_compatible mt6577_compat = {
  175. .quirks = &mt6577_i2c_quirks,
  176. .pmic_i2c = 0,
  177. .dcm = 1,
  178. .auto_restart = 0,
  179. .aux_len_reg = 0,
  180. .support_33bits = 0,
  181. .timing_adjust = 0,
  182. };
  183. static const struct mtk_i2c_compatible mt6589_compat = {
  184. .quirks = &mt6577_i2c_quirks,
  185. .pmic_i2c = 1,
  186. .dcm = 0,
  187. .auto_restart = 0,
  188. .aux_len_reg = 0,
  189. .support_33bits = 0,
  190. .timing_adjust = 0,
  191. };
  192. static const struct mtk_i2c_compatible mt7622_compat = {
  193. .quirks = &mt7622_i2c_quirks,
  194. .pmic_i2c = 0,
  195. .dcm = 1,
  196. .auto_restart = 1,
  197. .aux_len_reg = 1,
  198. .support_33bits = 0,
  199. .timing_adjust = 0,
  200. };
  201. static const struct mtk_i2c_compatible mt8173_compat = {
  202. .pmic_i2c = 0,
  203. .dcm = 1,
  204. .auto_restart = 1,
  205. .aux_len_reg = 1,
  206. .support_33bits = 1,
  207. .timing_adjust = 0,
  208. };
  209. static const struct of_device_id mtk_i2c_of_match[] = {
  210. { .compatible = "mediatek,mt2712-i2c", .data = &mt2712_compat },
  211. { .compatible = "mediatek,mt6577-i2c", .data = &mt6577_compat },
  212. { .compatible = "mediatek,mt6589-i2c", .data = &mt6589_compat },
  213. { .compatible = "mediatek,mt7622-i2c", .data = &mt7622_compat },
  214. { .compatible = "mediatek,mt8173-i2c", .data = &mt8173_compat },
  215. {}
  216. };
  217. MODULE_DEVICE_TABLE(of, mtk_i2c_of_match);
  218. static int mtk_i2c_clock_enable(struct mtk_i2c *i2c)
  219. {
  220. int ret;
  221. ret = clk_prepare_enable(i2c->clk_dma);
  222. if (ret)
  223. return ret;
  224. ret = clk_prepare_enable(i2c->clk_main);
  225. if (ret)
  226. goto err_main;
  227. if (i2c->have_pmic) {
  228. ret = clk_prepare_enable(i2c->clk_pmic);
  229. if (ret)
  230. goto err_pmic;
  231. }
  232. return 0;
  233. err_pmic:
  234. clk_disable_unprepare(i2c->clk_main);
  235. err_main:
  236. clk_disable_unprepare(i2c->clk_dma);
  237. return ret;
  238. }
  239. static void mtk_i2c_clock_disable(struct mtk_i2c *i2c)
  240. {
  241. if (i2c->have_pmic)
  242. clk_disable_unprepare(i2c->clk_pmic);
  243. clk_disable_unprepare(i2c->clk_main);
  244. clk_disable_unprepare(i2c->clk_dma);
  245. }
  246. static void mtk_i2c_init_hw(struct mtk_i2c *i2c)
  247. {
  248. u16 control_reg;
  249. writew(I2C_SOFT_RST, i2c->base + OFFSET_SOFTRESET);
  250. /* Set ioconfig */
  251. if (i2c->use_push_pull)
  252. writew(I2C_IO_CONFIG_PUSH_PULL, i2c->base + OFFSET_IO_CONFIG);
  253. else
  254. writew(I2C_IO_CONFIG_OPEN_DRAIN, i2c->base + OFFSET_IO_CONFIG);
  255. if (i2c->dev_comp->dcm)
  256. writew(I2C_DCM_DISABLE, i2c->base + OFFSET_DCM_EN);
  257. if (i2c->dev_comp->timing_adjust)
  258. writew(I2C_DEFAULT_CLK_DIV - 1, i2c->base + OFFSET_CLOCK_DIV);
  259. writew(i2c->timing_reg, i2c->base + OFFSET_TIMING);
  260. writew(i2c->high_speed_reg, i2c->base + OFFSET_HS);
  261. /* If use i2c pin from PMIC mt6397 side, need set PATH_DIR first */
  262. if (i2c->have_pmic)
  263. writew(I2C_CONTROL_WRAPPER, i2c->base + OFFSET_PATH_DIR);
  264. control_reg = I2C_CONTROL_ACKERR_DET_EN |
  265. I2C_CONTROL_CLK_EXT_EN | I2C_CONTROL_DMA_EN;
  266. writew(control_reg, i2c->base + OFFSET_CONTROL);
  267. writew(I2C_DELAY_LEN, i2c->base + OFFSET_DELAY_LEN);
  268. writel(I2C_DMA_HARD_RST, i2c->pdmabase + OFFSET_RST);
  269. udelay(50);
  270. writel(I2C_DMA_CLR_FLAG, i2c->pdmabase + OFFSET_RST);
  271. }
  272. /*
  273. * Calculate i2c port speed
  274. *
  275. * Hardware design:
  276. * i2c_bus_freq = parent_clk / (clock_div * 2 * sample_cnt * step_cnt)
  277. * clock_div: fixed in hardware, but may be various in different SoCs
  278. *
  279. * The calculation want to pick the highest bus frequency that is still
  280. * less than or equal to i2c->speed_hz. The calculation try to get
  281. * sample_cnt and step_cn
  282. */
  283. static int mtk_i2c_calculate_speed(struct mtk_i2c *i2c, unsigned int clk_src,
  284. unsigned int target_speed,
  285. unsigned int *timing_step_cnt,
  286. unsigned int *timing_sample_cnt)
  287. {
  288. unsigned int step_cnt;
  289. unsigned int sample_cnt;
  290. unsigned int max_step_cnt;
  291. unsigned int base_sample_cnt = MAX_SAMPLE_CNT_DIV;
  292. unsigned int base_step_cnt;
  293. unsigned int opt_div;
  294. unsigned int best_mul;
  295. unsigned int cnt_mul;
  296. if (target_speed > MAX_HS_MODE_SPEED)
  297. target_speed = MAX_HS_MODE_SPEED;
  298. if (target_speed > MAX_FS_MODE_SPEED)
  299. max_step_cnt = MAX_HS_STEP_CNT_DIV;
  300. else
  301. max_step_cnt = MAX_STEP_CNT_DIV;
  302. base_step_cnt = max_step_cnt;
  303. /* Find the best combination */
  304. opt_div = DIV_ROUND_UP(clk_src >> 1, target_speed);
  305. best_mul = MAX_SAMPLE_CNT_DIV * max_step_cnt;
  306. /* Search for the best pair (sample_cnt, step_cnt) with
  307. * 0 < sample_cnt < MAX_SAMPLE_CNT_DIV
  308. * 0 < step_cnt < max_step_cnt
  309. * sample_cnt * step_cnt >= opt_div
  310. * optimizing for sample_cnt * step_cnt being minimal
  311. */
  312. for (sample_cnt = 1; sample_cnt <= MAX_SAMPLE_CNT_DIV; sample_cnt++) {
  313. step_cnt = DIV_ROUND_UP(opt_div, sample_cnt);
  314. cnt_mul = step_cnt * sample_cnt;
  315. if (step_cnt > max_step_cnt)
  316. continue;
  317. if (cnt_mul < best_mul) {
  318. best_mul = cnt_mul;
  319. base_sample_cnt = sample_cnt;
  320. base_step_cnt = step_cnt;
  321. if (best_mul == opt_div)
  322. break;
  323. }
  324. }
  325. sample_cnt = base_sample_cnt;
  326. step_cnt = base_step_cnt;
  327. if ((clk_src / (2 * sample_cnt * step_cnt)) > target_speed) {
  328. /* In this case, hardware can't support such
  329. * low i2c_bus_freq
  330. */
  331. dev_dbg(i2c->dev, "Unsupported speed (%uhz)\n", target_speed);
  332. return -EINVAL;
  333. }
  334. *timing_step_cnt = step_cnt - 1;
  335. *timing_sample_cnt = sample_cnt - 1;
  336. return 0;
  337. }
  338. static int mtk_i2c_set_speed(struct mtk_i2c *i2c, unsigned int parent_clk)
  339. {
  340. unsigned int clk_src;
  341. unsigned int step_cnt;
  342. unsigned int sample_cnt;
  343. unsigned int target_speed;
  344. int ret;
  345. clk_src = parent_clk / i2c->clk_src_div;
  346. target_speed = i2c->speed_hz;
  347. if (target_speed > MAX_FS_MODE_SPEED) {
  348. /* Set master code speed register */
  349. ret = mtk_i2c_calculate_speed(i2c, clk_src, MAX_FS_MODE_SPEED,
  350. &step_cnt, &sample_cnt);
  351. if (ret < 0)
  352. return ret;
  353. i2c->timing_reg = (sample_cnt << 8) | step_cnt;
  354. /* Set the high speed mode register */
  355. ret = mtk_i2c_calculate_speed(i2c, clk_src, target_speed,
  356. &step_cnt, &sample_cnt);
  357. if (ret < 0)
  358. return ret;
  359. i2c->high_speed_reg = I2C_TIME_DEFAULT_VALUE |
  360. (sample_cnt << 12) | (step_cnt << 8);
  361. } else {
  362. ret = mtk_i2c_calculate_speed(i2c, clk_src, target_speed,
  363. &step_cnt, &sample_cnt);
  364. if (ret < 0)
  365. return ret;
  366. i2c->timing_reg = (sample_cnt << 8) | step_cnt;
  367. /* Disable the high speed transaction */
  368. i2c->high_speed_reg = I2C_TIME_CLR_VALUE;
  369. }
  370. return 0;
  371. }
  372. static inline u32 mtk_i2c_set_4g_mode(dma_addr_t addr)
  373. {
  374. return (addr & BIT_ULL(32)) ? I2C_DMA_4G_MODE : I2C_DMA_CLR_FLAG;
  375. }
  376. static int mtk_i2c_do_transfer(struct mtk_i2c *i2c, struct i2c_msg *msgs,
  377. int num, int left_num)
  378. {
  379. u16 addr_reg;
  380. u16 start_reg;
  381. u16 control_reg;
  382. u16 restart_flag = 0;
  383. u32 reg_4g_mode;
  384. dma_addr_t rpaddr = 0;
  385. dma_addr_t wpaddr = 0;
  386. int ret;
  387. i2c->irq_stat = 0;
  388. if (i2c->auto_restart)
  389. restart_flag = I2C_RS_TRANSFER;
  390. reinit_completion(&i2c->msg_complete);
  391. control_reg = readw(i2c->base + OFFSET_CONTROL) &
  392. ~(I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS);
  393. if ((i2c->speed_hz > 400000) || (left_num >= 1))
  394. control_reg |= I2C_CONTROL_RS;
  395. if (i2c->op == I2C_MASTER_WRRD)
  396. control_reg |= I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS;
  397. writew(control_reg, i2c->base + OFFSET_CONTROL);
  398. /* set start condition */
  399. if (i2c->speed_hz <= 100000)
  400. writew(I2C_ST_START_CON, i2c->base + OFFSET_EXT_CONF);
  401. else
  402. writew(I2C_FS_START_CON, i2c->base + OFFSET_EXT_CONF);
  403. addr_reg = i2c_8bit_addr_from_msg(msgs);
  404. writew(addr_reg, i2c->base + OFFSET_SLAVE_ADDR);
  405. /* Clear interrupt status */
  406. writew(restart_flag | I2C_HS_NACKERR | I2C_ACKERR |
  407. I2C_TRANSAC_COMP, i2c->base + OFFSET_INTR_STAT);
  408. writew(I2C_FIFO_ADDR_CLR, i2c->base + OFFSET_FIFO_ADDR_CLR);
  409. /* Enable interrupt */
  410. writew(restart_flag | I2C_HS_NACKERR | I2C_ACKERR |
  411. I2C_TRANSAC_COMP, i2c->base + OFFSET_INTR_MASK);
  412. /* Set transfer and transaction len */
  413. if (i2c->op == I2C_MASTER_WRRD) {
  414. if (i2c->dev_comp->aux_len_reg) {
  415. writew(msgs->len, i2c->base + OFFSET_TRANSFER_LEN);
  416. writew((msgs + 1)->len, i2c->base +
  417. OFFSET_TRANSFER_LEN_AUX);
  418. } else {
  419. writew(msgs->len | ((msgs + 1)->len) << 8,
  420. i2c->base + OFFSET_TRANSFER_LEN);
  421. }
  422. writew(I2C_WRRD_TRANAC_VALUE, i2c->base + OFFSET_TRANSAC_LEN);
  423. } else {
  424. writew(msgs->len, i2c->base + OFFSET_TRANSFER_LEN);
  425. writew(num, i2c->base + OFFSET_TRANSAC_LEN);
  426. }
  427. /* Prepare buffer data to start transfer */
  428. if (i2c->op == I2C_MASTER_RD) {
  429. writel(I2C_DMA_INT_FLAG_NONE, i2c->pdmabase + OFFSET_INT_FLAG);
  430. writel(I2C_DMA_CON_RX, i2c->pdmabase + OFFSET_CON);
  431. rpaddr = dma_map_single(i2c->dev, msgs->buf,
  432. msgs->len, DMA_FROM_DEVICE);
  433. if (dma_mapping_error(i2c->dev, rpaddr))
  434. return -ENOMEM;
  435. if (i2c->dev_comp->support_33bits) {
  436. reg_4g_mode = mtk_i2c_set_4g_mode(rpaddr);
  437. writel(reg_4g_mode, i2c->pdmabase + OFFSET_RX_4G_MODE);
  438. }
  439. writel((u32)rpaddr, i2c->pdmabase + OFFSET_RX_MEM_ADDR);
  440. writel(msgs->len, i2c->pdmabase + OFFSET_RX_LEN);
  441. } else if (i2c->op == I2C_MASTER_WR) {
  442. writel(I2C_DMA_INT_FLAG_NONE, i2c->pdmabase + OFFSET_INT_FLAG);
  443. writel(I2C_DMA_CON_TX, i2c->pdmabase + OFFSET_CON);
  444. wpaddr = dma_map_single(i2c->dev, msgs->buf,
  445. msgs->len, DMA_TO_DEVICE);
  446. if (dma_mapping_error(i2c->dev, wpaddr))
  447. return -ENOMEM;
  448. if (i2c->dev_comp->support_33bits) {
  449. reg_4g_mode = mtk_i2c_set_4g_mode(wpaddr);
  450. writel(reg_4g_mode, i2c->pdmabase + OFFSET_TX_4G_MODE);
  451. }
  452. writel((u32)wpaddr, i2c->pdmabase + OFFSET_TX_MEM_ADDR);
  453. writel(msgs->len, i2c->pdmabase + OFFSET_TX_LEN);
  454. } else {
  455. writel(I2C_DMA_CLR_FLAG, i2c->pdmabase + OFFSET_INT_FLAG);
  456. writel(I2C_DMA_CLR_FLAG, i2c->pdmabase + OFFSET_CON);
  457. wpaddr = dma_map_single(i2c->dev, msgs->buf,
  458. msgs->len, DMA_TO_DEVICE);
  459. if (dma_mapping_error(i2c->dev, wpaddr))
  460. return -ENOMEM;
  461. rpaddr = dma_map_single(i2c->dev, (msgs + 1)->buf,
  462. (msgs + 1)->len,
  463. DMA_FROM_DEVICE);
  464. if (dma_mapping_error(i2c->dev, rpaddr)) {
  465. dma_unmap_single(i2c->dev, wpaddr,
  466. msgs->len, DMA_TO_DEVICE);
  467. return -ENOMEM;
  468. }
  469. if (i2c->dev_comp->support_33bits) {
  470. reg_4g_mode = mtk_i2c_set_4g_mode(wpaddr);
  471. writel(reg_4g_mode, i2c->pdmabase + OFFSET_TX_4G_MODE);
  472. reg_4g_mode = mtk_i2c_set_4g_mode(rpaddr);
  473. writel(reg_4g_mode, i2c->pdmabase + OFFSET_RX_4G_MODE);
  474. }
  475. writel((u32)wpaddr, i2c->pdmabase + OFFSET_TX_MEM_ADDR);
  476. writel((u32)rpaddr, i2c->pdmabase + OFFSET_RX_MEM_ADDR);
  477. writel(msgs->len, i2c->pdmabase + OFFSET_TX_LEN);
  478. writel((msgs + 1)->len, i2c->pdmabase + OFFSET_RX_LEN);
  479. }
  480. writel(I2C_DMA_START_EN, i2c->pdmabase + OFFSET_EN);
  481. if (!i2c->auto_restart) {
  482. start_reg = I2C_TRANSAC_START;
  483. } else {
  484. start_reg = I2C_TRANSAC_START | I2C_RS_MUL_TRIG;
  485. if (left_num >= 1)
  486. start_reg |= I2C_RS_MUL_CNFG;
  487. }
  488. writew(start_reg, i2c->base + OFFSET_START);
  489. ret = wait_for_completion_timeout(&i2c->msg_complete,
  490. i2c->adap.timeout);
  491. /* Clear interrupt mask */
  492. writew(~(restart_flag | I2C_HS_NACKERR | I2C_ACKERR |
  493. I2C_TRANSAC_COMP), i2c->base + OFFSET_INTR_MASK);
  494. if (i2c->op == I2C_MASTER_WR) {
  495. dma_unmap_single(i2c->dev, wpaddr,
  496. msgs->len, DMA_TO_DEVICE);
  497. } else if (i2c->op == I2C_MASTER_RD) {
  498. dma_unmap_single(i2c->dev, rpaddr,
  499. msgs->len, DMA_FROM_DEVICE);
  500. } else {
  501. dma_unmap_single(i2c->dev, wpaddr, msgs->len,
  502. DMA_TO_DEVICE);
  503. dma_unmap_single(i2c->dev, rpaddr, (msgs + 1)->len,
  504. DMA_FROM_DEVICE);
  505. }
  506. if (ret == 0) {
  507. dev_dbg(i2c->dev, "addr: %x, transfer timeout\n", msgs->addr);
  508. mtk_i2c_init_hw(i2c);
  509. return -ETIMEDOUT;
  510. }
  511. completion_done(&i2c->msg_complete);
  512. if (i2c->irq_stat & (I2C_HS_NACKERR | I2C_ACKERR)) {
  513. dev_dbg(i2c->dev, "addr: %x, transfer ACK error\n", msgs->addr);
  514. mtk_i2c_init_hw(i2c);
  515. return -ENXIO;
  516. }
  517. return 0;
  518. }
  519. static int mtk_i2c_transfer(struct i2c_adapter *adap,
  520. struct i2c_msg msgs[], int num)
  521. {
  522. int ret;
  523. int left_num = num;
  524. struct mtk_i2c *i2c = i2c_get_adapdata(adap);
  525. ret = mtk_i2c_clock_enable(i2c);
  526. if (ret)
  527. return ret;
  528. i2c->auto_restart = i2c->dev_comp->auto_restart;
  529. /* checking if we can skip restart and optimize using WRRD mode */
  530. if (i2c->auto_restart && num == 2) {
  531. if (!(msgs[0].flags & I2C_M_RD) && (msgs[1].flags & I2C_M_RD) &&
  532. msgs[0].addr == msgs[1].addr) {
  533. i2c->auto_restart = 0;
  534. }
  535. }
  536. if (i2c->auto_restart && num >= 2 && i2c->speed_hz > MAX_FS_MODE_SPEED)
  537. /* ignore the first restart irq after the master code,
  538. * otherwise the first transfer will be discarded.
  539. */
  540. i2c->ignore_restart_irq = true;
  541. else
  542. i2c->ignore_restart_irq = false;
  543. while (left_num--) {
  544. if (!msgs->buf) {
  545. dev_dbg(i2c->dev, "data buffer is NULL.\n");
  546. ret = -EINVAL;
  547. goto err_exit;
  548. }
  549. if (msgs->flags & I2C_M_RD)
  550. i2c->op = I2C_MASTER_RD;
  551. else
  552. i2c->op = I2C_MASTER_WR;
  553. if (!i2c->auto_restart) {
  554. if (num > 1) {
  555. /* combined two messages into one transaction */
  556. i2c->op = I2C_MASTER_WRRD;
  557. left_num--;
  558. }
  559. }
  560. /* always use DMA mode. */
  561. ret = mtk_i2c_do_transfer(i2c, msgs, num, left_num);
  562. if (ret < 0)
  563. goto err_exit;
  564. msgs++;
  565. }
  566. /* the return value is number of executed messages */
  567. ret = num;
  568. err_exit:
  569. mtk_i2c_clock_disable(i2c);
  570. return ret;
  571. }
  572. static irqreturn_t mtk_i2c_irq(int irqno, void *dev_id)
  573. {
  574. struct mtk_i2c *i2c = dev_id;
  575. u16 restart_flag = 0;
  576. u16 intr_stat;
  577. if (i2c->auto_restart)
  578. restart_flag = I2C_RS_TRANSFER;
  579. intr_stat = readw(i2c->base + OFFSET_INTR_STAT);
  580. writew(intr_stat, i2c->base + OFFSET_INTR_STAT);
  581. /*
  582. * when occurs ack error, i2c controller generate two interrupts
  583. * first is the ack error interrupt, then the complete interrupt
  584. * i2c->irq_stat need keep the two interrupt value.
  585. */
  586. i2c->irq_stat |= intr_stat;
  587. if (i2c->ignore_restart_irq && (i2c->irq_stat & restart_flag)) {
  588. i2c->ignore_restart_irq = false;
  589. i2c->irq_stat = 0;
  590. writew(I2C_RS_MUL_CNFG | I2C_RS_MUL_TRIG | I2C_TRANSAC_START,
  591. i2c->base + OFFSET_START);
  592. } else {
  593. if (i2c->irq_stat & (I2C_TRANSAC_COMP | restart_flag))
  594. complete(&i2c->msg_complete);
  595. }
  596. return IRQ_HANDLED;
  597. }
  598. static u32 mtk_i2c_functionality(struct i2c_adapter *adap)
  599. {
  600. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  601. }
  602. static const struct i2c_algorithm mtk_i2c_algorithm = {
  603. .master_xfer = mtk_i2c_transfer,
  604. .functionality = mtk_i2c_functionality,
  605. };
  606. static int mtk_i2c_parse_dt(struct device_node *np, struct mtk_i2c *i2c)
  607. {
  608. int ret;
  609. ret = of_property_read_u32(np, "clock-frequency", &i2c->speed_hz);
  610. if (ret < 0)
  611. i2c->speed_hz = I2C_DEFAULT_SPEED;
  612. ret = of_property_read_u32(np, "clock-div", &i2c->clk_src_div);
  613. if (ret < 0)
  614. return ret;
  615. if (i2c->clk_src_div == 0)
  616. return -EINVAL;
  617. i2c->have_pmic = of_property_read_bool(np, "mediatek,have-pmic");
  618. i2c->use_push_pull =
  619. of_property_read_bool(np, "mediatek,use-push-pull");
  620. return 0;
  621. }
  622. static int mtk_i2c_probe(struct platform_device *pdev)
  623. {
  624. int ret = 0;
  625. struct mtk_i2c *i2c;
  626. struct clk *clk;
  627. struct resource *res;
  628. int irq;
  629. i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL);
  630. if (!i2c)
  631. return -ENOMEM;
  632. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  633. i2c->base = devm_ioremap_resource(&pdev->dev, res);
  634. if (IS_ERR(i2c->base))
  635. return PTR_ERR(i2c->base);
  636. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  637. i2c->pdmabase = devm_ioremap_resource(&pdev->dev, res);
  638. if (IS_ERR(i2c->pdmabase))
  639. return PTR_ERR(i2c->pdmabase);
  640. irq = platform_get_irq(pdev, 0);
  641. if (irq <= 0)
  642. return irq;
  643. init_completion(&i2c->msg_complete);
  644. i2c->dev_comp = of_device_get_match_data(&pdev->dev);
  645. i2c->adap.dev.of_node = pdev->dev.of_node;
  646. i2c->dev = &pdev->dev;
  647. i2c->adap.dev.parent = &pdev->dev;
  648. i2c->adap.owner = THIS_MODULE;
  649. i2c->adap.algo = &mtk_i2c_algorithm;
  650. i2c->adap.quirks = i2c->dev_comp->quirks;
  651. i2c->adap.timeout = 2 * HZ;
  652. i2c->adap.retries = 1;
  653. ret = mtk_i2c_parse_dt(pdev->dev.of_node, i2c);
  654. if (ret)
  655. return -EINVAL;
  656. if (i2c->dev_comp->timing_adjust)
  657. i2c->clk_src_div *= I2C_DEFAULT_CLK_DIV;
  658. if (i2c->have_pmic && !i2c->dev_comp->pmic_i2c)
  659. return -EINVAL;
  660. i2c->clk_main = devm_clk_get(&pdev->dev, "main");
  661. if (IS_ERR(i2c->clk_main)) {
  662. dev_err(&pdev->dev, "cannot get main clock\n");
  663. return PTR_ERR(i2c->clk_main);
  664. }
  665. i2c->clk_dma = devm_clk_get(&pdev->dev, "dma");
  666. if (IS_ERR(i2c->clk_dma)) {
  667. dev_err(&pdev->dev, "cannot get dma clock\n");
  668. return PTR_ERR(i2c->clk_dma);
  669. }
  670. clk = i2c->clk_main;
  671. if (i2c->have_pmic) {
  672. i2c->clk_pmic = devm_clk_get(&pdev->dev, "pmic");
  673. if (IS_ERR(i2c->clk_pmic)) {
  674. dev_err(&pdev->dev, "cannot get pmic clock\n");
  675. return PTR_ERR(i2c->clk_pmic);
  676. }
  677. clk = i2c->clk_pmic;
  678. }
  679. strlcpy(i2c->adap.name, I2C_DRV_NAME, sizeof(i2c->adap.name));
  680. ret = mtk_i2c_set_speed(i2c, clk_get_rate(clk));
  681. if (ret) {
  682. dev_err(&pdev->dev, "Failed to set the speed.\n");
  683. return -EINVAL;
  684. }
  685. if (i2c->dev_comp->support_33bits) {
  686. ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(33));
  687. if (ret) {
  688. dev_err(&pdev->dev, "dma_set_mask return error.\n");
  689. return ret;
  690. }
  691. }
  692. ret = mtk_i2c_clock_enable(i2c);
  693. if (ret) {
  694. dev_err(&pdev->dev, "clock enable failed!\n");
  695. return ret;
  696. }
  697. mtk_i2c_init_hw(i2c);
  698. mtk_i2c_clock_disable(i2c);
  699. ret = devm_request_irq(&pdev->dev, irq, mtk_i2c_irq,
  700. IRQF_TRIGGER_NONE, I2C_DRV_NAME, i2c);
  701. if (ret < 0) {
  702. dev_err(&pdev->dev,
  703. "Request I2C IRQ %d fail\n", irq);
  704. return ret;
  705. }
  706. i2c_set_adapdata(&i2c->adap, i2c);
  707. ret = i2c_add_adapter(&i2c->adap);
  708. if (ret)
  709. return ret;
  710. platform_set_drvdata(pdev, i2c);
  711. return 0;
  712. }
  713. static int mtk_i2c_remove(struct platform_device *pdev)
  714. {
  715. struct mtk_i2c *i2c = platform_get_drvdata(pdev);
  716. i2c_del_adapter(&i2c->adap);
  717. return 0;
  718. }
  719. #ifdef CONFIG_PM_SLEEP
  720. static int mtk_i2c_resume(struct device *dev)
  721. {
  722. int ret;
  723. struct mtk_i2c *i2c = dev_get_drvdata(dev);
  724. ret = mtk_i2c_clock_enable(i2c);
  725. if (ret) {
  726. dev_err(dev, "clock enable failed!\n");
  727. return ret;
  728. }
  729. mtk_i2c_init_hw(i2c);
  730. mtk_i2c_clock_disable(i2c);
  731. return 0;
  732. }
  733. #endif
  734. static const struct dev_pm_ops mtk_i2c_pm = {
  735. SET_SYSTEM_SLEEP_PM_OPS(NULL, mtk_i2c_resume)
  736. };
  737. static struct platform_driver mtk_i2c_driver = {
  738. .probe = mtk_i2c_probe,
  739. .remove = mtk_i2c_remove,
  740. .driver = {
  741. .name = I2C_DRV_NAME,
  742. .pm = &mtk_i2c_pm,
  743. .of_match_table = of_match_ptr(mtk_i2c_of_match),
  744. },
  745. };
  746. module_platform_driver(mtk_i2c_driver);
  747. MODULE_LICENSE("GPL v2");
  748. MODULE_DESCRIPTION("MediaTek I2C Bus Driver");
  749. MODULE_AUTHOR("Xudong Chen <xudong.chen@mediatek.com>");