i2c-aspeed.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952
  1. /*
  2. * Aspeed 24XX/25XX I2C Controller.
  3. *
  4. * Copyright (C) 2012-2017 ASPEED Technology Inc.
  5. * Copyright 2017 IBM Corporation
  6. * Copyright 2017 Google, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/completion.h>
  14. #include <linux/err.h>
  15. #include <linux/errno.h>
  16. #include <linux/i2c.h>
  17. #include <linux/init.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/io.h>
  20. #include <linux/irq.h>
  21. #include <linux/irqchip/chained_irq.h>
  22. #include <linux/irqdomain.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/of_address.h>
  26. #include <linux/of_irq.h>
  27. #include <linux/of_platform.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/reset.h>
  30. #include <linux/slab.h>
  31. /* I2C Register */
  32. #define ASPEED_I2C_FUN_CTRL_REG 0x00
  33. #define ASPEED_I2C_AC_TIMING_REG1 0x04
  34. #define ASPEED_I2C_AC_TIMING_REG2 0x08
  35. #define ASPEED_I2C_INTR_CTRL_REG 0x0c
  36. #define ASPEED_I2C_INTR_STS_REG 0x10
  37. #define ASPEED_I2C_CMD_REG 0x14
  38. #define ASPEED_I2C_DEV_ADDR_REG 0x18
  39. #define ASPEED_I2C_BYTE_BUF_REG 0x20
  40. /* Global Register Definition */
  41. /* 0x00 : I2C Interrupt Status Register */
  42. /* 0x08 : I2C Interrupt Target Assignment */
  43. /* Device Register Definition */
  44. /* 0x00 : I2CD Function Control Register */
  45. #define ASPEED_I2CD_MULTI_MASTER_DIS BIT(15)
  46. #define ASPEED_I2CD_SDA_DRIVE_1T_EN BIT(8)
  47. #define ASPEED_I2CD_M_SDA_DRIVE_1T_EN BIT(7)
  48. #define ASPEED_I2CD_M_HIGH_SPEED_EN BIT(6)
  49. #define ASPEED_I2CD_SLAVE_EN BIT(1)
  50. #define ASPEED_I2CD_MASTER_EN BIT(0)
  51. /* 0x04 : I2CD Clock and AC Timing Control Register #1 */
  52. #define ASPEED_I2CD_TIME_TBUF_MASK GENMASK(31, 28)
  53. #define ASPEED_I2CD_TIME_THDSTA_MASK GENMASK(27, 24)
  54. #define ASPEED_I2CD_TIME_TACST_MASK GENMASK(23, 20)
  55. #define ASPEED_I2CD_TIME_SCL_HIGH_SHIFT 16
  56. #define ASPEED_I2CD_TIME_SCL_HIGH_MASK GENMASK(19, 16)
  57. #define ASPEED_I2CD_TIME_SCL_LOW_SHIFT 12
  58. #define ASPEED_I2CD_TIME_SCL_LOW_MASK GENMASK(15, 12)
  59. #define ASPEED_I2CD_TIME_BASE_DIVISOR_MASK GENMASK(3, 0)
  60. #define ASPEED_I2CD_TIME_SCL_REG_MAX GENMASK(3, 0)
  61. /* 0x08 : I2CD Clock and AC Timing Control Register #2 */
  62. #define ASPEED_NO_TIMEOUT_CTRL 0
  63. /* 0x0c : I2CD Interrupt Control Register &
  64. * 0x10 : I2CD Interrupt Status Register
  65. *
  66. * These share bit definitions, so use the same values for the enable &
  67. * status bits.
  68. */
  69. #define ASPEED_I2CD_INTR_SDA_DL_TIMEOUT BIT(14)
  70. #define ASPEED_I2CD_INTR_BUS_RECOVER_DONE BIT(13)
  71. #define ASPEED_I2CD_INTR_SLAVE_MATCH BIT(7)
  72. #define ASPEED_I2CD_INTR_SCL_TIMEOUT BIT(6)
  73. #define ASPEED_I2CD_INTR_ABNORMAL BIT(5)
  74. #define ASPEED_I2CD_INTR_NORMAL_STOP BIT(4)
  75. #define ASPEED_I2CD_INTR_ARBIT_LOSS BIT(3)
  76. #define ASPEED_I2CD_INTR_RX_DONE BIT(2)
  77. #define ASPEED_I2CD_INTR_TX_NAK BIT(1)
  78. #define ASPEED_I2CD_INTR_TX_ACK BIT(0)
  79. #define ASPEED_I2CD_INTR_ALL \
  80. (ASPEED_I2CD_INTR_SDA_DL_TIMEOUT | \
  81. ASPEED_I2CD_INTR_BUS_RECOVER_DONE | \
  82. ASPEED_I2CD_INTR_SCL_TIMEOUT | \
  83. ASPEED_I2CD_INTR_ABNORMAL | \
  84. ASPEED_I2CD_INTR_NORMAL_STOP | \
  85. ASPEED_I2CD_INTR_ARBIT_LOSS | \
  86. ASPEED_I2CD_INTR_RX_DONE | \
  87. ASPEED_I2CD_INTR_TX_NAK | \
  88. ASPEED_I2CD_INTR_TX_ACK)
  89. /* 0x14 : I2CD Command/Status Register */
  90. #define ASPEED_I2CD_SCL_LINE_STS BIT(18)
  91. #define ASPEED_I2CD_SDA_LINE_STS BIT(17)
  92. #define ASPEED_I2CD_BUS_BUSY_STS BIT(16)
  93. #define ASPEED_I2CD_BUS_RECOVER_CMD BIT(11)
  94. /* Command Bit */
  95. #define ASPEED_I2CD_M_STOP_CMD BIT(5)
  96. #define ASPEED_I2CD_M_S_RX_CMD_LAST BIT(4)
  97. #define ASPEED_I2CD_M_RX_CMD BIT(3)
  98. #define ASPEED_I2CD_S_TX_CMD BIT(2)
  99. #define ASPEED_I2CD_M_TX_CMD BIT(1)
  100. #define ASPEED_I2CD_M_START_CMD BIT(0)
  101. /* 0x18 : I2CD Slave Device Address Register */
  102. #define ASPEED_I2CD_DEV_ADDR_MASK GENMASK(6, 0)
  103. enum aspeed_i2c_master_state {
  104. ASPEED_I2C_MASTER_INACTIVE,
  105. ASPEED_I2C_MASTER_START,
  106. ASPEED_I2C_MASTER_TX_FIRST,
  107. ASPEED_I2C_MASTER_TX,
  108. ASPEED_I2C_MASTER_RX_FIRST,
  109. ASPEED_I2C_MASTER_RX,
  110. ASPEED_I2C_MASTER_STOP,
  111. };
  112. enum aspeed_i2c_slave_state {
  113. ASPEED_I2C_SLAVE_STOP,
  114. ASPEED_I2C_SLAVE_START,
  115. ASPEED_I2C_SLAVE_READ_REQUESTED,
  116. ASPEED_I2C_SLAVE_READ_PROCESSED,
  117. ASPEED_I2C_SLAVE_WRITE_REQUESTED,
  118. ASPEED_I2C_SLAVE_WRITE_RECEIVED,
  119. };
  120. struct aspeed_i2c_bus {
  121. struct i2c_adapter adap;
  122. struct device *dev;
  123. void __iomem *base;
  124. struct reset_control *rst;
  125. /* Synchronizes I/O mem access to base. */
  126. spinlock_t lock;
  127. struct completion cmd_complete;
  128. u32 (*get_clk_reg_val)(u32 divisor);
  129. unsigned long parent_clk_frequency;
  130. u32 bus_frequency;
  131. /* Transaction state. */
  132. enum aspeed_i2c_master_state master_state;
  133. struct i2c_msg *msgs;
  134. size_t buf_index;
  135. size_t msgs_index;
  136. size_t msgs_count;
  137. bool send_stop;
  138. int cmd_err;
  139. /* Protected only by i2c_lock_bus */
  140. int master_xfer_result;
  141. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  142. struct i2c_client *slave;
  143. enum aspeed_i2c_slave_state slave_state;
  144. #endif /* CONFIG_I2C_SLAVE */
  145. };
  146. static int aspeed_i2c_reset(struct aspeed_i2c_bus *bus);
  147. static int aspeed_i2c_recover_bus(struct aspeed_i2c_bus *bus)
  148. {
  149. unsigned long time_left, flags;
  150. int ret = 0;
  151. u32 command;
  152. spin_lock_irqsave(&bus->lock, flags);
  153. command = readl(bus->base + ASPEED_I2C_CMD_REG);
  154. if (command & ASPEED_I2CD_SDA_LINE_STS) {
  155. /* Bus is idle: no recovery needed. */
  156. if (command & ASPEED_I2CD_SCL_LINE_STS)
  157. goto out;
  158. dev_dbg(bus->dev, "SCL hung (state %x), attempting recovery\n",
  159. command);
  160. reinit_completion(&bus->cmd_complete);
  161. writel(ASPEED_I2CD_M_STOP_CMD, bus->base + ASPEED_I2C_CMD_REG);
  162. spin_unlock_irqrestore(&bus->lock, flags);
  163. time_left = wait_for_completion_timeout(
  164. &bus->cmd_complete, bus->adap.timeout);
  165. spin_lock_irqsave(&bus->lock, flags);
  166. if (time_left == 0)
  167. goto reset_out;
  168. else if (bus->cmd_err)
  169. goto reset_out;
  170. /* Recovery failed. */
  171. else if (!(readl(bus->base + ASPEED_I2C_CMD_REG) &
  172. ASPEED_I2CD_SCL_LINE_STS))
  173. goto reset_out;
  174. /* Bus error. */
  175. } else {
  176. dev_dbg(bus->dev, "SDA hung (state %x), attempting recovery\n",
  177. command);
  178. reinit_completion(&bus->cmd_complete);
  179. /* Writes 1 to 8 SCL clock cycles until SDA is released. */
  180. writel(ASPEED_I2CD_BUS_RECOVER_CMD,
  181. bus->base + ASPEED_I2C_CMD_REG);
  182. spin_unlock_irqrestore(&bus->lock, flags);
  183. time_left = wait_for_completion_timeout(
  184. &bus->cmd_complete, bus->adap.timeout);
  185. spin_lock_irqsave(&bus->lock, flags);
  186. if (time_left == 0)
  187. goto reset_out;
  188. else if (bus->cmd_err)
  189. goto reset_out;
  190. /* Recovery failed. */
  191. else if (!(readl(bus->base + ASPEED_I2C_CMD_REG) &
  192. ASPEED_I2CD_SDA_LINE_STS))
  193. goto reset_out;
  194. }
  195. out:
  196. spin_unlock_irqrestore(&bus->lock, flags);
  197. return ret;
  198. reset_out:
  199. spin_unlock_irqrestore(&bus->lock, flags);
  200. return aspeed_i2c_reset(bus);
  201. }
  202. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  203. static bool aspeed_i2c_slave_irq(struct aspeed_i2c_bus *bus)
  204. {
  205. u32 command, irq_status, status_ack = 0;
  206. struct i2c_client *slave = bus->slave;
  207. bool irq_handled = true;
  208. u8 value;
  209. if (!slave) {
  210. irq_handled = false;
  211. goto out;
  212. }
  213. command = readl(bus->base + ASPEED_I2C_CMD_REG);
  214. irq_status = readl(bus->base + ASPEED_I2C_INTR_STS_REG);
  215. /* Slave was requested, restart state machine. */
  216. if (irq_status & ASPEED_I2CD_INTR_SLAVE_MATCH) {
  217. status_ack |= ASPEED_I2CD_INTR_SLAVE_MATCH;
  218. bus->slave_state = ASPEED_I2C_SLAVE_START;
  219. }
  220. /* Slave is not currently active, irq was for someone else. */
  221. if (bus->slave_state == ASPEED_I2C_SLAVE_STOP) {
  222. irq_handled = false;
  223. goto out;
  224. }
  225. dev_dbg(bus->dev, "slave irq status 0x%08x, cmd 0x%08x\n",
  226. irq_status, command);
  227. /* Slave was sent something. */
  228. if (irq_status & ASPEED_I2CD_INTR_RX_DONE) {
  229. value = readl(bus->base + ASPEED_I2C_BYTE_BUF_REG) >> 8;
  230. /* Handle address frame. */
  231. if (bus->slave_state == ASPEED_I2C_SLAVE_START) {
  232. if (value & 0x1)
  233. bus->slave_state =
  234. ASPEED_I2C_SLAVE_READ_REQUESTED;
  235. else
  236. bus->slave_state =
  237. ASPEED_I2C_SLAVE_WRITE_REQUESTED;
  238. }
  239. status_ack |= ASPEED_I2CD_INTR_RX_DONE;
  240. }
  241. /* Slave was asked to stop. */
  242. if (irq_status & ASPEED_I2CD_INTR_NORMAL_STOP) {
  243. status_ack |= ASPEED_I2CD_INTR_NORMAL_STOP;
  244. bus->slave_state = ASPEED_I2C_SLAVE_STOP;
  245. }
  246. if (irq_status & ASPEED_I2CD_INTR_TX_NAK) {
  247. status_ack |= ASPEED_I2CD_INTR_TX_NAK;
  248. bus->slave_state = ASPEED_I2C_SLAVE_STOP;
  249. }
  250. switch (bus->slave_state) {
  251. case ASPEED_I2C_SLAVE_READ_REQUESTED:
  252. if (irq_status & ASPEED_I2CD_INTR_TX_ACK)
  253. dev_err(bus->dev, "Unexpected ACK on read request.\n");
  254. bus->slave_state = ASPEED_I2C_SLAVE_READ_PROCESSED;
  255. i2c_slave_event(slave, I2C_SLAVE_READ_REQUESTED, &value);
  256. writel(value, bus->base + ASPEED_I2C_BYTE_BUF_REG);
  257. writel(ASPEED_I2CD_S_TX_CMD, bus->base + ASPEED_I2C_CMD_REG);
  258. break;
  259. case ASPEED_I2C_SLAVE_READ_PROCESSED:
  260. status_ack |= ASPEED_I2CD_INTR_TX_ACK;
  261. if (!(irq_status & ASPEED_I2CD_INTR_TX_ACK))
  262. dev_err(bus->dev,
  263. "Expected ACK after processed read.\n");
  264. i2c_slave_event(slave, I2C_SLAVE_READ_PROCESSED, &value);
  265. writel(value, bus->base + ASPEED_I2C_BYTE_BUF_REG);
  266. writel(ASPEED_I2CD_S_TX_CMD, bus->base + ASPEED_I2C_CMD_REG);
  267. break;
  268. case ASPEED_I2C_SLAVE_WRITE_REQUESTED:
  269. bus->slave_state = ASPEED_I2C_SLAVE_WRITE_RECEIVED;
  270. i2c_slave_event(slave, I2C_SLAVE_WRITE_REQUESTED, &value);
  271. break;
  272. case ASPEED_I2C_SLAVE_WRITE_RECEIVED:
  273. i2c_slave_event(slave, I2C_SLAVE_WRITE_RECEIVED, &value);
  274. break;
  275. case ASPEED_I2C_SLAVE_STOP:
  276. i2c_slave_event(slave, I2C_SLAVE_STOP, &value);
  277. break;
  278. default:
  279. dev_err(bus->dev, "unhandled slave_state: %d\n",
  280. bus->slave_state);
  281. break;
  282. }
  283. if (status_ack != irq_status)
  284. dev_err(bus->dev,
  285. "irq handled != irq. expected %x, but was %x\n",
  286. irq_status, status_ack);
  287. writel(status_ack, bus->base + ASPEED_I2C_INTR_STS_REG);
  288. out:
  289. return irq_handled;
  290. }
  291. #endif /* CONFIG_I2C_SLAVE */
  292. /* precondition: bus.lock has been acquired. */
  293. static void aspeed_i2c_do_start(struct aspeed_i2c_bus *bus)
  294. {
  295. u32 command = ASPEED_I2CD_M_START_CMD | ASPEED_I2CD_M_TX_CMD;
  296. struct i2c_msg *msg = &bus->msgs[bus->msgs_index];
  297. u8 slave_addr = i2c_8bit_addr_from_msg(msg);
  298. bus->master_state = ASPEED_I2C_MASTER_START;
  299. bus->buf_index = 0;
  300. if (msg->flags & I2C_M_RD) {
  301. command |= ASPEED_I2CD_M_RX_CMD;
  302. /* Need to let the hardware know to NACK after RX. */
  303. if (msg->len == 1 && !(msg->flags & I2C_M_RECV_LEN))
  304. command |= ASPEED_I2CD_M_S_RX_CMD_LAST;
  305. }
  306. writel(slave_addr, bus->base + ASPEED_I2C_BYTE_BUF_REG);
  307. writel(command, bus->base + ASPEED_I2C_CMD_REG);
  308. }
  309. /* precondition: bus.lock has been acquired. */
  310. static void aspeed_i2c_do_stop(struct aspeed_i2c_bus *bus)
  311. {
  312. bus->master_state = ASPEED_I2C_MASTER_STOP;
  313. writel(ASPEED_I2CD_M_STOP_CMD, bus->base + ASPEED_I2C_CMD_REG);
  314. }
  315. /* precondition: bus.lock has been acquired. */
  316. static void aspeed_i2c_next_msg_or_stop(struct aspeed_i2c_bus *bus)
  317. {
  318. if (bus->msgs_index + 1 < bus->msgs_count) {
  319. bus->msgs_index++;
  320. aspeed_i2c_do_start(bus);
  321. } else {
  322. aspeed_i2c_do_stop(bus);
  323. }
  324. }
  325. static int aspeed_i2c_is_irq_error(u32 irq_status)
  326. {
  327. if (irq_status & ASPEED_I2CD_INTR_ARBIT_LOSS)
  328. return -EAGAIN;
  329. if (irq_status & (ASPEED_I2CD_INTR_SDA_DL_TIMEOUT |
  330. ASPEED_I2CD_INTR_SCL_TIMEOUT))
  331. return -EBUSY;
  332. if (irq_status & (ASPEED_I2CD_INTR_ABNORMAL))
  333. return -EPROTO;
  334. return 0;
  335. }
  336. static bool aspeed_i2c_master_irq(struct aspeed_i2c_bus *bus)
  337. {
  338. u32 irq_status, status_ack = 0, command = 0;
  339. struct i2c_msg *msg;
  340. u8 recv_byte;
  341. int ret;
  342. irq_status = readl(bus->base + ASPEED_I2C_INTR_STS_REG);
  343. /* Ack all interrupt bits. */
  344. writel(irq_status, bus->base + ASPEED_I2C_INTR_STS_REG);
  345. if (irq_status & ASPEED_I2CD_INTR_BUS_RECOVER_DONE) {
  346. bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
  347. status_ack |= ASPEED_I2CD_INTR_BUS_RECOVER_DONE;
  348. goto out_complete;
  349. }
  350. /*
  351. * We encountered an interrupt that reports an error: the hardware
  352. * should clear the command queue effectively taking us back to the
  353. * INACTIVE state.
  354. */
  355. ret = aspeed_i2c_is_irq_error(irq_status);
  356. if (ret < 0) {
  357. dev_dbg(bus->dev, "received error interrupt: 0x%08x\n",
  358. irq_status);
  359. bus->cmd_err = ret;
  360. bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
  361. goto out_complete;
  362. }
  363. /* We are in an invalid state; reset bus to a known state. */
  364. if (!bus->msgs) {
  365. dev_err(bus->dev, "bus in unknown state\n");
  366. bus->cmd_err = -EIO;
  367. if (bus->master_state != ASPEED_I2C_MASTER_STOP)
  368. aspeed_i2c_do_stop(bus);
  369. goto out_no_complete;
  370. }
  371. msg = &bus->msgs[bus->msgs_index];
  372. /*
  373. * START is a special case because we still have to handle a subsequent
  374. * TX or RX immediately after we handle it, so we handle it here and
  375. * then update the state and handle the new state below.
  376. */
  377. if (bus->master_state == ASPEED_I2C_MASTER_START) {
  378. if (unlikely(!(irq_status & ASPEED_I2CD_INTR_TX_ACK))) {
  379. pr_devel("no slave present at %02x\n", msg->addr);
  380. status_ack |= ASPEED_I2CD_INTR_TX_NAK;
  381. bus->cmd_err = -ENXIO;
  382. aspeed_i2c_do_stop(bus);
  383. goto out_no_complete;
  384. }
  385. status_ack |= ASPEED_I2CD_INTR_TX_ACK;
  386. if (msg->len == 0) { /* SMBUS_QUICK */
  387. aspeed_i2c_do_stop(bus);
  388. goto out_no_complete;
  389. }
  390. if (msg->flags & I2C_M_RD)
  391. bus->master_state = ASPEED_I2C_MASTER_RX_FIRST;
  392. else
  393. bus->master_state = ASPEED_I2C_MASTER_TX_FIRST;
  394. }
  395. switch (bus->master_state) {
  396. case ASPEED_I2C_MASTER_TX:
  397. if (unlikely(irq_status & ASPEED_I2CD_INTR_TX_NAK)) {
  398. dev_dbg(bus->dev, "slave NACKed TX\n");
  399. status_ack |= ASPEED_I2CD_INTR_TX_NAK;
  400. goto error_and_stop;
  401. } else if (unlikely(!(irq_status & ASPEED_I2CD_INTR_TX_ACK))) {
  402. dev_err(bus->dev, "slave failed to ACK TX\n");
  403. goto error_and_stop;
  404. }
  405. status_ack |= ASPEED_I2CD_INTR_TX_ACK;
  406. /* fallthrough intended */
  407. case ASPEED_I2C_MASTER_TX_FIRST:
  408. if (bus->buf_index < msg->len) {
  409. bus->master_state = ASPEED_I2C_MASTER_TX;
  410. writel(msg->buf[bus->buf_index++],
  411. bus->base + ASPEED_I2C_BYTE_BUF_REG);
  412. writel(ASPEED_I2CD_M_TX_CMD,
  413. bus->base + ASPEED_I2C_CMD_REG);
  414. } else {
  415. aspeed_i2c_next_msg_or_stop(bus);
  416. }
  417. goto out_no_complete;
  418. case ASPEED_I2C_MASTER_RX_FIRST:
  419. /* RX may not have completed yet (only address cycle) */
  420. if (!(irq_status & ASPEED_I2CD_INTR_RX_DONE))
  421. goto out_no_complete;
  422. /* fallthrough intended */
  423. case ASPEED_I2C_MASTER_RX:
  424. if (unlikely(!(irq_status & ASPEED_I2CD_INTR_RX_DONE))) {
  425. dev_err(bus->dev, "master failed to RX\n");
  426. goto error_and_stop;
  427. }
  428. status_ack |= ASPEED_I2CD_INTR_RX_DONE;
  429. recv_byte = readl(bus->base + ASPEED_I2C_BYTE_BUF_REG) >> 8;
  430. msg->buf[bus->buf_index++] = recv_byte;
  431. if (msg->flags & I2C_M_RECV_LEN) {
  432. if (unlikely(recv_byte > I2C_SMBUS_BLOCK_MAX)) {
  433. bus->cmd_err = -EPROTO;
  434. aspeed_i2c_do_stop(bus);
  435. goto out_no_complete;
  436. }
  437. msg->len = recv_byte +
  438. ((msg->flags & I2C_CLIENT_PEC) ? 2 : 1);
  439. msg->flags &= ~I2C_M_RECV_LEN;
  440. }
  441. if (bus->buf_index < msg->len) {
  442. bus->master_state = ASPEED_I2C_MASTER_RX;
  443. command = ASPEED_I2CD_M_RX_CMD;
  444. if (bus->buf_index + 1 == msg->len)
  445. command |= ASPEED_I2CD_M_S_RX_CMD_LAST;
  446. writel(command, bus->base + ASPEED_I2C_CMD_REG);
  447. } else {
  448. aspeed_i2c_next_msg_or_stop(bus);
  449. }
  450. goto out_no_complete;
  451. case ASPEED_I2C_MASTER_STOP:
  452. if (unlikely(!(irq_status & ASPEED_I2CD_INTR_NORMAL_STOP))) {
  453. dev_err(bus->dev, "master failed to STOP\n");
  454. bus->cmd_err = -EIO;
  455. /* Do not STOP as we have already tried. */
  456. } else {
  457. status_ack |= ASPEED_I2CD_INTR_NORMAL_STOP;
  458. }
  459. bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
  460. goto out_complete;
  461. case ASPEED_I2C_MASTER_INACTIVE:
  462. dev_err(bus->dev,
  463. "master received interrupt 0x%08x, but is inactive\n",
  464. irq_status);
  465. bus->cmd_err = -EIO;
  466. /* Do not STOP as we should be inactive. */
  467. goto out_complete;
  468. default:
  469. WARN(1, "unknown master state\n");
  470. bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
  471. bus->cmd_err = -EINVAL;
  472. goto out_complete;
  473. }
  474. error_and_stop:
  475. bus->cmd_err = -EIO;
  476. aspeed_i2c_do_stop(bus);
  477. goto out_no_complete;
  478. out_complete:
  479. bus->msgs = NULL;
  480. if (bus->cmd_err)
  481. bus->master_xfer_result = bus->cmd_err;
  482. else
  483. bus->master_xfer_result = bus->msgs_index + 1;
  484. complete(&bus->cmd_complete);
  485. out_no_complete:
  486. if (irq_status != status_ack)
  487. dev_err(bus->dev,
  488. "irq handled != irq. expected 0x%08x, but was 0x%08x\n",
  489. irq_status, status_ack);
  490. return !!irq_status;
  491. }
  492. static irqreturn_t aspeed_i2c_bus_irq(int irq, void *dev_id)
  493. {
  494. struct aspeed_i2c_bus *bus = dev_id;
  495. bool ret;
  496. spin_lock(&bus->lock);
  497. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  498. if (aspeed_i2c_slave_irq(bus)) {
  499. dev_dbg(bus->dev, "irq handled by slave.\n");
  500. ret = true;
  501. goto out;
  502. }
  503. #endif /* CONFIG_I2C_SLAVE */
  504. ret = aspeed_i2c_master_irq(bus);
  505. out:
  506. spin_unlock(&bus->lock);
  507. return ret ? IRQ_HANDLED : IRQ_NONE;
  508. }
  509. static int aspeed_i2c_master_xfer(struct i2c_adapter *adap,
  510. struct i2c_msg *msgs, int num)
  511. {
  512. struct aspeed_i2c_bus *bus = i2c_get_adapdata(adap);
  513. unsigned long time_left, flags;
  514. int ret = 0;
  515. spin_lock_irqsave(&bus->lock, flags);
  516. bus->cmd_err = 0;
  517. /* If bus is busy, attempt recovery. We assume a single master
  518. * environment.
  519. */
  520. if (readl(bus->base + ASPEED_I2C_CMD_REG) & ASPEED_I2CD_BUS_BUSY_STS) {
  521. spin_unlock_irqrestore(&bus->lock, flags);
  522. ret = aspeed_i2c_recover_bus(bus);
  523. if (ret)
  524. return ret;
  525. spin_lock_irqsave(&bus->lock, flags);
  526. }
  527. bus->cmd_err = 0;
  528. bus->msgs = msgs;
  529. bus->msgs_index = 0;
  530. bus->msgs_count = num;
  531. reinit_completion(&bus->cmd_complete);
  532. aspeed_i2c_do_start(bus);
  533. spin_unlock_irqrestore(&bus->lock, flags);
  534. time_left = wait_for_completion_timeout(&bus->cmd_complete,
  535. bus->adap.timeout);
  536. if (time_left == 0)
  537. return -ETIMEDOUT;
  538. else
  539. return bus->master_xfer_result;
  540. }
  541. static u32 aspeed_i2c_functionality(struct i2c_adapter *adap)
  542. {
  543. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_SMBUS_BLOCK_DATA;
  544. }
  545. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  546. /* precondition: bus.lock has been acquired. */
  547. static void __aspeed_i2c_reg_slave(struct aspeed_i2c_bus *bus, u16 slave_addr)
  548. {
  549. u32 addr_reg_val, func_ctrl_reg_val;
  550. /* Set slave addr. */
  551. addr_reg_val = readl(bus->base + ASPEED_I2C_DEV_ADDR_REG);
  552. addr_reg_val &= ~ASPEED_I2CD_DEV_ADDR_MASK;
  553. addr_reg_val |= slave_addr & ASPEED_I2CD_DEV_ADDR_MASK;
  554. writel(addr_reg_val, bus->base + ASPEED_I2C_DEV_ADDR_REG);
  555. /* Turn on slave mode. */
  556. func_ctrl_reg_val = readl(bus->base + ASPEED_I2C_FUN_CTRL_REG);
  557. func_ctrl_reg_val |= ASPEED_I2CD_SLAVE_EN;
  558. writel(func_ctrl_reg_val, bus->base + ASPEED_I2C_FUN_CTRL_REG);
  559. }
  560. static int aspeed_i2c_reg_slave(struct i2c_client *client)
  561. {
  562. struct aspeed_i2c_bus *bus = i2c_get_adapdata(client->adapter);
  563. unsigned long flags;
  564. spin_lock_irqsave(&bus->lock, flags);
  565. if (bus->slave) {
  566. spin_unlock_irqrestore(&bus->lock, flags);
  567. return -EINVAL;
  568. }
  569. __aspeed_i2c_reg_slave(bus, client->addr);
  570. bus->slave = client;
  571. bus->slave_state = ASPEED_I2C_SLAVE_STOP;
  572. spin_unlock_irqrestore(&bus->lock, flags);
  573. return 0;
  574. }
  575. static int aspeed_i2c_unreg_slave(struct i2c_client *client)
  576. {
  577. struct aspeed_i2c_bus *bus = i2c_get_adapdata(client->adapter);
  578. u32 func_ctrl_reg_val;
  579. unsigned long flags;
  580. spin_lock_irqsave(&bus->lock, flags);
  581. if (!bus->slave) {
  582. spin_unlock_irqrestore(&bus->lock, flags);
  583. return -EINVAL;
  584. }
  585. /* Turn off slave mode. */
  586. func_ctrl_reg_val = readl(bus->base + ASPEED_I2C_FUN_CTRL_REG);
  587. func_ctrl_reg_val &= ~ASPEED_I2CD_SLAVE_EN;
  588. writel(func_ctrl_reg_val, bus->base + ASPEED_I2C_FUN_CTRL_REG);
  589. bus->slave = NULL;
  590. spin_unlock_irqrestore(&bus->lock, flags);
  591. return 0;
  592. }
  593. #endif /* CONFIG_I2C_SLAVE */
  594. static const struct i2c_algorithm aspeed_i2c_algo = {
  595. .master_xfer = aspeed_i2c_master_xfer,
  596. .functionality = aspeed_i2c_functionality,
  597. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  598. .reg_slave = aspeed_i2c_reg_slave,
  599. .unreg_slave = aspeed_i2c_unreg_slave,
  600. #endif /* CONFIG_I2C_SLAVE */
  601. };
  602. static u32 aspeed_i2c_get_clk_reg_val(u32 clk_high_low_max, u32 divisor)
  603. {
  604. u32 base_clk, clk_high, clk_low, tmp;
  605. /*
  606. * The actual clock frequency of SCL is:
  607. * SCL_freq = APB_freq / (base_freq * (SCL_high + SCL_low))
  608. * = APB_freq / divisor
  609. * where base_freq is a programmable clock divider; its value is
  610. * base_freq = 1 << base_clk
  611. * SCL_high is the number of base_freq clock cycles that SCL stays high
  612. * and SCL_low is the number of base_freq clock cycles that SCL stays
  613. * low for a period of SCL.
  614. * The actual register has a minimum SCL_high and SCL_low minimum of 1;
  615. * thus, they start counting at zero. So
  616. * SCL_high = clk_high + 1
  617. * SCL_low = clk_low + 1
  618. * Thus,
  619. * SCL_freq = APB_freq /
  620. * ((1 << base_clk) * (clk_high + 1 + clk_low + 1))
  621. * The documentation recommends clk_high >= clk_high_max / 2 and
  622. * clk_low >= clk_low_max / 2 - 1 when possible; this last constraint
  623. * gives us the following solution:
  624. */
  625. base_clk = divisor > clk_high_low_max ?
  626. ilog2((divisor - 1) / clk_high_low_max) + 1 : 0;
  627. tmp = (divisor + (1 << base_clk) - 1) >> base_clk;
  628. clk_low = tmp / 2;
  629. clk_high = tmp - clk_low;
  630. if (clk_high)
  631. clk_high--;
  632. if (clk_low)
  633. clk_low--;
  634. return ((clk_high << ASPEED_I2CD_TIME_SCL_HIGH_SHIFT)
  635. & ASPEED_I2CD_TIME_SCL_HIGH_MASK)
  636. | ((clk_low << ASPEED_I2CD_TIME_SCL_LOW_SHIFT)
  637. & ASPEED_I2CD_TIME_SCL_LOW_MASK)
  638. | (base_clk & ASPEED_I2CD_TIME_BASE_DIVISOR_MASK);
  639. }
  640. static u32 aspeed_i2c_24xx_get_clk_reg_val(u32 divisor)
  641. {
  642. /*
  643. * clk_high and clk_low are each 3 bits wide, so each can hold a max
  644. * value of 8 giving a clk_high_low_max of 16.
  645. */
  646. return aspeed_i2c_get_clk_reg_val(16, divisor);
  647. }
  648. static u32 aspeed_i2c_25xx_get_clk_reg_val(u32 divisor)
  649. {
  650. /*
  651. * clk_high and clk_low are each 4 bits wide, so each can hold a max
  652. * value of 16 giving a clk_high_low_max of 32.
  653. */
  654. return aspeed_i2c_get_clk_reg_val(32, divisor);
  655. }
  656. /* precondition: bus.lock has been acquired. */
  657. static int aspeed_i2c_init_clk(struct aspeed_i2c_bus *bus)
  658. {
  659. u32 divisor, clk_reg_val;
  660. divisor = DIV_ROUND_UP(bus->parent_clk_frequency, bus->bus_frequency);
  661. clk_reg_val = readl(bus->base + ASPEED_I2C_AC_TIMING_REG1);
  662. clk_reg_val &= (ASPEED_I2CD_TIME_TBUF_MASK |
  663. ASPEED_I2CD_TIME_THDSTA_MASK |
  664. ASPEED_I2CD_TIME_TACST_MASK);
  665. clk_reg_val |= bus->get_clk_reg_val(divisor);
  666. writel(clk_reg_val, bus->base + ASPEED_I2C_AC_TIMING_REG1);
  667. writel(ASPEED_NO_TIMEOUT_CTRL, bus->base + ASPEED_I2C_AC_TIMING_REG2);
  668. return 0;
  669. }
  670. /* precondition: bus.lock has been acquired. */
  671. static int aspeed_i2c_init(struct aspeed_i2c_bus *bus,
  672. struct platform_device *pdev)
  673. {
  674. u32 fun_ctrl_reg = ASPEED_I2CD_MASTER_EN;
  675. int ret;
  676. /* Disable everything. */
  677. writel(0, bus->base + ASPEED_I2C_FUN_CTRL_REG);
  678. ret = aspeed_i2c_init_clk(bus);
  679. if (ret < 0)
  680. return ret;
  681. if (!of_property_read_bool(pdev->dev.of_node, "multi-master"))
  682. fun_ctrl_reg |= ASPEED_I2CD_MULTI_MASTER_DIS;
  683. /* Enable Master Mode */
  684. writel(readl(bus->base + ASPEED_I2C_FUN_CTRL_REG) | fun_ctrl_reg,
  685. bus->base + ASPEED_I2C_FUN_CTRL_REG);
  686. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  687. /* If slave has already been registered, re-enable it. */
  688. if (bus->slave)
  689. __aspeed_i2c_reg_slave(bus, bus->slave->addr);
  690. #endif /* CONFIG_I2C_SLAVE */
  691. /* Set interrupt generation of I2C controller */
  692. writel(ASPEED_I2CD_INTR_ALL, bus->base + ASPEED_I2C_INTR_CTRL_REG);
  693. return 0;
  694. }
  695. static int aspeed_i2c_reset(struct aspeed_i2c_bus *bus)
  696. {
  697. struct platform_device *pdev = to_platform_device(bus->dev);
  698. unsigned long flags;
  699. int ret;
  700. spin_lock_irqsave(&bus->lock, flags);
  701. /* Disable and ack all interrupts. */
  702. writel(0, bus->base + ASPEED_I2C_INTR_CTRL_REG);
  703. writel(0xffffffff, bus->base + ASPEED_I2C_INTR_STS_REG);
  704. ret = aspeed_i2c_init(bus, pdev);
  705. spin_unlock_irqrestore(&bus->lock, flags);
  706. return ret;
  707. }
  708. static const struct of_device_id aspeed_i2c_bus_of_table[] = {
  709. {
  710. .compatible = "aspeed,ast2400-i2c-bus",
  711. .data = aspeed_i2c_24xx_get_clk_reg_val,
  712. },
  713. {
  714. .compatible = "aspeed,ast2500-i2c-bus",
  715. .data = aspeed_i2c_25xx_get_clk_reg_val,
  716. },
  717. { },
  718. };
  719. MODULE_DEVICE_TABLE(of, aspeed_i2c_bus_of_table);
  720. static int aspeed_i2c_probe_bus(struct platform_device *pdev)
  721. {
  722. const struct of_device_id *match;
  723. struct aspeed_i2c_bus *bus;
  724. struct clk *parent_clk;
  725. struct resource *res;
  726. int irq, ret;
  727. bus = devm_kzalloc(&pdev->dev, sizeof(*bus), GFP_KERNEL);
  728. if (!bus)
  729. return -ENOMEM;
  730. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  731. bus->base = devm_ioremap_resource(&pdev->dev, res);
  732. if (IS_ERR(bus->base))
  733. return PTR_ERR(bus->base);
  734. parent_clk = devm_clk_get(&pdev->dev, NULL);
  735. if (IS_ERR(parent_clk))
  736. return PTR_ERR(parent_clk);
  737. bus->parent_clk_frequency = clk_get_rate(parent_clk);
  738. /* We just need the clock rate, we don't actually use the clk object. */
  739. devm_clk_put(&pdev->dev, parent_clk);
  740. bus->rst = devm_reset_control_get_shared(&pdev->dev, NULL);
  741. if (IS_ERR(bus->rst)) {
  742. dev_err(&pdev->dev,
  743. "missing or invalid reset controller device tree entry\n");
  744. return PTR_ERR(bus->rst);
  745. }
  746. reset_control_deassert(bus->rst);
  747. ret = of_property_read_u32(pdev->dev.of_node,
  748. "bus-frequency", &bus->bus_frequency);
  749. if (ret < 0) {
  750. dev_err(&pdev->dev,
  751. "Could not read bus-frequency property\n");
  752. bus->bus_frequency = 100000;
  753. }
  754. match = of_match_node(aspeed_i2c_bus_of_table, pdev->dev.of_node);
  755. if (!match)
  756. bus->get_clk_reg_val = aspeed_i2c_24xx_get_clk_reg_val;
  757. else
  758. bus->get_clk_reg_val = (u32 (*)(u32))match->data;
  759. /* Initialize the I2C adapter */
  760. spin_lock_init(&bus->lock);
  761. init_completion(&bus->cmd_complete);
  762. bus->adap.owner = THIS_MODULE;
  763. bus->adap.retries = 0;
  764. bus->adap.timeout = 5 * HZ;
  765. bus->adap.algo = &aspeed_i2c_algo;
  766. bus->adap.dev.parent = &pdev->dev;
  767. bus->adap.dev.of_node = pdev->dev.of_node;
  768. strlcpy(bus->adap.name, pdev->name, sizeof(bus->adap.name));
  769. i2c_set_adapdata(&bus->adap, bus);
  770. bus->dev = &pdev->dev;
  771. /* Clean up any left over interrupt state. */
  772. writel(0, bus->base + ASPEED_I2C_INTR_CTRL_REG);
  773. writel(0xffffffff, bus->base + ASPEED_I2C_INTR_STS_REG);
  774. /*
  775. * bus.lock does not need to be held because the interrupt handler has
  776. * not been enabled yet.
  777. */
  778. ret = aspeed_i2c_init(bus, pdev);
  779. if (ret < 0)
  780. return ret;
  781. irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  782. ret = devm_request_irq(&pdev->dev, irq, aspeed_i2c_bus_irq,
  783. 0, dev_name(&pdev->dev), bus);
  784. if (ret < 0)
  785. return ret;
  786. ret = i2c_add_adapter(&bus->adap);
  787. if (ret < 0)
  788. return ret;
  789. platform_set_drvdata(pdev, bus);
  790. dev_info(bus->dev, "i2c bus %d registered, irq %d\n",
  791. bus->adap.nr, irq);
  792. return 0;
  793. }
  794. static int aspeed_i2c_remove_bus(struct platform_device *pdev)
  795. {
  796. struct aspeed_i2c_bus *bus = platform_get_drvdata(pdev);
  797. unsigned long flags;
  798. spin_lock_irqsave(&bus->lock, flags);
  799. /* Disable everything. */
  800. writel(0, bus->base + ASPEED_I2C_FUN_CTRL_REG);
  801. writel(0, bus->base + ASPEED_I2C_INTR_CTRL_REG);
  802. spin_unlock_irqrestore(&bus->lock, flags);
  803. reset_control_assert(bus->rst);
  804. i2c_del_adapter(&bus->adap);
  805. return 0;
  806. }
  807. static struct platform_driver aspeed_i2c_bus_driver = {
  808. .probe = aspeed_i2c_probe_bus,
  809. .remove = aspeed_i2c_remove_bus,
  810. .driver = {
  811. .name = "aspeed-i2c-bus",
  812. .of_match_table = aspeed_i2c_bus_of_table,
  813. },
  814. };
  815. module_platform_driver(aspeed_i2c_bus_driver);
  816. MODULE_AUTHOR("Brendan Higgins <brendanhiggins@google.com>");
  817. MODULE_DESCRIPTION("Aspeed I2C Bus Driver");
  818. MODULE_LICENSE("GPL v2");