nouveau_dma.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. /*
  2. * Copyright (C) 2007 Ben Skeggs.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef __NOUVEAU_DMA_H__
  27. #define __NOUVEAU_DMA_H__
  28. #include "nouveau_bo.h"
  29. #include "nouveau_chan.h"
  30. int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  31. void nv50_dma_push(struct nouveau_channel *, u64 addr, int length);
  32. /*
  33. * There's a hw race condition where you can't jump to your PUT offset,
  34. * to avoid this we jump to offset + SKIPS and fill the difference with
  35. * NOPs.
  36. *
  37. * xf86-video-nv configures the DMA fetch size to 32 bytes, and uses
  38. * a SKIPS value of 8. Lets assume that the race condition is to do
  39. * with writing into the fetch area, we configure a fetch size of 128
  40. * bytes so we need a larger SKIPS value.
  41. */
  42. #define NOUVEAU_DMA_SKIPS (128 / 4)
  43. /* Hardcoded object assignments to subchannels (subchannel id). */
  44. enum {
  45. NvSubCtxSurf2D = 0,
  46. NvSubSw = 1,
  47. NvSubImageBlit = 2,
  48. NvSubGdiRect = 3,
  49. NvSub2D = 3, /* DO NOT CHANGE - hardcoded for kepler gr fifo */
  50. NvSubCopy = 4, /* DO NOT CHANGE - hardcoded for kepler gr fifo */
  51. };
  52. /* Object handles - for stuff that's doesn't use handle == oclass. */
  53. enum {
  54. NvDmaFB = 0x80000002,
  55. NvDmaTT = 0x80000003,
  56. NvNotify0 = 0x80000006,
  57. NvSema = 0x8000000f,
  58. NvEvoSema0 = 0x80000010,
  59. NvEvoSema1 = 0x80000011,
  60. };
  61. #define NV_MEMORY_TO_MEMORY_FORMAT 0x00000039
  62. #define NV_MEMORY_TO_MEMORY_FORMAT_NAME 0x00000000
  63. #define NV_MEMORY_TO_MEMORY_FORMAT_SET_REF 0x00000050
  64. #define NV_MEMORY_TO_MEMORY_FORMAT_NOP 0x00000100
  65. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY 0x00000104
  66. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY_STYLE_WRITE 0x00000000
  67. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY_STYLE_WRITE_LE_AWAKEN 0x00000001
  68. #define NV_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY 0x00000180
  69. #define NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE 0x00000184
  70. #define NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN 0x0000030c
  71. #define NV50_MEMORY_TO_MEMORY_FORMAT 0x00005039
  72. #define NV50_MEMORY_TO_MEMORY_FORMAT_UNK200 0x00000200
  73. #define NV50_MEMORY_TO_MEMORY_FORMAT_UNK21C 0x0000021c
  74. #define NV50_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN_HIGH 0x00000238
  75. #define NV50_MEMORY_TO_MEMORY_FORMAT_OFFSET_OUT_HIGH 0x0000023c
  76. static __must_check inline int
  77. RING_SPACE(struct nouveau_channel *chan, int size)
  78. {
  79. int ret;
  80. ret = nouveau_dma_wait(chan, 1, size);
  81. if (ret)
  82. return ret;
  83. chan->dma.free -= size;
  84. return 0;
  85. }
  86. static inline void
  87. OUT_RING(struct nouveau_channel *chan, int data)
  88. {
  89. nouveau_bo_wr32(chan->push.buffer, chan->dma.cur++, data);
  90. }
  91. extern void
  92. OUT_RINGp(struct nouveau_channel *chan, const void *data, unsigned nr_dwords);
  93. static inline void
  94. BEGIN_NV04(struct nouveau_channel *chan, int subc, int mthd, int size)
  95. {
  96. OUT_RING(chan, 0x00000000 | (subc << 13) | (size << 18) | mthd);
  97. }
  98. static inline void
  99. BEGIN_NI04(struct nouveau_channel *chan, int subc, int mthd, int size)
  100. {
  101. OUT_RING(chan, 0x40000000 | (subc << 13) | (size << 18) | mthd);
  102. }
  103. static inline void
  104. BEGIN_NVC0(struct nouveau_channel *chan, int subc, int mthd, int size)
  105. {
  106. OUT_RING(chan, 0x20000000 | (size << 16) | (subc << 13) | (mthd >> 2));
  107. }
  108. static inline void
  109. BEGIN_NIC0(struct nouveau_channel *chan, int subc, int mthd, int size)
  110. {
  111. OUT_RING(chan, 0x60000000 | (size << 16) | (subc << 13) | (mthd >> 2));
  112. }
  113. static inline void
  114. BEGIN_IMC0(struct nouveau_channel *chan, int subc, int mthd, u16 data)
  115. {
  116. OUT_RING(chan, 0x80000000 | (data << 16) | (subc << 13) | (mthd >> 2));
  117. }
  118. #define WRITE_PUT(val) do { \
  119. mb(); \
  120. nouveau_bo_rd32(chan->push.buffer, 0); \
  121. nvif_wr32(&chan->user, chan->user_put, ((val) << 2) + chan->push.addr);\
  122. } while (0)
  123. static inline void
  124. FIRE_RING(struct nouveau_channel *chan)
  125. {
  126. if (chan->dma.cur == chan->dma.put)
  127. return;
  128. chan->accel_done = true;
  129. if (chan->dma.ib_max) {
  130. nv50_dma_push(chan, chan->push.addr + (chan->dma.put << 2),
  131. (chan->dma.cur - chan->dma.put) << 2);
  132. } else {
  133. WRITE_PUT(chan->dma.cur);
  134. }
  135. chan->dma.put = chan->dma.cur;
  136. }
  137. static inline void
  138. WIND_RING(struct nouveau_channel *chan)
  139. {
  140. chan->dma.cur = chan->dma.put;
  141. }
  142. /* FIFO methods */
  143. #define NV01_SUBCHAN_OBJECT 0x00000000
  144. #define NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH 0x00000010
  145. #define NV84_SUBCHAN_SEMAPHORE_ADDRESS_LOW 0x00000014
  146. #define NV84_SUBCHAN_SEMAPHORE_SEQUENCE 0x00000018
  147. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER 0x0000001c
  148. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL 0x00000001
  149. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG 0x00000002
  150. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL 0x00000004
  151. #define NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD 0x00001000
  152. #define NV84_SUBCHAN_UEVENT 0x00000020
  153. #define NV84_SUBCHAN_WRCACHE_FLUSH 0x00000024
  154. #define NV10_SUBCHAN_REF_CNT 0x00000050
  155. #define NV11_SUBCHAN_DMA_SEMAPHORE 0x00000060
  156. #define NV11_SUBCHAN_SEMAPHORE_OFFSET 0x00000064
  157. #define NV11_SUBCHAN_SEMAPHORE_ACQUIRE 0x00000068
  158. #define NV11_SUBCHAN_SEMAPHORE_RELEASE 0x0000006c
  159. #define NV40_SUBCHAN_YIELD 0x00000080
  160. /* NV_SW object class */
  161. #define NV_SW_DMA_VBLSEM 0x0000018c
  162. #define NV_SW_VBLSEM_OFFSET 0x00000400
  163. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  164. #define NV_SW_VBLSEM_RELEASE 0x00000408
  165. #define NV_SW_PAGE_FLIP 0x00000500
  166. #endif