gpio-tb10x.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /* Abilis Systems MODULE DESCRIPTION
  2. *
  3. * Copyright (C) Abilis Systems 2013
  4. *
  5. * Authors: Sascha Leuenberger <sascha.leuenberger@abilis.com>
  6. * Christian Ruppert <christian.ruppert@abilis.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/gpio/driver.h>
  25. #include <linux/slab.h>
  26. #include <linux/irq.h>
  27. #include <linux/irqdomain.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/io.h>
  30. #include <linux/of.h>
  31. #include <linux/of_platform.h>
  32. #include <linux/spinlock.h>
  33. #include <linux/bitops.h>
  34. #include <linux/pinctrl/consumer.h>
  35. #define TB10X_GPIO_DIR_IN (0x00000000)
  36. #define TB10X_GPIO_DIR_OUT (0x00000001)
  37. #define OFFSET_TO_REG_DDR (0x00)
  38. #define OFFSET_TO_REG_DATA (0x04)
  39. #define OFFSET_TO_REG_INT_EN (0x08)
  40. #define OFFSET_TO_REG_CHANGE (0x0C)
  41. #define OFFSET_TO_REG_WRMASK (0x10)
  42. #define OFFSET_TO_REG_INT_TYPE (0x14)
  43. /**
  44. * @spinlock: used for atomic read/modify/write of registers
  45. * @base: register base address
  46. * @domain: IRQ domain of GPIO generated interrupts managed by this controller
  47. * @irq: Interrupt line of parent interrupt controller
  48. * @gc: gpio_chip structure associated to this GPIO controller
  49. */
  50. struct tb10x_gpio {
  51. spinlock_t spinlock;
  52. void __iomem *base;
  53. struct irq_domain *domain;
  54. int irq;
  55. struct gpio_chip gc;
  56. };
  57. static inline u32 tb10x_reg_read(struct tb10x_gpio *gpio, unsigned int offs)
  58. {
  59. return ioread32(gpio->base + offs);
  60. }
  61. static inline void tb10x_reg_write(struct tb10x_gpio *gpio, unsigned int offs,
  62. u32 val)
  63. {
  64. iowrite32(val, gpio->base + offs);
  65. }
  66. static inline void tb10x_set_bits(struct tb10x_gpio *gpio, unsigned int offs,
  67. u32 mask, u32 val)
  68. {
  69. u32 r;
  70. unsigned long flags;
  71. spin_lock_irqsave(&gpio->spinlock, flags);
  72. r = tb10x_reg_read(gpio, offs);
  73. r = (r & ~mask) | (val & mask);
  74. tb10x_reg_write(gpio, offs, r);
  75. spin_unlock_irqrestore(&gpio->spinlock, flags);
  76. }
  77. static int tb10x_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  78. {
  79. struct tb10x_gpio *tb10x_gpio = gpiochip_get_data(chip);
  80. int mask = BIT(offset);
  81. int val = TB10X_GPIO_DIR_IN << offset;
  82. tb10x_set_bits(tb10x_gpio, OFFSET_TO_REG_DDR, mask, val);
  83. return 0;
  84. }
  85. static int tb10x_gpio_get(struct gpio_chip *chip, unsigned offset)
  86. {
  87. struct tb10x_gpio *tb10x_gpio = gpiochip_get_data(chip);
  88. int val;
  89. val = tb10x_reg_read(tb10x_gpio, OFFSET_TO_REG_DATA);
  90. if (val & BIT(offset))
  91. return 1;
  92. else
  93. return 0;
  94. }
  95. static void tb10x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  96. {
  97. struct tb10x_gpio *tb10x_gpio = gpiochip_get_data(chip);
  98. int mask = BIT(offset);
  99. int val = value << offset;
  100. tb10x_set_bits(tb10x_gpio, OFFSET_TO_REG_DATA, mask, val);
  101. }
  102. static int tb10x_gpio_direction_out(struct gpio_chip *chip,
  103. unsigned offset, int value)
  104. {
  105. struct tb10x_gpio *tb10x_gpio = gpiochip_get_data(chip);
  106. int mask = BIT(offset);
  107. int val = TB10X_GPIO_DIR_OUT << offset;
  108. tb10x_gpio_set(chip, offset, value);
  109. tb10x_set_bits(tb10x_gpio, OFFSET_TO_REG_DDR, mask, val);
  110. return 0;
  111. }
  112. static int tb10x_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  113. {
  114. struct tb10x_gpio *tb10x_gpio = gpiochip_get_data(chip);
  115. return irq_create_mapping(tb10x_gpio->domain, offset);
  116. }
  117. static int tb10x_gpio_irq_set_type(struct irq_data *data, unsigned int type)
  118. {
  119. if ((type & IRQF_TRIGGER_MASK) != IRQ_TYPE_EDGE_BOTH) {
  120. pr_err("Only (both) edge triggered interrupts supported.\n");
  121. return -EINVAL;
  122. }
  123. irqd_set_trigger_type(data, type);
  124. return IRQ_SET_MASK_OK;
  125. }
  126. static irqreturn_t tb10x_gpio_irq_cascade(int irq, void *data)
  127. {
  128. struct tb10x_gpio *tb10x_gpio = data;
  129. u32 r = tb10x_reg_read(tb10x_gpio, OFFSET_TO_REG_CHANGE);
  130. u32 m = tb10x_reg_read(tb10x_gpio, OFFSET_TO_REG_INT_EN);
  131. const unsigned long bits = r & m;
  132. int i;
  133. for_each_set_bit(i, &bits, 32)
  134. generic_handle_irq(irq_find_mapping(tb10x_gpio->domain, i));
  135. return IRQ_HANDLED;
  136. }
  137. static int tb10x_gpio_probe(struct platform_device *pdev)
  138. {
  139. struct tb10x_gpio *tb10x_gpio;
  140. struct resource *mem;
  141. struct device_node *dn = pdev->dev.of_node;
  142. int ret = -EBUSY;
  143. u32 ngpio;
  144. if (!dn)
  145. return -EINVAL;
  146. if (of_property_read_u32(dn, "abilis,ngpio", &ngpio))
  147. return -EINVAL;
  148. tb10x_gpio = devm_kzalloc(&pdev->dev, sizeof(*tb10x_gpio), GFP_KERNEL);
  149. if (tb10x_gpio == NULL)
  150. return -ENOMEM;
  151. spin_lock_init(&tb10x_gpio->spinlock);
  152. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  153. tb10x_gpio->base = devm_ioremap_resource(&pdev->dev, mem);
  154. if (IS_ERR(tb10x_gpio->base))
  155. return PTR_ERR(tb10x_gpio->base);
  156. tb10x_gpio->gc.label =
  157. devm_kasprintf(&pdev->dev, GFP_KERNEL, "%pOF", pdev->dev.of_node);
  158. if (!tb10x_gpio->gc.label)
  159. return -ENOMEM;
  160. tb10x_gpio->gc.parent = &pdev->dev;
  161. tb10x_gpio->gc.owner = THIS_MODULE;
  162. tb10x_gpio->gc.direction_input = tb10x_gpio_direction_in;
  163. tb10x_gpio->gc.get = tb10x_gpio_get;
  164. tb10x_gpio->gc.direction_output = tb10x_gpio_direction_out;
  165. tb10x_gpio->gc.set = tb10x_gpio_set;
  166. tb10x_gpio->gc.request = gpiochip_generic_request;
  167. tb10x_gpio->gc.free = gpiochip_generic_free;
  168. tb10x_gpio->gc.base = -1;
  169. tb10x_gpio->gc.ngpio = ngpio;
  170. tb10x_gpio->gc.can_sleep = false;
  171. ret = devm_gpiochip_add_data(&pdev->dev, &tb10x_gpio->gc, tb10x_gpio);
  172. if (ret < 0) {
  173. dev_err(&pdev->dev, "Could not add gpiochip.\n");
  174. return ret;
  175. }
  176. platform_set_drvdata(pdev, tb10x_gpio);
  177. if (of_find_property(dn, "interrupt-controller", NULL)) {
  178. struct irq_chip_generic *gc;
  179. ret = platform_get_irq(pdev, 0);
  180. if (ret < 0) {
  181. dev_err(&pdev->dev, "No interrupt specified.\n");
  182. return ret;
  183. }
  184. tb10x_gpio->gc.to_irq = tb10x_gpio_to_irq;
  185. tb10x_gpio->irq = ret;
  186. ret = devm_request_irq(&pdev->dev, ret, tb10x_gpio_irq_cascade,
  187. IRQF_TRIGGER_NONE | IRQF_SHARED,
  188. dev_name(&pdev->dev), tb10x_gpio);
  189. if (ret != 0)
  190. return ret;
  191. tb10x_gpio->domain = irq_domain_add_linear(dn,
  192. tb10x_gpio->gc.ngpio,
  193. &irq_generic_chip_ops, NULL);
  194. if (!tb10x_gpio->domain) {
  195. return -ENOMEM;
  196. }
  197. ret = irq_alloc_domain_generic_chips(tb10x_gpio->domain,
  198. tb10x_gpio->gc.ngpio, 1, tb10x_gpio->gc.label,
  199. handle_edge_irq, IRQ_NOREQUEST, IRQ_NOPROBE,
  200. IRQ_GC_INIT_MASK_CACHE);
  201. if (ret)
  202. return ret;
  203. gc = tb10x_gpio->domain->gc->gc[0];
  204. gc->reg_base = tb10x_gpio->base;
  205. gc->chip_types[0].type = IRQ_TYPE_EDGE_BOTH;
  206. gc->chip_types[0].chip.irq_ack = irq_gc_ack_set_bit;
  207. gc->chip_types[0].chip.irq_mask = irq_gc_mask_clr_bit;
  208. gc->chip_types[0].chip.irq_unmask = irq_gc_mask_set_bit;
  209. gc->chip_types[0].chip.irq_set_type = tb10x_gpio_irq_set_type;
  210. gc->chip_types[0].regs.ack = OFFSET_TO_REG_CHANGE;
  211. gc->chip_types[0].regs.mask = OFFSET_TO_REG_INT_EN;
  212. }
  213. return 0;
  214. }
  215. static int tb10x_gpio_remove(struct platform_device *pdev)
  216. {
  217. struct tb10x_gpio *tb10x_gpio = platform_get_drvdata(pdev);
  218. if (tb10x_gpio->gc.to_irq) {
  219. irq_remove_generic_chip(tb10x_gpio->domain->gc->gc[0],
  220. BIT(tb10x_gpio->gc.ngpio) - 1, 0, 0);
  221. kfree(tb10x_gpio->domain->gc);
  222. irq_domain_remove(tb10x_gpio->domain);
  223. }
  224. return 0;
  225. }
  226. static const struct of_device_id tb10x_gpio_dt_ids[] = {
  227. { .compatible = "abilis,tb10x-gpio" },
  228. { }
  229. };
  230. MODULE_DEVICE_TABLE(of, tb10x_gpio_dt_ids);
  231. static struct platform_driver tb10x_gpio_driver = {
  232. .probe = tb10x_gpio_probe,
  233. .remove = tb10x_gpio_remove,
  234. .driver = {
  235. .name = "tb10x-gpio",
  236. .of_match_table = tb10x_gpio_dt_ids,
  237. }
  238. };
  239. module_platform_driver(tb10x_gpio_driver);
  240. MODULE_LICENSE("GPL");
  241. MODULE_DESCRIPTION("tb10x gpio.");
  242. MODULE_VERSION("0.0.1");