altera_edac.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2017-2018, Intel Corporation. All rights reserved
  4. * Copyright Altera Corporation (C) 2014-2016. All rights reserved.
  5. * Copyright 2011-2012 Calxeda, Inc.
  6. */
  7. #include <asm/cacheflush.h>
  8. #include <linux/ctype.h>
  9. #include <linux/delay.h>
  10. #include <linux/edac.h>
  11. #include <linux/genalloc.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/irqchip/chained_irq.h>
  14. #include <linux/kernel.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/notifier.h>
  17. #include <linux/of_address.h>
  18. #include <linux/of_irq.h>
  19. #include <linux/of_platform.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/regmap.h>
  22. #include <linux/types.h>
  23. #include <linux/uaccess.h>
  24. #include "altera_edac.h"
  25. #include "edac_module.h"
  26. #define EDAC_MOD_STR "altera_edac"
  27. #define EDAC_DEVICE "Altera"
  28. static const struct altr_sdram_prv_data c5_data = {
  29. .ecc_ctrl_offset = CV_CTLCFG_OFST,
  30. .ecc_ctl_en_mask = CV_CTLCFG_ECC_AUTO_EN,
  31. .ecc_stat_offset = CV_DRAMSTS_OFST,
  32. .ecc_stat_ce_mask = CV_DRAMSTS_SBEERR,
  33. .ecc_stat_ue_mask = CV_DRAMSTS_DBEERR,
  34. .ecc_saddr_offset = CV_ERRADDR_OFST,
  35. .ecc_daddr_offset = CV_ERRADDR_OFST,
  36. .ecc_cecnt_offset = CV_SBECOUNT_OFST,
  37. .ecc_uecnt_offset = CV_DBECOUNT_OFST,
  38. .ecc_irq_en_offset = CV_DRAMINTR_OFST,
  39. .ecc_irq_en_mask = CV_DRAMINTR_INTREN,
  40. .ecc_irq_clr_offset = CV_DRAMINTR_OFST,
  41. .ecc_irq_clr_mask = (CV_DRAMINTR_INTRCLR | CV_DRAMINTR_INTREN),
  42. .ecc_cnt_rst_offset = CV_DRAMINTR_OFST,
  43. .ecc_cnt_rst_mask = CV_DRAMINTR_INTRCLR,
  44. .ce_ue_trgr_offset = CV_CTLCFG_OFST,
  45. .ce_set_mask = CV_CTLCFG_GEN_SB_ERR,
  46. .ue_set_mask = CV_CTLCFG_GEN_DB_ERR,
  47. };
  48. static const struct altr_sdram_prv_data a10_data = {
  49. .ecc_ctrl_offset = A10_ECCCTRL1_OFST,
  50. .ecc_ctl_en_mask = A10_ECCCTRL1_ECC_EN,
  51. .ecc_stat_offset = A10_INTSTAT_OFST,
  52. .ecc_stat_ce_mask = A10_INTSTAT_SBEERR,
  53. .ecc_stat_ue_mask = A10_INTSTAT_DBEERR,
  54. .ecc_saddr_offset = A10_SERRADDR_OFST,
  55. .ecc_daddr_offset = A10_DERRADDR_OFST,
  56. .ecc_irq_en_offset = A10_ERRINTEN_OFST,
  57. .ecc_irq_en_mask = A10_ECC_IRQ_EN_MASK,
  58. .ecc_irq_clr_offset = A10_INTSTAT_OFST,
  59. .ecc_irq_clr_mask = (A10_INTSTAT_SBEERR | A10_INTSTAT_DBEERR),
  60. .ecc_cnt_rst_offset = A10_ECCCTRL1_OFST,
  61. .ecc_cnt_rst_mask = A10_ECC_CNT_RESET_MASK,
  62. .ce_ue_trgr_offset = A10_DIAGINTTEST_OFST,
  63. .ce_set_mask = A10_DIAGINT_TSERRA_MASK,
  64. .ue_set_mask = A10_DIAGINT_TDERRA_MASK,
  65. };
  66. static const struct altr_sdram_prv_data s10_data = {
  67. .ecc_ctrl_offset = S10_ECCCTRL1_OFST,
  68. .ecc_ctl_en_mask = A10_ECCCTRL1_ECC_EN,
  69. .ecc_stat_offset = S10_INTSTAT_OFST,
  70. .ecc_stat_ce_mask = A10_INTSTAT_SBEERR,
  71. .ecc_stat_ue_mask = A10_INTSTAT_DBEERR,
  72. .ecc_saddr_offset = S10_SERRADDR_OFST,
  73. .ecc_daddr_offset = S10_DERRADDR_OFST,
  74. .ecc_irq_en_offset = S10_ERRINTEN_OFST,
  75. .ecc_irq_en_mask = A10_ECC_IRQ_EN_MASK,
  76. .ecc_irq_clr_offset = S10_INTSTAT_OFST,
  77. .ecc_irq_clr_mask = (A10_INTSTAT_SBEERR | A10_INTSTAT_DBEERR),
  78. .ecc_cnt_rst_offset = S10_ECCCTRL1_OFST,
  79. .ecc_cnt_rst_mask = A10_ECC_CNT_RESET_MASK,
  80. .ce_ue_trgr_offset = S10_DIAGINTTEST_OFST,
  81. .ce_set_mask = A10_DIAGINT_TSERRA_MASK,
  82. .ue_set_mask = A10_DIAGINT_TDERRA_MASK,
  83. };
  84. /*********************** EDAC Memory Controller Functions ****************/
  85. /* The SDRAM controller uses the EDAC Memory Controller framework. */
  86. static irqreturn_t altr_sdram_mc_err_handler(int irq, void *dev_id)
  87. {
  88. struct mem_ctl_info *mci = dev_id;
  89. struct altr_sdram_mc_data *drvdata = mci->pvt_info;
  90. const struct altr_sdram_prv_data *priv = drvdata->data;
  91. u32 status, err_count = 1, err_addr;
  92. regmap_read(drvdata->mc_vbase, priv->ecc_stat_offset, &status);
  93. if (status & priv->ecc_stat_ue_mask) {
  94. regmap_read(drvdata->mc_vbase, priv->ecc_daddr_offset,
  95. &err_addr);
  96. if (priv->ecc_uecnt_offset)
  97. regmap_read(drvdata->mc_vbase, priv->ecc_uecnt_offset,
  98. &err_count);
  99. panic("\nEDAC: [%d Uncorrectable errors @ 0x%08X]\n",
  100. err_count, err_addr);
  101. }
  102. if (status & priv->ecc_stat_ce_mask) {
  103. regmap_read(drvdata->mc_vbase, priv->ecc_saddr_offset,
  104. &err_addr);
  105. if (priv->ecc_uecnt_offset)
  106. regmap_read(drvdata->mc_vbase, priv->ecc_cecnt_offset,
  107. &err_count);
  108. edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, err_count,
  109. err_addr >> PAGE_SHIFT,
  110. err_addr & ~PAGE_MASK, 0,
  111. 0, 0, -1, mci->ctl_name, "");
  112. /* Clear IRQ to resume */
  113. regmap_write(drvdata->mc_vbase, priv->ecc_irq_clr_offset,
  114. priv->ecc_irq_clr_mask);
  115. return IRQ_HANDLED;
  116. }
  117. return IRQ_NONE;
  118. }
  119. static ssize_t altr_sdr_mc_err_inject_write(struct file *file,
  120. const char __user *data,
  121. size_t count, loff_t *ppos)
  122. {
  123. struct mem_ctl_info *mci = file->private_data;
  124. struct altr_sdram_mc_data *drvdata = mci->pvt_info;
  125. const struct altr_sdram_prv_data *priv = drvdata->data;
  126. u32 *ptemp;
  127. dma_addr_t dma_handle;
  128. u32 reg, read_reg;
  129. ptemp = dma_alloc_coherent(mci->pdev, 16, &dma_handle, GFP_KERNEL);
  130. if (!ptemp) {
  131. dma_free_coherent(mci->pdev, 16, ptemp, dma_handle);
  132. edac_printk(KERN_ERR, EDAC_MC,
  133. "Inject: Buffer Allocation error\n");
  134. return -ENOMEM;
  135. }
  136. regmap_read(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
  137. &read_reg);
  138. read_reg &= ~(priv->ce_set_mask | priv->ue_set_mask);
  139. /* Error are injected by writing a word while the SBE or DBE
  140. * bit in the CTLCFG register is set. Reading the word will
  141. * trigger the SBE or DBE error and the corresponding IRQ.
  142. */
  143. if (count == 3) {
  144. edac_printk(KERN_ALERT, EDAC_MC,
  145. "Inject Double bit error\n");
  146. local_irq_disable();
  147. regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
  148. (read_reg | priv->ue_set_mask));
  149. local_irq_enable();
  150. } else {
  151. edac_printk(KERN_ALERT, EDAC_MC,
  152. "Inject Single bit error\n");
  153. local_irq_disable();
  154. regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
  155. (read_reg | priv->ce_set_mask));
  156. local_irq_enable();
  157. }
  158. ptemp[0] = 0x5A5A5A5A;
  159. ptemp[1] = 0xA5A5A5A5;
  160. /* Clear the error injection bits */
  161. regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset, read_reg);
  162. /* Ensure it has been written out */
  163. wmb();
  164. /*
  165. * To trigger the error, we need to read the data back
  166. * (the data was written with errors above).
  167. * The READ_ONCE macros and printk are used to prevent the
  168. * the compiler optimizing these reads out.
  169. */
  170. reg = READ_ONCE(ptemp[0]);
  171. read_reg = READ_ONCE(ptemp[1]);
  172. /* Force Read */
  173. rmb();
  174. edac_printk(KERN_ALERT, EDAC_MC, "Read Data [0x%X, 0x%X]\n",
  175. reg, read_reg);
  176. dma_free_coherent(mci->pdev, 16, ptemp, dma_handle);
  177. return count;
  178. }
  179. static const struct file_operations altr_sdr_mc_debug_inject_fops = {
  180. .open = simple_open,
  181. .write = altr_sdr_mc_err_inject_write,
  182. .llseek = generic_file_llseek,
  183. };
  184. static void altr_sdr_mc_create_debugfs_nodes(struct mem_ctl_info *mci)
  185. {
  186. if (!IS_ENABLED(CONFIG_EDAC_DEBUG))
  187. return;
  188. if (!mci->debugfs)
  189. return;
  190. edac_debugfs_create_file("altr_trigger", S_IWUSR, mci->debugfs, mci,
  191. &altr_sdr_mc_debug_inject_fops);
  192. }
  193. /* Get total memory size from Open Firmware DTB */
  194. static unsigned long get_total_mem(void)
  195. {
  196. struct device_node *np = NULL;
  197. struct resource res;
  198. int ret;
  199. unsigned long total_mem = 0;
  200. for_each_node_by_type(np, "memory") {
  201. ret = of_address_to_resource(np, 0, &res);
  202. if (ret)
  203. continue;
  204. total_mem += resource_size(&res);
  205. }
  206. edac_dbg(0, "total_mem 0x%lx\n", total_mem);
  207. return total_mem;
  208. }
  209. static const struct of_device_id altr_sdram_ctrl_of_match[] = {
  210. { .compatible = "altr,sdram-edac", .data = &c5_data},
  211. { .compatible = "altr,sdram-edac-a10", .data = &a10_data},
  212. { .compatible = "altr,sdram-edac-s10", .data = &s10_data},
  213. {},
  214. };
  215. MODULE_DEVICE_TABLE(of, altr_sdram_ctrl_of_match);
  216. static int a10_init(struct regmap *mc_vbase)
  217. {
  218. if (regmap_update_bits(mc_vbase, A10_INTMODE_OFST,
  219. A10_INTMODE_SB_INT, A10_INTMODE_SB_INT)) {
  220. edac_printk(KERN_ERR, EDAC_MC,
  221. "Error setting SB IRQ mode\n");
  222. return -ENODEV;
  223. }
  224. if (regmap_write(mc_vbase, A10_SERRCNTREG_OFST, 1)) {
  225. edac_printk(KERN_ERR, EDAC_MC,
  226. "Error setting trigger count\n");
  227. return -ENODEV;
  228. }
  229. return 0;
  230. }
  231. static int a10_unmask_irq(struct platform_device *pdev, u32 mask)
  232. {
  233. void __iomem *sm_base;
  234. int ret = 0;
  235. if (!request_mem_region(A10_SYMAN_INTMASK_CLR, sizeof(u32),
  236. dev_name(&pdev->dev))) {
  237. edac_printk(KERN_ERR, EDAC_MC,
  238. "Unable to request mem region\n");
  239. return -EBUSY;
  240. }
  241. sm_base = ioremap(A10_SYMAN_INTMASK_CLR, sizeof(u32));
  242. if (!sm_base) {
  243. edac_printk(KERN_ERR, EDAC_MC,
  244. "Unable to ioremap device\n");
  245. ret = -ENOMEM;
  246. goto release;
  247. }
  248. iowrite32(mask, sm_base);
  249. iounmap(sm_base);
  250. release:
  251. release_mem_region(A10_SYMAN_INTMASK_CLR, sizeof(u32));
  252. return ret;
  253. }
  254. static int altr_sdram_probe(struct platform_device *pdev)
  255. {
  256. const struct of_device_id *id;
  257. struct edac_mc_layer layers[2];
  258. struct mem_ctl_info *mci;
  259. struct altr_sdram_mc_data *drvdata;
  260. const struct altr_sdram_prv_data *priv;
  261. struct regmap *mc_vbase;
  262. struct dimm_info *dimm;
  263. u32 read_reg;
  264. int irq, irq2, res = 0;
  265. unsigned long mem_size, irqflags = 0;
  266. id = of_match_device(altr_sdram_ctrl_of_match, &pdev->dev);
  267. if (!id)
  268. return -ENODEV;
  269. /* Grab the register range from the sdr controller in device tree */
  270. mc_vbase = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  271. "altr,sdr-syscon");
  272. if (IS_ERR(mc_vbase)) {
  273. edac_printk(KERN_ERR, EDAC_MC,
  274. "regmap for altr,sdr-syscon lookup failed.\n");
  275. return -ENODEV;
  276. }
  277. /* Check specific dependencies for the module */
  278. priv = of_match_node(altr_sdram_ctrl_of_match,
  279. pdev->dev.of_node)->data;
  280. /* Validate the SDRAM controller has ECC enabled */
  281. if (regmap_read(mc_vbase, priv->ecc_ctrl_offset, &read_reg) ||
  282. ((read_reg & priv->ecc_ctl_en_mask) != priv->ecc_ctl_en_mask)) {
  283. edac_printk(KERN_ERR, EDAC_MC,
  284. "No ECC/ECC disabled [0x%08X]\n", read_reg);
  285. return -ENODEV;
  286. }
  287. /* Grab memory size from device tree. */
  288. mem_size = get_total_mem();
  289. if (!mem_size) {
  290. edac_printk(KERN_ERR, EDAC_MC, "Unable to calculate memory size\n");
  291. return -ENODEV;
  292. }
  293. /* Ensure the SDRAM Interrupt is disabled */
  294. if (regmap_update_bits(mc_vbase, priv->ecc_irq_en_offset,
  295. priv->ecc_irq_en_mask, 0)) {
  296. edac_printk(KERN_ERR, EDAC_MC,
  297. "Error disabling SDRAM ECC IRQ\n");
  298. return -ENODEV;
  299. }
  300. /* Toggle to clear the SDRAM Error count */
  301. if (regmap_update_bits(mc_vbase, priv->ecc_cnt_rst_offset,
  302. priv->ecc_cnt_rst_mask,
  303. priv->ecc_cnt_rst_mask)) {
  304. edac_printk(KERN_ERR, EDAC_MC,
  305. "Error clearing SDRAM ECC count\n");
  306. return -ENODEV;
  307. }
  308. if (regmap_update_bits(mc_vbase, priv->ecc_cnt_rst_offset,
  309. priv->ecc_cnt_rst_mask, 0)) {
  310. edac_printk(KERN_ERR, EDAC_MC,
  311. "Error clearing SDRAM ECC count\n");
  312. return -ENODEV;
  313. }
  314. irq = platform_get_irq(pdev, 0);
  315. if (irq < 0) {
  316. edac_printk(KERN_ERR, EDAC_MC,
  317. "No irq %d in DT\n", irq);
  318. return -ENODEV;
  319. }
  320. /* Arria10 has a 2nd IRQ */
  321. irq2 = platform_get_irq(pdev, 1);
  322. layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
  323. layers[0].size = 1;
  324. layers[0].is_virt_csrow = true;
  325. layers[1].type = EDAC_MC_LAYER_CHANNEL;
  326. layers[1].size = 1;
  327. layers[1].is_virt_csrow = false;
  328. mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers,
  329. sizeof(struct altr_sdram_mc_data));
  330. if (!mci)
  331. return -ENOMEM;
  332. mci->pdev = &pdev->dev;
  333. drvdata = mci->pvt_info;
  334. drvdata->mc_vbase = mc_vbase;
  335. drvdata->data = priv;
  336. platform_set_drvdata(pdev, mci);
  337. if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL)) {
  338. edac_printk(KERN_ERR, EDAC_MC,
  339. "Unable to get managed device resource\n");
  340. res = -ENOMEM;
  341. goto free;
  342. }
  343. mci->mtype_cap = MEM_FLAG_DDR3;
  344. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  345. mci->edac_cap = EDAC_FLAG_SECDED;
  346. mci->mod_name = EDAC_MOD_STR;
  347. mci->ctl_name = dev_name(&pdev->dev);
  348. mci->scrub_mode = SCRUB_SW_SRC;
  349. mci->dev_name = dev_name(&pdev->dev);
  350. dimm = *mci->dimms;
  351. dimm->nr_pages = ((mem_size - 1) >> PAGE_SHIFT) + 1;
  352. dimm->grain = 8;
  353. dimm->dtype = DEV_X8;
  354. dimm->mtype = MEM_DDR3;
  355. dimm->edac_mode = EDAC_SECDED;
  356. res = edac_mc_add_mc(mci);
  357. if (res < 0)
  358. goto err;
  359. /* Only the Arria10 has separate IRQs */
  360. if (irq2 > 0) {
  361. /* Arria10 specific initialization */
  362. res = a10_init(mc_vbase);
  363. if (res < 0)
  364. goto err2;
  365. res = devm_request_irq(&pdev->dev, irq2,
  366. altr_sdram_mc_err_handler,
  367. IRQF_SHARED, dev_name(&pdev->dev), mci);
  368. if (res < 0) {
  369. edac_mc_printk(mci, KERN_ERR,
  370. "Unable to request irq %d\n", irq2);
  371. res = -ENODEV;
  372. goto err2;
  373. }
  374. res = a10_unmask_irq(pdev, A10_DDR0_IRQ_MASK);
  375. if (res < 0)
  376. goto err2;
  377. irqflags = IRQF_SHARED;
  378. }
  379. res = devm_request_irq(&pdev->dev, irq, altr_sdram_mc_err_handler,
  380. irqflags, dev_name(&pdev->dev), mci);
  381. if (res < 0) {
  382. edac_mc_printk(mci, KERN_ERR,
  383. "Unable to request irq %d\n", irq);
  384. res = -ENODEV;
  385. goto err2;
  386. }
  387. /* Infrastructure ready - enable the IRQ */
  388. if (regmap_update_bits(drvdata->mc_vbase, priv->ecc_irq_en_offset,
  389. priv->ecc_irq_en_mask, priv->ecc_irq_en_mask)) {
  390. edac_mc_printk(mci, KERN_ERR,
  391. "Error enabling SDRAM ECC IRQ\n");
  392. res = -ENODEV;
  393. goto err2;
  394. }
  395. altr_sdr_mc_create_debugfs_nodes(mci);
  396. devres_close_group(&pdev->dev, NULL);
  397. return 0;
  398. err2:
  399. edac_mc_del_mc(&pdev->dev);
  400. err:
  401. devres_release_group(&pdev->dev, NULL);
  402. free:
  403. edac_mc_free(mci);
  404. edac_printk(KERN_ERR, EDAC_MC,
  405. "EDAC Probe Failed; Error %d\n", res);
  406. return res;
  407. }
  408. static int altr_sdram_remove(struct platform_device *pdev)
  409. {
  410. struct mem_ctl_info *mci = platform_get_drvdata(pdev);
  411. edac_mc_del_mc(&pdev->dev);
  412. edac_mc_free(mci);
  413. platform_set_drvdata(pdev, NULL);
  414. return 0;
  415. }
  416. /**************** Stratix 10 EDAC Memory Controller Functions ************/
  417. /**
  418. * s10_protected_reg_write
  419. * Write to a protected SMC register.
  420. * @context: Not used.
  421. * @reg: Address of register
  422. * @value: Value to write
  423. * Return: INTEL_SIP_SMC_STATUS_OK (0) on success
  424. * INTEL_SIP_SMC_REG_ERROR on error
  425. * INTEL_SIP_SMC_RETURN_UNKNOWN_FUNCTION if not supported
  426. */
  427. static int s10_protected_reg_write(void *context, unsigned int reg,
  428. unsigned int val)
  429. {
  430. struct arm_smccc_res result;
  431. arm_smccc_smc(INTEL_SIP_SMC_REG_WRITE, reg, val, 0, 0,
  432. 0, 0, 0, &result);
  433. return (int)result.a0;
  434. }
  435. /**
  436. * s10_protected_reg_read
  437. * Read the status of a protected SMC register
  438. * @context: Not used.
  439. * @reg: Address of register
  440. * @value: Value read.
  441. * Return: INTEL_SIP_SMC_STATUS_OK (0) on success
  442. * INTEL_SIP_SMC_REG_ERROR on error
  443. * INTEL_SIP_SMC_RETURN_UNKNOWN_FUNCTION if not supported
  444. */
  445. static int s10_protected_reg_read(void *context, unsigned int reg,
  446. unsigned int *val)
  447. {
  448. struct arm_smccc_res result;
  449. arm_smccc_smc(INTEL_SIP_SMC_REG_READ, reg, 0, 0, 0,
  450. 0, 0, 0, &result);
  451. *val = (unsigned int)result.a1;
  452. return (int)result.a0;
  453. }
  454. static bool s10_sdram_writeable_reg(struct device *dev, unsigned int reg)
  455. {
  456. switch (reg) {
  457. case S10_ECCCTRL1_OFST:
  458. case S10_ERRINTEN_OFST:
  459. case S10_INTMODE_OFST:
  460. case S10_INTSTAT_OFST:
  461. case S10_DIAGINTTEST_OFST:
  462. case S10_SYSMGR_ECC_INTMASK_VAL_OFST:
  463. case S10_SYSMGR_ECC_INTMASK_SET_OFST:
  464. case S10_SYSMGR_ECC_INTMASK_CLR_OFST:
  465. return true;
  466. }
  467. return false;
  468. }
  469. static bool s10_sdram_readable_reg(struct device *dev, unsigned int reg)
  470. {
  471. switch (reg) {
  472. case S10_ECCCTRL1_OFST:
  473. case S10_ERRINTEN_OFST:
  474. case S10_INTMODE_OFST:
  475. case S10_INTSTAT_OFST:
  476. case S10_DERRADDR_OFST:
  477. case S10_SERRADDR_OFST:
  478. case S10_DIAGINTTEST_OFST:
  479. case S10_SYSMGR_ECC_INTMASK_VAL_OFST:
  480. case S10_SYSMGR_ECC_INTMASK_SET_OFST:
  481. case S10_SYSMGR_ECC_INTMASK_CLR_OFST:
  482. case S10_SYSMGR_ECC_INTSTAT_SERR_OFST:
  483. case S10_SYSMGR_ECC_INTSTAT_DERR_OFST:
  484. return true;
  485. }
  486. return false;
  487. }
  488. static bool s10_sdram_volatile_reg(struct device *dev, unsigned int reg)
  489. {
  490. switch (reg) {
  491. case S10_ECCCTRL1_OFST:
  492. case S10_ERRINTEN_OFST:
  493. case S10_INTMODE_OFST:
  494. case S10_INTSTAT_OFST:
  495. case S10_DERRADDR_OFST:
  496. case S10_SERRADDR_OFST:
  497. case S10_DIAGINTTEST_OFST:
  498. case S10_SYSMGR_ECC_INTMASK_VAL_OFST:
  499. case S10_SYSMGR_ECC_INTMASK_SET_OFST:
  500. case S10_SYSMGR_ECC_INTMASK_CLR_OFST:
  501. case S10_SYSMGR_ECC_INTSTAT_SERR_OFST:
  502. case S10_SYSMGR_ECC_INTSTAT_DERR_OFST:
  503. return true;
  504. }
  505. return false;
  506. }
  507. static const struct regmap_config s10_sdram_regmap_cfg = {
  508. .name = "s10_ddr",
  509. .reg_bits = 32,
  510. .reg_stride = 4,
  511. .val_bits = 32,
  512. .max_register = 0xffffffff,
  513. .writeable_reg = s10_sdram_writeable_reg,
  514. .readable_reg = s10_sdram_readable_reg,
  515. .volatile_reg = s10_sdram_volatile_reg,
  516. .reg_read = s10_protected_reg_read,
  517. .reg_write = s10_protected_reg_write,
  518. .use_single_rw = true,
  519. };
  520. static int altr_s10_sdram_probe(struct platform_device *pdev)
  521. {
  522. const struct of_device_id *id;
  523. struct edac_mc_layer layers[2];
  524. struct mem_ctl_info *mci;
  525. struct altr_sdram_mc_data *drvdata;
  526. const struct altr_sdram_prv_data *priv;
  527. struct regmap *regmap;
  528. struct dimm_info *dimm;
  529. u32 read_reg;
  530. int irq, ret = 0;
  531. unsigned long mem_size;
  532. id = of_match_device(altr_sdram_ctrl_of_match, &pdev->dev);
  533. if (!id)
  534. return -ENODEV;
  535. /* Grab specific offsets and masks for Stratix10 */
  536. priv = of_match_node(altr_sdram_ctrl_of_match,
  537. pdev->dev.of_node)->data;
  538. regmap = devm_regmap_init(&pdev->dev, NULL, (void *)priv,
  539. &s10_sdram_regmap_cfg);
  540. if (IS_ERR(regmap))
  541. return PTR_ERR(regmap);
  542. /* Validate the SDRAM controller has ECC enabled */
  543. if (regmap_read(regmap, priv->ecc_ctrl_offset, &read_reg) ||
  544. ((read_reg & priv->ecc_ctl_en_mask) != priv->ecc_ctl_en_mask)) {
  545. edac_printk(KERN_ERR, EDAC_MC,
  546. "No ECC/ECC disabled [0x%08X]\n", read_reg);
  547. return -ENODEV;
  548. }
  549. /* Grab memory size from device tree. */
  550. mem_size = get_total_mem();
  551. if (!mem_size) {
  552. edac_printk(KERN_ERR, EDAC_MC, "Unable to calculate memory size\n");
  553. return -ENODEV;
  554. }
  555. /* Ensure the SDRAM Interrupt is disabled */
  556. if (regmap_update_bits(regmap, priv->ecc_irq_en_offset,
  557. priv->ecc_irq_en_mask, 0)) {
  558. edac_printk(KERN_ERR, EDAC_MC,
  559. "Error disabling SDRAM ECC IRQ\n");
  560. return -ENODEV;
  561. }
  562. /* Toggle to clear the SDRAM Error count */
  563. if (regmap_update_bits(regmap, priv->ecc_cnt_rst_offset,
  564. priv->ecc_cnt_rst_mask,
  565. priv->ecc_cnt_rst_mask)) {
  566. edac_printk(KERN_ERR, EDAC_MC,
  567. "Error clearing SDRAM ECC count\n");
  568. return -ENODEV;
  569. }
  570. if (regmap_update_bits(regmap, priv->ecc_cnt_rst_offset,
  571. priv->ecc_cnt_rst_mask, 0)) {
  572. edac_printk(KERN_ERR, EDAC_MC,
  573. "Error clearing SDRAM ECC count\n");
  574. return -ENODEV;
  575. }
  576. irq = platform_get_irq(pdev, 0);
  577. if (irq < 0) {
  578. edac_printk(KERN_ERR, EDAC_MC,
  579. "No irq %d in DT\n", irq);
  580. return -ENODEV;
  581. }
  582. layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
  583. layers[0].size = 1;
  584. layers[0].is_virt_csrow = true;
  585. layers[1].type = EDAC_MC_LAYER_CHANNEL;
  586. layers[1].size = 1;
  587. layers[1].is_virt_csrow = false;
  588. mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers,
  589. sizeof(struct altr_sdram_mc_data));
  590. if (!mci)
  591. return -ENOMEM;
  592. mci->pdev = &pdev->dev;
  593. drvdata = mci->pvt_info;
  594. drvdata->mc_vbase = regmap;
  595. drvdata->data = priv;
  596. platform_set_drvdata(pdev, mci);
  597. if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL)) {
  598. edac_printk(KERN_ERR, EDAC_MC,
  599. "Unable to get managed device resource\n");
  600. ret = -ENOMEM;
  601. goto free;
  602. }
  603. mci->mtype_cap = MEM_FLAG_DDR3;
  604. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  605. mci->edac_cap = EDAC_FLAG_SECDED;
  606. mci->mod_name = EDAC_MOD_STR;
  607. mci->ctl_name = dev_name(&pdev->dev);
  608. mci->scrub_mode = SCRUB_SW_SRC;
  609. mci->dev_name = dev_name(&pdev->dev);
  610. dimm = *mci->dimms;
  611. dimm->nr_pages = ((mem_size - 1) >> PAGE_SHIFT) + 1;
  612. dimm->grain = 8;
  613. dimm->dtype = DEV_X8;
  614. dimm->mtype = MEM_DDR3;
  615. dimm->edac_mode = EDAC_SECDED;
  616. ret = edac_mc_add_mc(mci);
  617. if (ret < 0)
  618. goto err;
  619. ret = devm_request_irq(&pdev->dev, irq, altr_sdram_mc_err_handler,
  620. IRQF_SHARED, dev_name(&pdev->dev), mci);
  621. if (ret < 0) {
  622. edac_mc_printk(mci, KERN_ERR,
  623. "Unable to request irq %d\n", irq);
  624. ret = -ENODEV;
  625. goto err2;
  626. }
  627. if (regmap_write(regmap, S10_SYSMGR_ECC_INTMASK_CLR_OFST,
  628. S10_DDR0_IRQ_MASK)) {
  629. edac_printk(KERN_ERR, EDAC_MC,
  630. "Error clearing SDRAM ECC count\n");
  631. ret = -ENODEV;
  632. goto err2;
  633. }
  634. if (regmap_update_bits(drvdata->mc_vbase, priv->ecc_irq_en_offset,
  635. priv->ecc_irq_en_mask, priv->ecc_irq_en_mask)) {
  636. edac_mc_printk(mci, KERN_ERR,
  637. "Error enabling SDRAM ECC IRQ\n");
  638. ret = -ENODEV;
  639. goto err2;
  640. }
  641. altr_sdr_mc_create_debugfs_nodes(mci);
  642. devres_close_group(&pdev->dev, NULL);
  643. return 0;
  644. err2:
  645. edac_mc_del_mc(&pdev->dev);
  646. err:
  647. devres_release_group(&pdev->dev, NULL);
  648. free:
  649. edac_mc_free(mci);
  650. edac_printk(KERN_ERR, EDAC_MC,
  651. "EDAC Probe Failed; Error %d\n", ret);
  652. return ret;
  653. }
  654. static int altr_s10_sdram_remove(struct platform_device *pdev)
  655. {
  656. struct mem_ctl_info *mci = platform_get_drvdata(pdev);
  657. edac_mc_del_mc(&pdev->dev);
  658. edac_mc_free(mci);
  659. platform_set_drvdata(pdev, NULL);
  660. return 0;
  661. }
  662. /************** </Stratix10 EDAC Memory Controller Functions> ***********/
  663. /*
  664. * If you want to suspend, need to disable EDAC by removing it
  665. * from the device tree or defconfig.
  666. */
  667. #ifdef CONFIG_PM
  668. static int altr_sdram_prepare(struct device *dev)
  669. {
  670. pr_err("Suspend not allowed when EDAC is enabled.\n");
  671. return -EPERM;
  672. }
  673. static const struct dev_pm_ops altr_sdram_pm_ops = {
  674. .prepare = altr_sdram_prepare,
  675. };
  676. #endif
  677. static struct platform_driver altr_sdram_edac_driver = {
  678. .probe = altr_sdram_probe,
  679. .remove = altr_sdram_remove,
  680. .driver = {
  681. .name = "altr_sdram_edac",
  682. #ifdef CONFIG_PM
  683. .pm = &altr_sdram_pm_ops,
  684. #endif
  685. .of_match_table = altr_sdram_ctrl_of_match,
  686. },
  687. };
  688. module_platform_driver(altr_sdram_edac_driver);
  689. static struct platform_driver altr_s10_sdram_edac_driver = {
  690. .probe = altr_s10_sdram_probe,
  691. .remove = altr_s10_sdram_remove,
  692. .driver = {
  693. .name = "altr_s10_sdram_edac",
  694. #ifdef CONFIG_PM
  695. .pm = &altr_sdram_pm_ops,
  696. #endif
  697. .of_match_table = altr_sdram_ctrl_of_match,
  698. },
  699. };
  700. module_platform_driver(altr_s10_sdram_edac_driver);
  701. /************************* EDAC Parent Probe *************************/
  702. static const struct of_device_id altr_edac_device_of_match[];
  703. static const struct of_device_id altr_edac_of_match[] = {
  704. { .compatible = "altr,socfpga-ecc-manager" },
  705. {},
  706. };
  707. MODULE_DEVICE_TABLE(of, altr_edac_of_match);
  708. static int altr_edac_probe(struct platform_device *pdev)
  709. {
  710. of_platform_populate(pdev->dev.of_node, altr_edac_device_of_match,
  711. NULL, &pdev->dev);
  712. return 0;
  713. }
  714. static struct platform_driver altr_edac_driver = {
  715. .probe = altr_edac_probe,
  716. .driver = {
  717. .name = "socfpga_ecc_manager",
  718. .of_match_table = altr_edac_of_match,
  719. },
  720. };
  721. module_platform_driver(altr_edac_driver);
  722. /************************* EDAC Device Functions *************************/
  723. /*
  724. * EDAC Device Functions (shared between various IPs).
  725. * The discrete memories use the EDAC Device framework. The probe
  726. * and error handling functions are very similar between memories
  727. * so they are shared. The memory allocation and freeing for EDAC
  728. * trigger testing are different for each memory.
  729. */
  730. static const struct edac_device_prv_data ocramecc_data;
  731. static const struct edac_device_prv_data l2ecc_data;
  732. static const struct edac_device_prv_data a10_ocramecc_data;
  733. static const struct edac_device_prv_data a10_l2ecc_data;
  734. static irqreturn_t altr_edac_device_handler(int irq, void *dev_id)
  735. {
  736. irqreturn_t ret_value = IRQ_NONE;
  737. struct edac_device_ctl_info *dci = dev_id;
  738. struct altr_edac_device_dev *drvdata = dci->pvt_info;
  739. const struct edac_device_prv_data *priv = drvdata->data;
  740. if (irq == drvdata->sb_irq) {
  741. if (priv->ce_clear_mask)
  742. writel(priv->ce_clear_mask, drvdata->base);
  743. edac_device_handle_ce(dci, 0, 0, drvdata->edac_dev_name);
  744. ret_value = IRQ_HANDLED;
  745. } else if (irq == drvdata->db_irq) {
  746. if (priv->ue_clear_mask)
  747. writel(priv->ue_clear_mask, drvdata->base);
  748. edac_device_handle_ue(dci, 0, 0, drvdata->edac_dev_name);
  749. panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
  750. ret_value = IRQ_HANDLED;
  751. } else {
  752. WARN_ON(1);
  753. }
  754. return ret_value;
  755. }
  756. static ssize_t altr_edac_device_trig(struct file *file,
  757. const char __user *user_buf,
  758. size_t count, loff_t *ppos)
  759. {
  760. u32 *ptemp, i, error_mask;
  761. int result = 0;
  762. u8 trig_type;
  763. unsigned long flags;
  764. struct edac_device_ctl_info *edac_dci = file->private_data;
  765. struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
  766. const struct edac_device_prv_data *priv = drvdata->data;
  767. void *generic_ptr = edac_dci->dev;
  768. if (!user_buf || get_user(trig_type, user_buf))
  769. return -EFAULT;
  770. if (!priv->alloc_mem)
  771. return -ENOMEM;
  772. /*
  773. * Note that generic_ptr is initialized to the device * but in
  774. * some alloc_functions, this is overridden and returns data.
  775. */
  776. ptemp = priv->alloc_mem(priv->trig_alloc_sz, &generic_ptr);
  777. if (!ptemp) {
  778. edac_printk(KERN_ERR, EDAC_DEVICE,
  779. "Inject: Buffer Allocation error\n");
  780. return -ENOMEM;
  781. }
  782. if (trig_type == ALTR_UE_TRIGGER_CHAR)
  783. error_mask = priv->ue_set_mask;
  784. else
  785. error_mask = priv->ce_set_mask;
  786. edac_printk(KERN_ALERT, EDAC_DEVICE,
  787. "Trigger Error Mask (0x%X)\n", error_mask);
  788. local_irq_save(flags);
  789. /* write ECC corrupted data out. */
  790. for (i = 0; i < (priv->trig_alloc_sz / sizeof(*ptemp)); i++) {
  791. /* Read data so we're in the correct state */
  792. rmb();
  793. if (READ_ONCE(ptemp[i]))
  794. result = -1;
  795. /* Toggle Error bit (it is latched), leave ECC enabled */
  796. writel(error_mask, (drvdata->base + priv->set_err_ofst));
  797. writel(priv->ecc_enable_mask, (drvdata->base +
  798. priv->set_err_ofst));
  799. ptemp[i] = i;
  800. }
  801. /* Ensure it has been written out */
  802. wmb();
  803. local_irq_restore(flags);
  804. if (result)
  805. edac_printk(KERN_ERR, EDAC_DEVICE, "Mem Not Cleared\n");
  806. /* Read out written data. ECC error caused here */
  807. for (i = 0; i < ALTR_TRIGGER_READ_WRD_CNT; i++)
  808. if (READ_ONCE(ptemp[i]) != i)
  809. edac_printk(KERN_ERR, EDAC_DEVICE,
  810. "Read doesn't match written data\n");
  811. if (priv->free_mem)
  812. priv->free_mem(ptemp, priv->trig_alloc_sz, generic_ptr);
  813. return count;
  814. }
  815. static const struct file_operations altr_edac_device_inject_fops = {
  816. .open = simple_open,
  817. .write = altr_edac_device_trig,
  818. .llseek = generic_file_llseek,
  819. };
  820. static ssize_t altr_edac_a10_device_trig(struct file *file,
  821. const char __user *user_buf,
  822. size_t count, loff_t *ppos);
  823. static const struct file_operations altr_edac_a10_device_inject_fops = {
  824. .open = simple_open,
  825. .write = altr_edac_a10_device_trig,
  826. .llseek = generic_file_llseek,
  827. };
  828. static void altr_create_edacdev_dbgfs(struct edac_device_ctl_info *edac_dci,
  829. const struct edac_device_prv_data *priv)
  830. {
  831. struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
  832. if (!IS_ENABLED(CONFIG_EDAC_DEBUG))
  833. return;
  834. drvdata->debugfs_dir = edac_debugfs_create_dir(drvdata->edac_dev_name);
  835. if (!drvdata->debugfs_dir)
  836. return;
  837. if (!edac_debugfs_create_file("altr_trigger", S_IWUSR,
  838. drvdata->debugfs_dir, edac_dci,
  839. priv->inject_fops))
  840. debugfs_remove_recursive(drvdata->debugfs_dir);
  841. }
  842. static const struct of_device_id altr_edac_device_of_match[] = {
  843. #ifdef CONFIG_EDAC_ALTERA_L2C
  844. { .compatible = "altr,socfpga-l2-ecc", .data = &l2ecc_data },
  845. #endif
  846. #ifdef CONFIG_EDAC_ALTERA_OCRAM
  847. { .compatible = "altr,socfpga-ocram-ecc", .data = &ocramecc_data },
  848. #endif
  849. {},
  850. };
  851. MODULE_DEVICE_TABLE(of, altr_edac_device_of_match);
  852. /*
  853. * altr_edac_device_probe()
  854. * This is a generic EDAC device driver that will support
  855. * various Altera memory devices such as the L2 cache ECC and
  856. * OCRAM ECC as well as the memories for other peripherals.
  857. * Module specific initialization is done by passing the
  858. * function index in the device tree.
  859. */
  860. static int altr_edac_device_probe(struct platform_device *pdev)
  861. {
  862. struct edac_device_ctl_info *dci;
  863. struct altr_edac_device_dev *drvdata;
  864. struct resource *r;
  865. int res = 0;
  866. struct device_node *np = pdev->dev.of_node;
  867. char *ecc_name = (char *)np->name;
  868. static int dev_instance;
  869. if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL)) {
  870. edac_printk(KERN_ERR, EDAC_DEVICE,
  871. "Unable to open devm\n");
  872. return -ENOMEM;
  873. }
  874. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  875. if (!r) {
  876. edac_printk(KERN_ERR, EDAC_DEVICE,
  877. "Unable to get mem resource\n");
  878. res = -ENODEV;
  879. goto fail;
  880. }
  881. if (!devm_request_mem_region(&pdev->dev, r->start, resource_size(r),
  882. dev_name(&pdev->dev))) {
  883. edac_printk(KERN_ERR, EDAC_DEVICE,
  884. "%s:Error requesting mem region\n", ecc_name);
  885. res = -EBUSY;
  886. goto fail;
  887. }
  888. dci = edac_device_alloc_ctl_info(sizeof(*drvdata), ecc_name,
  889. 1, ecc_name, 1, 0, NULL, 0,
  890. dev_instance++);
  891. if (!dci) {
  892. edac_printk(KERN_ERR, EDAC_DEVICE,
  893. "%s: Unable to allocate EDAC device\n", ecc_name);
  894. res = -ENOMEM;
  895. goto fail;
  896. }
  897. drvdata = dci->pvt_info;
  898. dci->dev = &pdev->dev;
  899. platform_set_drvdata(pdev, dci);
  900. drvdata->edac_dev_name = ecc_name;
  901. drvdata->base = devm_ioremap(&pdev->dev, r->start, resource_size(r));
  902. if (!drvdata->base) {
  903. res = -ENOMEM;
  904. goto fail1;
  905. }
  906. /* Get driver specific data for this EDAC device */
  907. drvdata->data = of_match_node(altr_edac_device_of_match, np)->data;
  908. /* Check specific dependencies for the module */
  909. if (drvdata->data->setup) {
  910. res = drvdata->data->setup(drvdata);
  911. if (res)
  912. goto fail1;
  913. }
  914. drvdata->sb_irq = platform_get_irq(pdev, 0);
  915. res = devm_request_irq(&pdev->dev, drvdata->sb_irq,
  916. altr_edac_device_handler,
  917. 0, dev_name(&pdev->dev), dci);
  918. if (res)
  919. goto fail1;
  920. drvdata->db_irq = platform_get_irq(pdev, 1);
  921. res = devm_request_irq(&pdev->dev, drvdata->db_irq,
  922. altr_edac_device_handler,
  923. 0, dev_name(&pdev->dev), dci);
  924. if (res)
  925. goto fail1;
  926. dci->mod_name = "Altera ECC Manager";
  927. dci->dev_name = drvdata->edac_dev_name;
  928. res = edac_device_add_device(dci);
  929. if (res)
  930. goto fail1;
  931. altr_create_edacdev_dbgfs(dci, drvdata->data);
  932. devres_close_group(&pdev->dev, NULL);
  933. return 0;
  934. fail1:
  935. edac_device_free_ctl_info(dci);
  936. fail:
  937. devres_release_group(&pdev->dev, NULL);
  938. edac_printk(KERN_ERR, EDAC_DEVICE,
  939. "%s:Error setting up EDAC device: %d\n", ecc_name, res);
  940. return res;
  941. }
  942. static int altr_edac_device_remove(struct platform_device *pdev)
  943. {
  944. struct edac_device_ctl_info *dci = platform_get_drvdata(pdev);
  945. struct altr_edac_device_dev *drvdata = dci->pvt_info;
  946. debugfs_remove_recursive(drvdata->debugfs_dir);
  947. edac_device_del_device(&pdev->dev);
  948. edac_device_free_ctl_info(dci);
  949. return 0;
  950. }
  951. static struct platform_driver altr_edac_device_driver = {
  952. .probe = altr_edac_device_probe,
  953. .remove = altr_edac_device_remove,
  954. .driver = {
  955. .name = "altr_edac_device",
  956. .of_match_table = altr_edac_device_of_match,
  957. },
  958. };
  959. module_platform_driver(altr_edac_device_driver);
  960. /******************* Arria10 Device ECC Shared Functions *****************/
  961. /*
  962. * Test for memory's ECC dependencies upon entry because platform specific
  963. * startup should have initialized the memory and enabled the ECC.
  964. * Can't turn on ECC here because accessing un-initialized memory will
  965. * cause CE/UE errors possibly causing an ABORT.
  966. */
  967. static int __maybe_unused
  968. altr_check_ecc_deps(struct altr_edac_device_dev *device)
  969. {
  970. void __iomem *base = device->base;
  971. const struct edac_device_prv_data *prv = device->data;
  972. if (readl(base + prv->ecc_en_ofst) & prv->ecc_enable_mask)
  973. return 0;
  974. edac_printk(KERN_ERR, EDAC_DEVICE,
  975. "%s: No ECC present or ECC disabled.\n",
  976. device->edac_dev_name);
  977. return -ENODEV;
  978. }
  979. static irqreturn_t __maybe_unused altr_edac_a10_ecc_irq(int irq, void *dev_id)
  980. {
  981. struct altr_edac_device_dev *dci = dev_id;
  982. void __iomem *base = dci->base;
  983. if (irq == dci->sb_irq) {
  984. writel(ALTR_A10_ECC_SERRPENA,
  985. base + ALTR_A10_ECC_INTSTAT_OFST);
  986. edac_device_handle_ce(dci->edac_dev, 0, 0, dci->edac_dev_name);
  987. return IRQ_HANDLED;
  988. } else if (irq == dci->db_irq) {
  989. writel(ALTR_A10_ECC_DERRPENA,
  990. base + ALTR_A10_ECC_INTSTAT_OFST);
  991. edac_device_handle_ue(dci->edac_dev, 0, 0, dci->edac_dev_name);
  992. if (dci->data->panic)
  993. panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
  994. return IRQ_HANDLED;
  995. }
  996. WARN_ON(1);
  997. return IRQ_NONE;
  998. }
  999. /******************* Arria10 Memory Buffer Functions *********************/
  1000. static inline int a10_get_irq_mask(struct device_node *np)
  1001. {
  1002. int irq;
  1003. const u32 *handle = of_get_property(np, "interrupts", NULL);
  1004. if (!handle)
  1005. return -ENODEV;
  1006. irq = be32_to_cpup(handle);
  1007. return irq;
  1008. }
  1009. static inline void ecc_set_bits(u32 bit_mask, void __iomem *ioaddr)
  1010. {
  1011. u32 value = readl(ioaddr);
  1012. value |= bit_mask;
  1013. writel(value, ioaddr);
  1014. }
  1015. static inline void ecc_clear_bits(u32 bit_mask, void __iomem *ioaddr)
  1016. {
  1017. u32 value = readl(ioaddr);
  1018. value &= ~bit_mask;
  1019. writel(value, ioaddr);
  1020. }
  1021. static inline int ecc_test_bits(u32 bit_mask, void __iomem *ioaddr)
  1022. {
  1023. u32 value = readl(ioaddr);
  1024. return (value & bit_mask) ? 1 : 0;
  1025. }
  1026. /*
  1027. * This function uses the memory initialization block in the Arria10 ECC
  1028. * controller to initialize/clear the entire memory data and ECC data.
  1029. */
  1030. static int __maybe_unused altr_init_memory_port(void __iomem *ioaddr, int port)
  1031. {
  1032. int limit = ALTR_A10_ECC_INIT_WATCHDOG_10US;
  1033. u32 init_mask, stat_mask, clear_mask;
  1034. int ret = 0;
  1035. if (port) {
  1036. init_mask = ALTR_A10_ECC_INITB;
  1037. stat_mask = ALTR_A10_ECC_INITCOMPLETEB;
  1038. clear_mask = ALTR_A10_ECC_ERRPENB_MASK;
  1039. } else {
  1040. init_mask = ALTR_A10_ECC_INITA;
  1041. stat_mask = ALTR_A10_ECC_INITCOMPLETEA;
  1042. clear_mask = ALTR_A10_ECC_ERRPENA_MASK;
  1043. }
  1044. ecc_set_bits(init_mask, (ioaddr + ALTR_A10_ECC_CTRL_OFST));
  1045. while (limit--) {
  1046. if (ecc_test_bits(stat_mask,
  1047. (ioaddr + ALTR_A10_ECC_INITSTAT_OFST)))
  1048. break;
  1049. udelay(1);
  1050. }
  1051. if (limit < 0)
  1052. ret = -EBUSY;
  1053. /* Clear any pending ECC interrupts */
  1054. writel(clear_mask, (ioaddr + ALTR_A10_ECC_INTSTAT_OFST));
  1055. return ret;
  1056. }
  1057. static __init int __maybe_unused
  1058. altr_init_a10_ecc_block(struct device_node *np, u32 irq_mask,
  1059. u32 ecc_ctrl_en_mask, bool dual_port)
  1060. {
  1061. int ret = 0;
  1062. void __iomem *ecc_block_base;
  1063. struct regmap *ecc_mgr_map;
  1064. char *ecc_name;
  1065. struct device_node *np_eccmgr;
  1066. ecc_name = (char *)np->name;
  1067. /* Get the ECC Manager - parent of the device EDACs */
  1068. np_eccmgr = of_get_parent(np);
  1069. ecc_mgr_map = syscon_regmap_lookup_by_phandle(np_eccmgr,
  1070. "altr,sysmgr-syscon");
  1071. of_node_put(np_eccmgr);
  1072. if (IS_ERR(ecc_mgr_map)) {
  1073. edac_printk(KERN_ERR, EDAC_DEVICE,
  1074. "Unable to get syscon altr,sysmgr-syscon\n");
  1075. return -ENODEV;
  1076. }
  1077. /* Map the ECC Block */
  1078. ecc_block_base = of_iomap(np, 0);
  1079. if (!ecc_block_base) {
  1080. edac_printk(KERN_ERR, EDAC_DEVICE,
  1081. "Unable to map %s ECC block\n", ecc_name);
  1082. return -ENODEV;
  1083. }
  1084. /* Disable ECC */
  1085. regmap_write(ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_SET_OFST, irq_mask);
  1086. writel(ALTR_A10_ECC_SERRINTEN,
  1087. (ecc_block_base + ALTR_A10_ECC_ERRINTENR_OFST));
  1088. ecc_clear_bits(ecc_ctrl_en_mask,
  1089. (ecc_block_base + ALTR_A10_ECC_CTRL_OFST));
  1090. /* Ensure all writes complete */
  1091. wmb();
  1092. /* Use HW initialization block to initialize memory for ECC */
  1093. ret = altr_init_memory_port(ecc_block_base, 0);
  1094. if (ret) {
  1095. edac_printk(KERN_ERR, EDAC_DEVICE,
  1096. "ECC: cannot init %s PORTA memory\n", ecc_name);
  1097. goto out;
  1098. }
  1099. if (dual_port) {
  1100. ret = altr_init_memory_port(ecc_block_base, 1);
  1101. if (ret) {
  1102. edac_printk(KERN_ERR, EDAC_DEVICE,
  1103. "ECC: cannot init %s PORTB memory\n",
  1104. ecc_name);
  1105. goto out;
  1106. }
  1107. }
  1108. /* Interrupt mode set to every SBERR */
  1109. regmap_write(ecc_mgr_map, ALTR_A10_ECC_INTMODE_OFST,
  1110. ALTR_A10_ECC_INTMODE);
  1111. /* Enable ECC */
  1112. ecc_set_bits(ecc_ctrl_en_mask, (ecc_block_base +
  1113. ALTR_A10_ECC_CTRL_OFST));
  1114. writel(ALTR_A10_ECC_SERRINTEN,
  1115. (ecc_block_base + ALTR_A10_ECC_ERRINTENS_OFST));
  1116. regmap_write(ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_CLR_OFST, irq_mask);
  1117. /* Ensure all writes complete */
  1118. wmb();
  1119. out:
  1120. iounmap(ecc_block_base);
  1121. return ret;
  1122. }
  1123. static int socfpga_is_a10(void)
  1124. {
  1125. return of_machine_is_compatible("altr,socfpga-arria10");
  1126. }
  1127. static int validate_parent_available(struct device_node *np);
  1128. static const struct of_device_id altr_edac_a10_device_of_match[];
  1129. static int __init __maybe_unused altr_init_a10_ecc_device_type(char *compat)
  1130. {
  1131. int irq;
  1132. struct device_node *child, *np;
  1133. if (!socfpga_is_a10())
  1134. return -ENODEV;
  1135. np = of_find_compatible_node(NULL, NULL,
  1136. "altr,socfpga-a10-ecc-manager");
  1137. if (!np) {
  1138. edac_printk(KERN_ERR, EDAC_DEVICE, "ECC Manager not found\n");
  1139. return -ENODEV;
  1140. }
  1141. for_each_child_of_node(np, child) {
  1142. const struct of_device_id *pdev_id;
  1143. const struct edac_device_prv_data *prv;
  1144. if (!of_device_is_available(child))
  1145. continue;
  1146. if (!of_device_is_compatible(child, compat))
  1147. continue;
  1148. if (validate_parent_available(child))
  1149. continue;
  1150. irq = a10_get_irq_mask(child);
  1151. if (irq < 0)
  1152. continue;
  1153. /* Get matching node and check for valid result */
  1154. pdev_id = of_match_node(altr_edac_a10_device_of_match, child);
  1155. if (IS_ERR_OR_NULL(pdev_id))
  1156. continue;
  1157. /* Validate private data pointer before dereferencing */
  1158. prv = pdev_id->data;
  1159. if (!prv)
  1160. continue;
  1161. altr_init_a10_ecc_block(child, BIT(irq),
  1162. prv->ecc_enable_mask, 0);
  1163. }
  1164. of_node_put(np);
  1165. return 0;
  1166. }
  1167. /*********************** OCRAM EDAC Device Functions *********************/
  1168. #ifdef CONFIG_EDAC_ALTERA_OCRAM
  1169. static void *ocram_alloc_mem(size_t size, void **other)
  1170. {
  1171. struct device_node *np;
  1172. struct gen_pool *gp;
  1173. void *sram_addr;
  1174. np = of_find_compatible_node(NULL, NULL, "altr,socfpga-ocram-ecc");
  1175. if (!np)
  1176. return NULL;
  1177. gp = of_gen_pool_get(np, "iram", 0);
  1178. of_node_put(np);
  1179. if (!gp)
  1180. return NULL;
  1181. sram_addr = (void *)gen_pool_alloc(gp, size);
  1182. if (!sram_addr)
  1183. return NULL;
  1184. memset(sram_addr, 0, size);
  1185. /* Ensure data is written out */
  1186. wmb();
  1187. /* Remember this handle for freeing later */
  1188. *other = gp;
  1189. return sram_addr;
  1190. }
  1191. static void ocram_free_mem(void *p, size_t size, void *other)
  1192. {
  1193. gen_pool_free((struct gen_pool *)other, (unsigned long)p, size);
  1194. }
  1195. static const struct edac_device_prv_data ocramecc_data = {
  1196. .setup = altr_check_ecc_deps,
  1197. .ce_clear_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_SERR),
  1198. .ue_clear_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_DERR),
  1199. .alloc_mem = ocram_alloc_mem,
  1200. .free_mem = ocram_free_mem,
  1201. .ecc_enable_mask = ALTR_OCR_ECC_EN,
  1202. .ecc_en_ofst = ALTR_OCR_ECC_REG_OFFSET,
  1203. .ce_set_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_INJS),
  1204. .ue_set_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_INJD),
  1205. .set_err_ofst = ALTR_OCR_ECC_REG_OFFSET,
  1206. .trig_alloc_sz = ALTR_TRIG_OCRAM_BYTE_SIZE,
  1207. .inject_fops = &altr_edac_device_inject_fops,
  1208. };
  1209. static const struct edac_device_prv_data a10_ocramecc_data = {
  1210. .setup = altr_check_ecc_deps,
  1211. .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
  1212. .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
  1213. .irq_status_mask = A10_SYSMGR_ECC_INTSTAT_OCRAM,
  1214. .ecc_enable_mask = ALTR_A10_OCRAM_ECC_EN_CTL,
  1215. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1216. .ce_set_mask = ALTR_A10_ECC_TSERRA,
  1217. .ue_set_mask = ALTR_A10_ECC_TDERRA,
  1218. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1219. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  1220. .inject_fops = &altr_edac_a10_device_inject_fops,
  1221. /*
  1222. * OCRAM panic on uncorrectable error because sleep/resume
  1223. * functions and FPGA contents are stored in OCRAM. Prefer
  1224. * a kernel panic over executing/loading corrupted data.
  1225. */
  1226. .panic = true,
  1227. };
  1228. #endif /* CONFIG_EDAC_ALTERA_OCRAM */
  1229. /********************* L2 Cache EDAC Device Functions ********************/
  1230. #ifdef CONFIG_EDAC_ALTERA_L2C
  1231. static void *l2_alloc_mem(size_t size, void **other)
  1232. {
  1233. struct device *dev = *other;
  1234. void *ptemp = devm_kzalloc(dev, size, GFP_KERNEL);
  1235. if (!ptemp)
  1236. return NULL;
  1237. /* Make sure everything is written out */
  1238. wmb();
  1239. /*
  1240. * Clean all cache levels up to LoC (includes L2)
  1241. * This ensures the corrupted data is written into
  1242. * L2 cache for readback test (which causes ECC error).
  1243. */
  1244. flush_cache_all();
  1245. return ptemp;
  1246. }
  1247. static void l2_free_mem(void *p, size_t size, void *other)
  1248. {
  1249. struct device *dev = other;
  1250. if (dev && p)
  1251. devm_kfree(dev, p);
  1252. }
  1253. /*
  1254. * altr_l2_check_deps()
  1255. * Test for L2 cache ECC dependencies upon entry because
  1256. * platform specific startup should have initialized the L2
  1257. * memory and enabled the ECC.
  1258. * Bail if ECC is not enabled.
  1259. * Note that L2 Cache Enable is forced at build time.
  1260. */
  1261. static int altr_l2_check_deps(struct altr_edac_device_dev *device)
  1262. {
  1263. void __iomem *base = device->base;
  1264. const struct edac_device_prv_data *prv = device->data;
  1265. if ((readl(base) & prv->ecc_enable_mask) ==
  1266. prv->ecc_enable_mask)
  1267. return 0;
  1268. edac_printk(KERN_ERR, EDAC_DEVICE,
  1269. "L2: No ECC present, or ECC disabled\n");
  1270. return -ENODEV;
  1271. }
  1272. static irqreturn_t altr_edac_a10_l2_irq(int irq, void *dev_id)
  1273. {
  1274. struct altr_edac_device_dev *dci = dev_id;
  1275. if (irq == dci->sb_irq) {
  1276. regmap_write(dci->edac->ecc_mgr_map,
  1277. A10_SYSGMR_MPU_CLEAR_L2_ECC_OFST,
  1278. A10_SYSGMR_MPU_CLEAR_L2_ECC_SB);
  1279. edac_device_handle_ce(dci->edac_dev, 0, 0, dci->edac_dev_name);
  1280. return IRQ_HANDLED;
  1281. } else if (irq == dci->db_irq) {
  1282. regmap_write(dci->edac->ecc_mgr_map,
  1283. A10_SYSGMR_MPU_CLEAR_L2_ECC_OFST,
  1284. A10_SYSGMR_MPU_CLEAR_L2_ECC_MB);
  1285. edac_device_handle_ue(dci->edac_dev, 0, 0, dci->edac_dev_name);
  1286. panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
  1287. return IRQ_HANDLED;
  1288. }
  1289. WARN_ON(1);
  1290. return IRQ_NONE;
  1291. }
  1292. static const struct edac_device_prv_data l2ecc_data = {
  1293. .setup = altr_l2_check_deps,
  1294. .ce_clear_mask = 0,
  1295. .ue_clear_mask = 0,
  1296. .alloc_mem = l2_alloc_mem,
  1297. .free_mem = l2_free_mem,
  1298. .ecc_enable_mask = ALTR_L2_ECC_EN,
  1299. .ce_set_mask = (ALTR_L2_ECC_EN | ALTR_L2_ECC_INJS),
  1300. .ue_set_mask = (ALTR_L2_ECC_EN | ALTR_L2_ECC_INJD),
  1301. .set_err_ofst = ALTR_L2_ECC_REG_OFFSET,
  1302. .trig_alloc_sz = ALTR_TRIG_L2C_BYTE_SIZE,
  1303. .inject_fops = &altr_edac_device_inject_fops,
  1304. };
  1305. static const struct edac_device_prv_data a10_l2ecc_data = {
  1306. .setup = altr_l2_check_deps,
  1307. .ce_clear_mask = ALTR_A10_L2_ECC_SERR_CLR,
  1308. .ue_clear_mask = ALTR_A10_L2_ECC_MERR_CLR,
  1309. .irq_status_mask = A10_SYSMGR_ECC_INTSTAT_L2,
  1310. .alloc_mem = l2_alloc_mem,
  1311. .free_mem = l2_free_mem,
  1312. .ecc_enable_mask = ALTR_A10_L2_ECC_EN_CTL,
  1313. .ce_set_mask = ALTR_A10_L2_ECC_CE_INJ_MASK,
  1314. .ue_set_mask = ALTR_A10_L2_ECC_UE_INJ_MASK,
  1315. .set_err_ofst = ALTR_A10_L2_ECC_INJ_OFST,
  1316. .ecc_irq_handler = altr_edac_a10_l2_irq,
  1317. .trig_alloc_sz = ALTR_TRIG_L2C_BYTE_SIZE,
  1318. .inject_fops = &altr_edac_device_inject_fops,
  1319. };
  1320. #endif /* CONFIG_EDAC_ALTERA_L2C */
  1321. /********************* Ethernet Device Functions ********************/
  1322. #ifdef CONFIG_EDAC_ALTERA_ETHERNET
  1323. static const struct edac_device_prv_data a10_enetecc_data = {
  1324. .setup = altr_check_ecc_deps,
  1325. .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
  1326. .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
  1327. .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
  1328. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1329. .ce_set_mask = ALTR_A10_ECC_TSERRA,
  1330. .ue_set_mask = ALTR_A10_ECC_TDERRA,
  1331. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1332. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  1333. .inject_fops = &altr_edac_a10_device_inject_fops,
  1334. };
  1335. static int __init socfpga_init_ethernet_ecc(void)
  1336. {
  1337. return altr_init_a10_ecc_device_type("altr,socfpga-eth-mac-ecc");
  1338. }
  1339. early_initcall(socfpga_init_ethernet_ecc);
  1340. #endif /* CONFIG_EDAC_ALTERA_ETHERNET */
  1341. /********************** NAND Device Functions **********************/
  1342. #ifdef CONFIG_EDAC_ALTERA_NAND
  1343. static const struct edac_device_prv_data a10_nandecc_data = {
  1344. .setup = altr_check_ecc_deps,
  1345. .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
  1346. .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
  1347. .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
  1348. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1349. .ce_set_mask = ALTR_A10_ECC_TSERRA,
  1350. .ue_set_mask = ALTR_A10_ECC_TDERRA,
  1351. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1352. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  1353. .inject_fops = &altr_edac_a10_device_inject_fops,
  1354. };
  1355. static int __init socfpga_init_nand_ecc(void)
  1356. {
  1357. return altr_init_a10_ecc_device_type("altr,socfpga-nand-ecc");
  1358. }
  1359. early_initcall(socfpga_init_nand_ecc);
  1360. #endif /* CONFIG_EDAC_ALTERA_NAND */
  1361. /********************** DMA Device Functions **********************/
  1362. #ifdef CONFIG_EDAC_ALTERA_DMA
  1363. static const struct edac_device_prv_data a10_dmaecc_data = {
  1364. .setup = altr_check_ecc_deps,
  1365. .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
  1366. .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
  1367. .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
  1368. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1369. .ce_set_mask = ALTR_A10_ECC_TSERRA,
  1370. .ue_set_mask = ALTR_A10_ECC_TDERRA,
  1371. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1372. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  1373. .inject_fops = &altr_edac_a10_device_inject_fops,
  1374. };
  1375. static int __init socfpga_init_dma_ecc(void)
  1376. {
  1377. return altr_init_a10_ecc_device_type("altr,socfpga-dma-ecc");
  1378. }
  1379. early_initcall(socfpga_init_dma_ecc);
  1380. #endif /* CONFIG_EDAC_ALTERA_DMA */
  1381. /********************** USB Device Functions **********************/
  1382. #ifdef CONFIG_EDAC_ALTERA_USB
  1383. static const struct edac_device_prv_data a10_usbecc_data = {
  1384. .setup = altr_check_ecc_deps,
  1385. .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
  1386. .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
  1387. .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
  1388. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1389. .ce_set_mask = ALTR_A10_ECC_TSERRA,
  1390. .ue_set_mask = ALTR_A10_ECC_TDERRA,
  1391. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1392. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  1393. .inject_fops = &altr_edac_a10_device_inject_fops,
  1394. };
  1395. static int __init socfpga_init_usb_ecc(void)
  1396. {
  1397. return altr_init_a10_ecc_device_type("altr,socfpga-usb-ecc");
  1398. }
  1399. early_initcall(socfpga_init_usb_ecc);
  1400. #endif /* CONFIG_EDAC_ALTERA_USB */
  1401. /********************** QSPI Device Functions **********************/
  1402. #ifdef CONFIG_EDAC_ALTERA_QSPI
  1403. static const struct edac_device_prv_data a10_qspiecc_data = {
  1404. .setup = altr_check_ecc_deps,
  1405. .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
  1406. .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
  1407. .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
  1408. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1409. .ce_set_mask = ALTR_A10_ECC_TSERRA,
  1410. .ue_set_mask = ALTR_A10_ECC_TDERRA,
  1411. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1412. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  1413. .inject_fops = &altr_edac_a10_device_inject_fops,
  1414. };
  1415. static int __init socfpga_init_qspi_ecc(void)
  1416. {
  1417. return altr_init_a10_ecc_device_type("altr,socfpga-qspi-ecc");
  1418. }
  1419. early_initcall(socfpga_init_qspi_ecc);
  1420. #endif /* CONFIG_EDAC_ALTERA_QSPI */
  1421. /********************* SDMMC Device Functions **********************/
  1422. #ifdef CONFIG_EDAC_ALTERA_SDMMC
  1423. static const struct edac_device_prv_data a10_sdmmceccb_data;
  1424. static int altr_portb_setup(struct altr_edac_device_dev *device)
  1425. {
  1426. struct edac_device_ctl_info *dci;
  1427. struct altr_edac_device_dev *altdev;
  1428. char *ecc_name = "sdmmcb-ecc";
  1429. int edac_idx, rc;
  1430. struct device_node *np;
  1431. const struct edac_device_prv_data *prv = &a10_sdmmceccb_data;
  1432. rc = altr_check_ecc_deps(device);
  1433. if (rc)
  1434. return rc;
  1435. np = of_find_compatible_node(NULL, NULL, "altr,socfpga-sdmmc-ecc");
  1436. if (!np) {
  1437. edac_printk(KERN_WARNING, EDAC_DEVICE, "SDMMC node not found\n");
  1438. return -ENODEV;
  1439. }
  1440. /* Create the PortB EDAC device */
  1441. edac_idx = edac_device_alloc_index();
  1442. dci = edac_device_alloc_ctl_info(sizeof(*altdev), ecc_name, 1,
  1443. ecc_name, 1, 0, NULL, 0, edac_idx);
  1444. if (!dci) {
  1445. edac_printk(KERN_ERR, EDAC_DEVICE,
  1446. "%s: Unable to allocate PortB EDAC device\n",
  1447. ecc_name);
  1448. return -ENOMEM;
  1449. }
  1450. /* Initialize the PortB EDAC device structure from PortA structure */
  1451. altdev = dci->pvt_info;
  1452. *altdev = *device;
  1453. if (!devres_open_group(&altdev->ddev, altr_portb_setup, GFP_KERNEL))
  1454. return -ENOMEM;
  1455. /* Update PortB specific values */
  1456. altdev->edac_dev_name = ecc_name;
  1457. altdev->edac_idx = edac_idx;
  1458. altdev->edac_dev = dci;
  1459. altdev->data = prv;
  1460. dci->dev = &altdev->ddev;
  1461. dci->ctl_name = "Altera ECC Manager";
  1462. dci->mod_name = ecc_name;
  1463. dci->dev_name = ecc_name;
  1464. /* Update the IRQs for PortB */
  1465. altdev->sb_irq = irq_of_parse_and_map(np, 2);
  1466. if (!altdev->sb_irq) {
  1467. edac_printk(KERN_ERR, EDAC_DEVICE, "Error PortB SBIRQ alloc\n");
  1468. rc = -ENODEV;
  1469. goto err_release_group_1;
  1470. }
  1471. rc = devm_request_irq(&altdev->ddev, altdev->sb_irq,
  1472. prv->ecc_irq_handler,
  1473. IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
  1474. ecc_name, altdev);
  1475. if (rc) {
  1476. edac_printk(KERN_ERR, EDAC_DEVICE, "PortB SBERR IRQ error\n");
  1477. goto err_release_group_1;
  1478. }
  1479. altdev->db_irq = irq_of_parse_and_map(np, 3);
  1480. if (!altdev->db_irq) {
  1481. edac_printk(KERN_ERR, EDAC_DEVICE, "Error PortB DBIRQ alloc\n");
  1482. rc = -ENODEV;
  1483. goto err_release_group_1;
  1484. }
  1485. rc = devm_request_irq(&altdev->ddev, altdev->db_irq,
  1486. prv->ecc_irq_handler,
  1487. IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
  1488. ecc_name, altdev);
  1489. if (rc) {
  1490. edac_printk(KERN_ERR, EDAC_DEVICE, "PortB DBERR IRQ error\n");
  1491. goto err_release_group_1;
  1492. }
  1493. rc = edac_device_add_device(dci);
  1494. if (rc) {
  1495. edac_printk(KERN_ERR, EDAC_DEVICE,
  1496. "edac_device_add_device portB failed\n");
  1497. rc = -ENOMEM;
  1498. goto err_release_group_1;
  1499. }
  1500. altr_create_edacdev_dbgfs(dci, prv);
  1501. list_add(&altdev->next, &altdev->edac->a10_ecc_devices);
  1502. devres_remove_group(&altdev->ddev, altr_portb_setup);
  1503. return 0;
  1504. err_release_group_1:
  1505. edac_device_free_ctl_info(dci);
  1506. devres_release_group(&altdev->ddev, altr_portb_setup);
  1507. edac_printk(KERN_ERR, EDAC_DEVICE,
  1508. "%s:Error setting up EDAC device: %d\n", ecc_name, rc);
  1509. return rc;
  1510. }
  1511. static irqreturn_t altr_edac_a10_ecc_irq_portb(int irq, void *dev_id)
  1512. {
  1513. struct altr_edac_device_dev *ad = dev_id;
  1514. void __iomem *base = ad->base;
  1515. const struct edac_device_prv_data *priv = ad->data;
  1516. if (irq == ad->sb_irq) {
  1517. writel(priv->ce_clear_mask,
  1518. base + ALTR_A10_ECC_INTSTAT_OFST);
  1519. edac_device_handle_ce(ad->edac_dev, 0, 0, ad->edac_dev_name);
  1520. return IRQ_HANDLED;
  1521. } else if (irq == ad->db_irq) {
  1522. writel(priv->ue_clear_mask,
  1523. base + ALTR_A10_ECC_INTSTAT_OFST);
  1524. edac_device_handle_ue(ad->edac_dev, 0, 0, ad->edac_dev_name);
  1525. return IRQ_HANDLED;
  1526. }
  1527. WARN_ONCE(1, "Unhandled IRQ%d on Port B.", irq);
  1528. return IRQ_NONE;
  1529. }
  1530. static const struct edac_device_prv_data a10_sdmmcecca_data = {
  1531. .setup = altr_portb_setup,
  1532. .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
  1533. .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
  1534. .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
  1535. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1536. .ce_set_mask = ALTR_A10_ECC_SERRPENA,
  1537. .ue_set_mask = ALTR_A10_ECC_DERRPENA,
  1538. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1539. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  1540. .inject_fops = &altr_edac_a10_device_inject_fops,
  1541. };
  1542. static const struct edac_device_prv_data a10_sdmmceccb_data = {
  1543. .setup = altr_portb_setup,
  1544. .ce_clear_mask = ALTR_A10_ECC_SERRPENB,
  1545. .ue_clear_mask = ALTR_A10_ECC_DERRPENB,
  1546. .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
  1547. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1548. .ce_set_mask = ALTR_A10_ECC_TSERRB,
  1549. .ue_set_mask = ALTR_A10_ECC_TDERRB,
  1550. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1551. .ecc_irq_handler = altr_edac_a10_ecc_irq_portb,
  1552. .inject_fops = &altr_edac_a10_device_inject_fops,
  1553. };
  1554. static int __init socfpga_init_sdmmc_ecc(void)
  1555. {
  1556. int rc = -ENODEV;
  1557. struct device_node *child;
  1558. if (!socfpga_is_a10())
  1559. return -ENODEV;
  1560. child = of_find_compatible_node(NULL, NULL, "altr,socfpga-sdmmc-ecc");
  1561. if (!child) {
  1562. edac_printk(KERN_WARNING, EDAC_DEVICE, "SDMMC node not found\n");
  1563. return -ENODEV;
  1564. }
  1565. if (!of_device_is_available(child))
  1566. goto exit;
  1567. if (validate_parent_available(child))
  1568. goto exit;
  1569. rc = altr_init_a10_ecc_block(child, ALTR_A10_SDMMC_IRQ_MASK,
  1570. a10_sdmmcecca_data.ecc_enable_mask, 1);
  1571. exit:
  1572. of_node_put(child);
  1573. return rc;
  1574. }
  1575. early_initcall(socfpga_init_sdmmc_ecc);
  1576. #endif /* CONFIG_EDAC_ALTERA_SDMMC */
  1577. /********************* Arria10 EDAC Device Functions *************************/
  1578. static const struct of_device_id altr_edac_a10_device_of_match[] = {
  1579. #ifdef CONFIG_EDAC_ALTERA_L2C
  1580. { .compatible = "altr,socfpga-a10-l2-ecc", .data = &a10_l2ecc_data },
  1581. #endif
  1582. #ifdef CONFIG_EDAC_ALTERA_OCRAM
  1583. { .compatible = "altr,socfpga-a10-ocram-ecc",
  1584. .data = &a10_ocramecc_data },
  1585. #endif
  1586. #ifdef CONFIG_EDAC_ALTERA_ETHERNET
  1587. { .compatible = "altr,socfpga-eth-mac-ecc",
  1588. .data = &a10_enetecc_data },
  1589. #endif
  1590. #ifdef CONFIG_EDAC_ALTERA_NAND
  1591. { .compatible = "altr,socfpga-nand-ecc", .data = &a10_nandecc_data },
  1592. #endif
  1593. #ifdef CONFIG_EDAC_ALTERA_DMA
  1594. { .compatible = "altr,socfpga-dma-ecc", .data = &a10_dmaecc_data },
  1595. #endif
  1596. #ifdef CONFIG_EDAC_ALTERA_USB
  1597. { .compatible = "altr,socfpga-usb-ecc", .data = &a10_usbecc_data },
  1598. #endif
  1599. #ifdef CONFIG_EDAC_ALTERA_QSPI
  1600. { .compatible = "altr,socfpga-qspi-ecc", .data = &a10_qspiecc_data },
  1601. #endif
  1602. #ifdef CONFIG_EDAC_ALTERA_SDMMC
  1603. { .compatible = "altr,socfpga-sdmmc-ecc", .data = &a10_sdmmcecca_data },
  1604. #endif
  1605. {},
  1606. };
  1607. MODULE_DEVICE_TABLE(of, altr_edac_a10_device_of_match);
  1608. /*
  1609. * The Arria10 EDAC Device Functions differ from the Cyclone5/Arria5
  1610. * because 2 IRQs are shared among the all ECC peripherals. The ECC
  1611. * manager manages the IRQs and the children.
  1612. * Based on xgene_edac.c peripheral code.
  1613. */
  1614. static ssize_t altr_edac_a10_device_trig(struct file *file,
  1615. const char __user *user_buf,
  1616. size_t count, loff_t *ppos)
  1617. {
  1618. struct edac_device_ctl_info *edac_dci = file->private_data;
  1619. struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
  1620. const struct edac_device_prv_data *priv = drvdata->data;
  1621. void __iomem *set_addr = (drvdata->base + priv->set_err_ofst);
  1622. unsigned long flags;
  1623. u8 trig_type;
  1624. if (!user_buf || get_user(trig_type, user_buf))
  1625. return -EFAULT;
  1626. local_irq_save(flags);
  1627. if (trig_type == ALTR_UE_TRIGGER_CHAR)
  1628. writel(priv->ue_set_mask, set_addr);
  1629. else
  1630. writel(priv->ce_set_mask, set_addr);
  1631. /* Ensure the interrupt test bits are set */
  1632. wmb();
  1633. local_irq_restore(flags);
  1634. return count;
  1635. }
  1636. static void altr_edac_a10_irq_handler(struct irq_desc *desc)
  1637. {
  1638. int dberr, bit, sm_offset, irq_status;
  1639. struct altr_arria10_edac *edac = irq_desc_get_handler_data(desc);
  1640. struct irq_chip *chip = irq_desc_get_chip(desc);
  1641. int irq = irq_desc_get_irq(desc);
  1642. dberr = (irq == edac->db_irq) ? 1 : 0;
  1643. sm_offset = dberr ? A10_SYSMGR_ECC_INTSTAT_DERR_OFST :
  1644. A10_SYSMGR_ECC_INTSTAT_SERR_OFST;
  1645. chained_irq_enter(chip, desc);
  1646. regmap_read(edac->ecc_mgr_map, sm_offset, &irq_status);
  1647. for_each_set_bit(bit, (unsigned long *)&irq_status, 32) {
  1648. irq = irq_linear_revmap(edac->domain, dberr * 32 + bit);
  1649. if (irq)
  1650. generic_handle_irq(irq);
  1651. }
  1652. chained_irq_exit(chip, desc);
  1653. }
  1654. static int validate_parent_available(struct device_node *np)
  1655. {
  1656. struct device_node *parent;
  1657. int ret = 0;
  1658. /* Ensure parent device is enabled if parent node exists */
  1659. parent = of_parse_phandle(np, "altr,ecc-parent", 0);
  1660. if (parent && !of_device_is_available(parent))
  1661. ret = -ENODEV;
  1662. of_node_put(parent);
  1663. return ret;
  1664. }
  1665. static int altr_edac_a10_device_add(struct altr_arria10_edac *edac,
  1666. struct device_node *np)
  1667. {
  1668. struct edac_device_ctl_info *dci;
  1669. struct altr_edac_device_dev *altdev;
  1670. char *ecc_name = (char *)np->name;
  1671. struct resource res;
  1672. int edac_idx;
  1673. int rc = 0;
  1674. const struct edac_device_prv_data *prv;
  1675. /* Get matching node and check for valid result */
  1676. const struct of_device_id *pdev_id =
  1677. of_match_node(altr_edac_a10_device_of_match, np);
  1678. if (IS_ERR_OR_NULL(pdev_id))
  1679. return -ENODEV;
  1680. /* Get driver specific data for this EDAC device */
  1681. prv = pdev_id->data;
  1682. if (IS_ERR_OR_NULL(prv))
  1683. return -ENODEV;
  1684. if (validate_parent_available(np))
  1685. return -ENODEV;
  1686. if (!devres_open_group(edac->dev, altr_edac_a10_device_add, GFP_KERNEL))
  1687. return -ENOMEM;
  1688. rc = of_address_to_resource(np, 0, &res);
  1689. if (rc < 0) {
  1690. edac_printk(KERN_ERR, EDAC_DEVICE,
  1691. "%s: no resource address\n", ecc_name);
  1692. goto err_release_group;
  1693. }
  1694. edac_idx = edac_device_alloc_index();
  1695. dci = edac_device_alloc_ctl_info(sizeof(*altdev), ecc_name,
  1696. 1, ecc_name, 1, 0, NULL, 0,
  1697. edac_idx);
  1698. if (!dci) {
  1699. edac_printk(KERN_ERR, EDAC_DEVICE,
  1700. "%s: Unable to allocate EDAC device\n", ecc_name);
  1701. rc = -ENOMEM;
  1702. goto err_release_group;
  1703. }
  1704. altdev = dci->pvt_info;
  1705. dci->dev = edac->dev;
  1706. altdev->edac_dev_name = ecc_name;
  1707. altdev->edac_idx = edac_idx;
  1708. altdev->edac = edac;
  1709. altdev->edac_dev = dci;
  1710. altdev->data = prv;
  1711. altdev->ddev = *edac->dev;
  1712. dci->dev = &altdev->ddev;
  1713. dci->ctl_name = "Altera ECC Manager";
  1714. dci->mod_name = ecc_name;
  1715. dci->dev_name = ecc_name;
  1716. altdev->base = devm_ioremap_resource(edac->dev, &res);
  1717. if (IS_ERR(altdev->base)) {
  1718. rc = PTR_ERR(altdev->base);
  1719. goto err_release_group1;
  1720. }
  1721. /* Check specific dependencies for the module */
  1722. if (altdev->data->setup) {
  1723. rc = altdev->data->setup(altdev);
  1724. if (rc)
  1725. goto err_release_group1;
  1726. }
  1727. altdev->sb_irq = irq_of_parse_and_map(np, 0);
  1728. if (!altdev->sb_irq) {
  1729. edac_printk(KERN_ERR, EDAC_DEVICE, "Error allocating SBIRQ\n");
  1730. rc = -ENODEV;
  1731. goto err_release_group1;
  1732. }
  1733. rc = devm_request_irq(edac->dev, altdev->sb_irq, prv->ecc_irq_handler,
  1734. IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
  1735. ecc_name, altdev);
  1736. if (rc) {
  1737. edac_printk(KERN_ERR, EDAC_DEVICE, "No SBERR IRQ resource\n");
  1738. goto err_release_group1;
  1739. }
  1740. altdev->db_irq = irq_of_parse_and_map(np, 1);
  1741. if (!altdev->db_irq) {
  1742. edac_printk(KERN_ERR, EDAC_DEVICE, "Error allocating DBIRQ\n");
  1743. rc = -ENODEV;
  1744. goto err_release_group1;
  1745. }
  1746. rc = devm_request_irq(edac->dev, altdev->db_irq, prv->ecc_irq_handler,
  1747. IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
  1748. ecc_name, altdev);
  1749. if (rc) {
  1750. edac_printk(KERN_ERR, EDAC_DEVICE, "No DBERR IRQ resource\n");
  1751. goto err_release_group1;
  1752. }
  1753. rc = edac_device_add_device(dci);
  1754. if (rc) {
  1755. dev_err(edac->dev, "edac_device_add_device failed\n");
  1756. rc = -ENOMEM;
  1757. goto err_release_group1;
  1758. }
  1759. altr_create_edacdev_dbgfs(dci, prv);
  1760. list_add(&altdev->next, &edac->a10_ecc_devices);
  1761. devres_remove_group(edac->dev, altr_edac_a10_device_add);
  1762. return 0;
  1763. err_release_group1:
  1764. edac_device_free_ctl_info(dci);
  1765. err_release_group:
  1766. devres_release_group(edac->dev, NULL);
  1767. edac_printk(KERN_ERR, EDAC_DEVICE,
  1768. "%s:Error setting up EDAC device: %d\n", ecc_name, rc);
  1769. return rc;
  1770. }
  1771. static void a10_eccmgr_irq_mask(struct irq_data *d)
  1772. {
  1773. struct altr_arria10_edac *edac = irq_data_get_irq_chip_data(d);
  1774. regmap_write(edac->ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_SET_OFST,
  1775. BIT(d->hwirq));
  1776. }
  1777. static void a10_eccmgr_irq_unmask(struct irq_data *d)
  1778. {
  1779. struct altr_arria10_edac *edac = irq_data_get_irq_chip_data(d);
  1780. regmap_write(edac->ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_CLR_OFST,
  1781. BIT(d->hwirq));
  1782. }
  1783. static int a10_eccmgr_irqdomain_map(struct irq_domain *d, unsigned int irq,
  1784. irq_hw_number_t hwirq)
  1785. {
  1786. struct altr_arria10_edac *edac = d->host_data;
  1787. irq_set_chip_and_handler(irq, &edac->irq_chip, handle_simple_irq);
  1788. irq_set_chip_data(irq, edac);
  1789. irq_set_noprobe(irq);
  1790. return 0;
  1791. }
  1792. static const struct irq_domain_ops a10_eccmgr_ic_ops = {
  1793. .map = a10_eccmgr_irqdomain_map,
  1794. .xlate = irq_domain_xlate_twocell,
  1795. };
  1796. static int altr_edac_a10_probe(struct platform_device *pdev)
  1797. {
  1798. struct altr_arria10_edac *edac;
  1799. struct device_node *child;
  1800. edac = devm_kzalloc(&pdev->dev, sizeof(*edac), GFP_KERNEL);
  1801. if (!edac)
  1802. return -ENOMEM;
  1803. edac->dev = &pdev->dev;
  1804. platform_set_drvdata(pdev, edac);
  1805. INIT_LIST_HEAD(&edac->a10_ecc_devices);
  1806. edac->ecc_mgr_map = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  1807. "altr,sysmgr-syscon");
  1808. if (IS_ERR(edac->ecc_mgr_map)) {
  1809. edac_printk(KERN_ERR, EDAC_DEVICE,
  1810. "Unable to get syscon altr,sysmgr-syscon\n");
  1811. return PTR_ERR(edac->ecc_mgr_map);
  1812. }
  1813. edac->irq_chip.name = pdev->dev.of_node->name;
  1814. edac->irq_chip.irq_mask = a10_eccmgr_irq_mask;
  1815. edac->irq_chip.irq_unmask = a10_eccmgr_irq_unmask;
  1816. edac->domain = irq_domain_add_linear(pdev->dev.of_node, 64,
  1817. &a10_eccmgr_ic_ops, edac);
  1818. if (!edac->domain) {
  1819. dev_err(&pdev->dev, "Error adding IRQ domain\n");
  1820. return -ENOMEM;
  1821. }
  1822. edac->sb_irq = platform_get_irq(pdev, 0);
  1823. if (edac->sb_irq < 0) {
  1824. dev_err(&pdev->dev, "No SBERR IRQ resource\n");
  1825. return edac->sb_irq;
  1826. }
  1827. irq_set_chained_handler_and_data(edac->sb_irq,
  1828. altr_edac_a10_irq_handler,
  1829. edac);
  1830. edac->db_irq = platform_get_irq(pdev, 1);
  1831. if (edac->db_irq < 0) {
  1832. dev_err(&pdev->dev, "No DBERR IRQ resource\n");
  1833. return edac->db_irq;
  1834. }
  1835. irq_set_chained_handler_and_data(edac->db_irq,
  1836. altr_edac_a10_irq_handler,
  1837. edac);
  1838. for_each_child_of_node(pdev->dev.of_node, child) {
  1839. if (!of_device_is_available(child))
  1840. continue;
  1841. if (of_device_is_compatible(child, "altr,socfpga-a10-l2-ecc") ||
  1842. of_device_is_compatible(child, "altr,socfpga-a10-ocram-ecc") ||
  1843. of_device_is_compatible(child, "altr,socfpga-eth-mac-ecc") ||
  1844. of_device_is_compatible(child, "altr,socfpga-nand-ecc") ||
  1845. of_device_is_compatible(child, "altr,socfpga-dma-ecc") ||
  1846. of_device_is_compatible(child, "altr,socfpga-usb-ecc") ||
  1847. of_device_is_compatible(child, "altr,socfpga-qspi-ecc") ||
  1848. of_device_is_compatible(child, "altr,socfpga-sdmmc-ecc"))
  1849. altr_edac_a10_device_add(edac, child);
  1850. else if (of_device_is_compatible(child, "altr,sdram-edac-a10"))
  1851. of_platform_populate(pdev->dev.of_node,
  1852. altr_sdram_ctrl_of_match,
  1853. NULL, &pdev->dev);
  1854. }
  1855. return 0;
  1856. }
  1857. static const struct of_device_id altr_edac_a10_of_match[] = {
  1858. { .compatible = "altr,socfpga-a10-ecc-manager" },
  1859. {},
  1860. };
  1861. MODULE_DEVICE_TABLE(of, altr_edac_a10_of_match);
  1862. static struct platform_driver altr_edac_a10_driver = {
  1863. .probe = altr_edac_a10_probe,
  1864. .driver = {
  1865. .name = "socfpga_a10_ecc_manager",
  1866. .of_match_table = altr_edac_a10_of_match,
  1867. },
  1868. };
  1869. module_platform_driver(altr_edac_a10_driver);
  1870. /************** Stratix 10 EDAC Device Controller Functions> ************/
  1871. #define to_s10edac(p, m) container_of(p, struct altr_stratix10_edac, m)
  1872. /*
  1873. * The double bit error is handled through SError which is fatal. This is
  1874. * called as a panic notifier to printout ECC error info as part of the panic.
  1875. */
  1876. static int s10_edac_dberr_handler(struct notifier_block *this,
  1877. unsigned long event, void *ptr)
  1878. {
  1879. struct altr_stratix10_edac *edac = to_s10edac(this, panic_notifier);
  1880. int err_addr, dberror;
  1881. s10_protected_reg_read(edac, S10_SYSMGR_ECC_INTSTAT_DERR_OFST,
  1882. &dberror);
  1883. /* Remember the UE Errors for a reboot */
  1884. s10_protected_reg_write(edac, S10_SYSMGR_UE_VAL_OFST, dberror);
  1885. if (dberror & S10_DDR0_IRQ_MASK) {
  1886. s10_protected_reg_read(edac, S10_DERRADDR_OFST, &err_addr);
  1887. /* Remember the UE Error address */
  1888. s10_protected_reg_write(edac, S10_SYSMGR_UE_ADDR_OFST,
  1889. err_addr);
  1890. edac_printk(KERN_ERR, EDAC_MC,
  1891. "EDAC: [Uncorrectable errors @ 0x%08X]\n\n",
  1892. err_addr);
  1893. }
  1894. return NOTIFY_DONE;
  1895. }
  1896. static void altr_edac_s10_irq_handler(struct irq_desc *desc)
  1897. {
  1898. struct altr_stratix10_edac *edac = irq_desc_get_handler_data(desc);
  1899. struct irq_chip *chip = irq_desc_get_chip(desc);
  1900. int irq = irq_desc_get_irq(desc);
  1901. int bit, sm_offset, irq_status;
  1902. sm_offset = S10_SYSMGR_ECC_INTSTAT_SERR_OFST;
  1903. chained_irq_enter(chip, desc);
  1904. s10_protected_reg_read(NULL, sm_offset, &irq_status);
  1905. for_each_set_bit(bit, (unsigned long *)&irq_status, 32) {
  1906. irq = irq_linear_revmap(edac->domain, bit);
  1907. if (irq)
  1908. generic_handle_irq(irq);
  1909. }
  1910. chained_irq_exit(chip, desc);
  1911. }
  1912. static void s10_eccmgr_irq_mask(struct irq_data *d)
  1913. {
  1914. struct altr_stratix10_edac *edac = irq_data_get_irq_chip_data(d);
  1915. s10_protected_reg_write(edac, S10_SYSMGR_ECC_INTMASK_SET_OFST,
  1916. BIT(d->hwirq));
  1917. }
  1918. static void s10_eccmgr_irq_unmask(struct irq_data *d)
  1919. {
  1920. struct altr_stratix10_edac *edac = irq_data_get_irq_chip_data(d);
  1921. s10_protected_reg_write(edac, S10_SYSMGR_ECC_INTMASK_CLR_OFST,
  1922. BIT(d->hwirq));
  1923. }
  1924. static int s10_eccmgr_irqdomain_map(struct irq_domain *d, unsigned int irq,
  1925. irq_hw_number_t hwirq)
  1926. {
  1927. struct altr_stratix10_edac *edac = d->host_data;
  1928. irq_set_chip_and_handler(irq, &edac->irq_chip, handle_simple_irq);
  1929. irq_set_chip_data(irq, edac);
  1930. irq_set_noprobe(irq);
  1931. return 0;
  1932. }
  1933. static const struct irq_domain_ops s10_eccmgr_ic_ops = {
  1934. .map = s10_eccmgr_irqdomain_map,
  1935. .xlate = irq_domain_xlate_twocell,
  1936. };
  1937. static int altr_edac_s10_probe(struct platform_device *pdev)
  1938. {
  1939. struct altr_stratix10_edac *edac;
  1940. struct device_node *child;
  1941. int dberror, err_addr;
  1942. edac = devm_kzalloc(&pdev->dev, sizeof(*edac), GFP_KERNEL);
  1943. if (!edac)
  1944. return -ENOMEM;
  1945. edac->dev = &pdev->dev;
  1946. platform_set_drvdata(pdev, edac);
  1947. INIT_LIST_HEAD(&edac->s10_ecc_devices);
  1948. edac->irq_chip.name = pdev->dev.of_node->name;
  1949. edac->irq_chip.irq_mask = s10_eccmgr_irq_mask;
  1950. edac->irq_chip.irq_unmask = s10_eccmgr_irq_unmask;
  1951. edac->domain = irq_domain_add_linear(pdev->dev.of_node, 64,
  1952. &s10_eccmgr_ic_ops, edac);
  1953. if (!edac->domain) {
  1954. dev_err(&pdev->dev, "Error adding IRQ domain\n");
  1955. return -ENOMEM;
  1956. }
  1957. edac->sb_irq = platform_get_irq(pdev, 0);
  1958. if (edac->sb_irq < 0) {
  1959. dev_err(&pdev->dev, "No SBERR IRQ resource\n");
  1960. return edac->sb_irq;
  1961. }
  1962. irq_set_chained_handler_and_data(edac->sb_irq,
  1963. altr_edac_s10_irq_handler,
  1964. edac);
  1965. edac->panic_notifier.notifier_call = s10_edac_dberr_handler;
  1966. atomic_notifier_chain_register(&panic_notifier_list,
  1967. &edac->panic_notifier);
  1968. /* Printout a message if uncorrectable error previously. */
  1969. s10_protected_reg_read(edac, S10_SYSMGR_UE_VAL_OFST, &dberror);
  1970. if (dberror) {
  1971. s10_protected_reg_read(edac, S10_SYSMGR_UE_ADDR_OFST,
  1972. &err_addr);
  1973. edac_printk(KERN_ERR, EDAC_DEVICE,
  1974. "Previous Boot UE detected[0x%X] @ 0x%X\n",
  1975. dberror, err_addr);
  1976. /* Reset the sticky registers */
  1977. s10_protected_reg_write(edac, S10_SYSMGR_UE_VAL_OFST, 0);
  1978. s10_protected_reg_write(edac, S10_SYSMGR_UE_ADDR_OFST, 0);
  1979. }
  1980. for_each_child_of_node(pdev->dev.of_node, child) {
  1981. if (!of_device_is_available(child))
  1982. continue;
  1983. if (of_device_is_compatible(child, "altr,sdram-edac-s10"))
  1984. of_platform_populate(pdev->dev.of_node,
  1985. altr_sdram_ctrl_of_match,
  1986. NULL, &pdev->dev);
  1987. }
  1988. return 0;
  1989. }
  1990. static const struct of_device_id altr_edac_s10_of_match[] = {
  1991. { .compatible = "altr,socfpga-s10-ecc-manager" },
  1992. {},
  1993. };
  1994. MODULE_DEVICE_TABLE(of, altr_edac_s10_of_match);
  1995. static struct platform_driver altr_edac_s10_driver = {
  1996. .probe = altr_edac_s10_probe,
  1997. .driver = {
  1998. .name = "socfpga_s10_ecc_manager",
  1999. .of_match_table = altr_edac_s10_of_match,
  2000. },
  2001. };
  2002. module_platform_driver(altr_edac_s10_driver);
  2003. MODULE_LICENSE("GPL v2");
  2004. MODULE_AUTHOR("Thor Thayer");
  2005. MODULE_DESCRIPTION("EDAC Driver for Altera Memories");