ti-sysc.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837
  1. /*
  2. * ti-sysc.c - Texas Instruments sysc interconnect target driver
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  9. * kind, whether express or implied; without even the implied warranty
  10. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/io.h>
  14. #include <linux/clk.h>
  15. #include <linux/clkdev.h>
  16. #include <linux/delay.h>
  17. #include <linux/module.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm_domain.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/reset.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/slab.h>
  25. #include <linux/iopoll.h>
  26. #include <linux/platform_data/ti-sysc.h>
  27. #include <dt-bindings/bus/ti-sysc.h>
  28. #define MAX_MODULE_SOFTRESET_WAIT 10000
  29. static const char * const reg_names[] = { "rev", "sysc", "syss", };
  30. enum sysc_clocks {
  31. SYSC_FCK,
  32. SYSC_ICK,
  33. SYSC_OPTFCK0,
  34. SYSC_OPTFCK1,
  35. SYSC_OPTFCK2,
  36. SYSC_OPTFCK3,
  37. SYSC_OPTFCK4,
  38. SYSC_OPTFCK5,
  39. SYSC_OPTFCK6,
  40. SYSC_OPTFCK7,
  41. SYSC_MAX_CLOCKS,
  42. };
  43. static const char * const clock_names[SYSC_ICK + 1] = { "fck", "ick", };
  44. #define SYSC_IDLEMODE_MASK 3
  45. #define SYSC_CLOCKACTIVITY_MASK 3
  46. /**
  47. * struct sysc - TI sysc interconnect target module registers and capabilities
  48. * @dev: struct device pointer
  49. * @module_pa: physical address of the interconnect target module
  50. * @module_size: size of the interconnect target module
  51. * @module_va: virtual address of the interconnect target module
  52. * @offsets: register offsets from module base
  53. * @clocks: clocks used by the interconnect target module
  54. * @clock_roles: clock role names for the found clocks
  55. * @nr_clocks: number of clocks used by the interconnect target module
  56. * @legacy_mode: configured for legacy mode if set
  57. * @cap: interconnect target module capabilities
  58. * @cfg: interconnect target module configuration
  59. * @name: name if available
  60. * @revision: interconnect target module revision
  61. * @needs_resume: runtime resume needed on resume from suspend
  62. */
  63. struct sysc {
  64. struct device *dev;
  65. u64 module_pa;
  66. u32 module_size;
  67. void __iomem *module_va;
  68. int offsets[SYSC_MAX_REGS];
  69. struct clk **clocks;
  70. const char **clock_roles;
  71. int nr_clocks;
  72. struct reset_control *rsts;
  73. const char *legacy_mode;
  74. const struct sysc_capabilities *cap;
  75. struct sysc_config cfg;
  76. struct ti_sysc_cookie cookie;
  77. const char *name;
  78. u32 revision;
  79. bool enabled;
  80. bool needs_resume;
  81. bool child_needs_resume;
  82. struct delayed_work idle_work;
  83. };
  84. void sysc_write(struct sysc *ddata, int offset, u32 value)
  85. {
  86. writel_relaxed(value, ddata->module_va + offset);
  87. }
  88. static u32 sysc_read(struct sysc *ddata, int offset)
  89. {
  90. if (ddata->cfg.quirks & SYSC_QUIRK_16BIT) {
  91. u32 val;
  92. val = readw_relaxed(ddata->module_va + offset);
  93. val |= (readw_relaxed(ddata->module_va + offset + 4) << 16);
  94. return val;
  95. }
  96. return readl_relaxed(ddata->module_va + offset);
  97. }
  98. static bool sysc_opt_clks_needed(struct sysc *ddata)
  99. {
  100. return !!(ddata->cfg.quirks & SYSC_QUIRK_OPT_CLKS_NEEDED);
  101. }
  102. static u32 sysc_read_revision(struct sysc *ddata)
  103. {
  104. int offset = ddata->offsets[SYSC_REVISION];
  105. if (offset < 0)
  106. return 0;
  107. return sysc_read(ddata, offset);
  108. }
  109. static int sysc_get_one_clock(struct sysc *ddata, const char *name)
  110. {
  111. int error, i, index = -ENODEV;
  112. if (!strncmp(clock_names[SYSC_FCK], name, 3))
  113. index = SYSC_FCK;
  114. else if (!strncmp(clock_names[SYSC_ICK], name, 3))
  115. index = SYSC_ICK;
  116. if (index < 0) {
  117. for (i = SYSC_OPTFCK0; i < SYSC_MAX_CLOCKS; i++) {
  118. if (!ddata->clocks[i]) {
  119. index = i;
  120. break;
  121. }
  122. }
  123. }
  124. if (index < 0) {
  125. dev_err(ddata->dev, "clock %s not added\n", name);
  126. return index;
  127. }
  128. ddata->clocks[index] = devm_clk_get(ddata->dev, name);
  129. if (IS_ERR(ddata->clocks[index])) {
  130. if (PTR_ERR(ddata->clocks[index]) == -ENOENT)
  131. return 0;
  132. dev_err(ddata->dev, "clock get error for %s: %li\n",
  133. name, PTR_ERR(ddata->clocks[index]));
  134. return PTR_ERR(ddata->clocks[index]);
  135. }
  136. error = clk_prepare(ddata->clocks[index]);
  137. if (error) {
  138. dev_err(ddata->dev, "clock prepare error for %s: %i\n",
  139. name, error);
  140. return error;
  141. }
  142. return 0;
  143. }
  144. static int sysc_get_clocks(struct sysc *ddata)
  145. {
  146. struct device_node *np = ddata->dev->of_node;
  147. struct property *prop;
  148. const char *name;
  149. int nr_fck = 0, nr_ick = 0, i, error = 0;
  150. ddata->clock_roles = devm_kcalloc(ddata->dev,
  151. SYSC_MAX_CLOCKS,
  152. sizeof(*ddata->clock_roles),
  153. GFP_KERNEL);
  154. if (!ddata->clock_roles)
  155. return -ENOMEM;
  156. of_property_for_each_string(np, "clock-names", prop, name) {
  157. if (!strncmp(clock_names[SYSC_FCK], name, 3))
  158. nr_fck++;
  159. if (!strncmp(clock_names[SYSC_ICK], name, 3))
  160. nr_ick++;
  161. ddata->clock_roles[ddata->nr_clocks] = name;
  162. ddata->nr_clocks++;
  163. }
  164. if (ddata->nr_clocks < 1)
  165. return 0;
  166. if (ddata->nr_clocks > SYSC_MAX_CLOCKS) {
  167. dev_err(ddata->dev, "too many clocks for %pOF\n", np);
  168. return -EINVAL;
  169. }
  170. if (nr_fck > 1 || nr_ick > 1) {
  171. dev_err(ddata->dev, "max one fck and ick for %pOF\n", np);
  172. return -EINVAL;
  173. }
  174. ddata->clocks = devm_kcalloc(ddata->dev,
  175. ddata->nr_clocks, sizeof(*ddata->clocks),
  176. GFP_KERNEL);
  177. if (!ddata->clocks)
  178. return -ENOMEM;
  179. for (i = 0; i < ddata->nr_clocks; i++) {
  180. error = sysc_get_one_clock(ddata, ddata->clock_roles[i]);
  181. if (error && error != -ENOENT)
  182. return error;
  183. }
  184. return 0;
  185. }
  186. /**
  187. * sysc_init_resets - reset module on init
  188. * @ddata: device driver data
  189. *
  190. * A module can have both OCP softreset control and external rstctrl.
  191. * If more complicated rstctrl resets are needed, please handle these
  192. * directly from the child device driver and map only the module reset
  193. * for the parent interconnect target module device.
  194. *
  195. * Automatic reset of the module on init can be skipped with the
  196. * "ti,no-reset-on-init" device tree property.
  197. */
  198. static int sysc_init_resets(struct sysc *ddata)
  199. {
  200. int error;
  201. ddata->rsts =
  202. devm_reset_control_array_get_optional_exclusive(ddata->dev);
  203. if (IS_ERR(ddata->rsts))
  204. return PTR_ERR(ddata->rsts);
  205. if (ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
  206. goto deassert;
  207. error = reset_control_assert(ddata->rsts);
  208. if (error)
  209. return error;
  210. deassert:
  211. error = reset_control_deassert(ddata->rsts);
  212. if (error)
  213. return error;
  214. return 0;
  215. }
  216. /**
  217. * sysc_parse_and_check_child_range - parses module IO region from ranges
  218. * @ddata: device driver data
  219. *
  220. * In general we only need rev, syss, and sysc registers and not the whole
  221. * module range. But we do want the offsets for these registers from the
  222. * module base. This allows us to check them against the legacy hwmod
  223. * platform data. Let's also check the ranges are configured properly.
  224. */
  225. static int sysc_parse_and_check_child_range(struct sysc *ddata)
  226. {
  227. struct device_node *np = ddata->dev->of_node;
  228. const __be32 *ranges;
  229. u32 nr_addr, nr_size;
  230. int len, error;
  231. ranges = of_get_property(np, "ranges", &len);
  232. if (!ranges) {
  233. dev_err(ddata->dev, "missing ranges for %pOF\n", np);
  234. return -ENOENT;
  235. }
  236. len /= sizeof(*ranges);
  237. if (len < 3) {
  238. dev_err(ddata->dev, "incomplete ranges for %pOF\n", np);
  239. return -EINVAL;
  240. }
  241. error = of_property_read_u32(np, "#address-cells", &nr_addr);
  242. if (error)
  243. return -ENOENT;
  244. error = of_property_read_u32(np, "#size-cells", &nr_size);
  245. if (error)
  246. return -ENOENT;
  247. if (nr_addr != 1 || nr_size != 1) {
  248. dev_err(ddata->dev, "invalid ranges for %pOF\n", np);
  249. return -EINVAL;
  250. }
  251. ranges++;
  252. ddata->module_pa = of_translate_address(np, ranges++);
  253. ddata->module_size = be32_to_cpup(ranges);
  254. return 0;
  255. }
  256. static struct device_node *stdout_path;
  257. static void sysc_init_stdout_path(struct sysc *ddata)
  258. {
  259. struct device_node *np = NULL;
  260. const char *uart;
  261. if (IS_ERR(stdout_path))
  262. return;
  263. if (stdout_path)
  264. return;
  265. np = of_find_node_by_path("/chosen");
  266. if (!np)
  267. goto err;
  268. uart = of_get_property(np, "stdout-path", NULL);
  269. if (!uart)
  270. goto err;
  271. np = of_find_node_by_path(uart);
  272. if (!np)
  273. goto err;
  274. stdout_path = np;
  275. return;
  276. err:
  277. stdout_path = ERR_PTR(-ENODEV);
  278. }
  279. static void sysc_check_quirk_stdout(struct sysc *ddata,
  280. struct device_node *np)
  281. {
  282. sysc_init_stdout_path(ddata);
  283. if (np != stdout_path)
  284. return;
  285. ddata->cfg.quirks |= SYSC_QUIRK_NO_IDLE_ON_INIT |
  286. SYSC_QUIRK_NO_RESET_ON_INIT;
  287. }
  288. /**
  289. * sysc_check_one_child - check child configuration
  290. * @ddata: device driver data
  291. * @np: child device node
  292. *
  293. * Let's avoid messy situations where we have new interconnect target
  294. * node but children have "ti,hwmods". These belong to the interconnect
  295. * target node and are managed by this driver.
  296. */
  297. static int sysc_check_one_child(struct sysc *ddata,
  298. struct device_node *np)
  299. {
  300. const char *name;
  301. name = of_get_property(np, "ti,hwmods", NULL);
  302. if (name)
  303. dev_warn(ddata->dev, "really a child ti,hwmods property?");
  304. sysc_check_quirk_stdout(ddata, np);
  305. return 0;
  306. }
  307. static int sysc_check_children(struct sysc *ddata)
  308. {
  309. struct device_node *child;
  310. int error;
  311. for_each_child_of_node(ddata->dev->of_node, child) {
  312. error = sysc_check_one_child(ddata, child);
  313. if (error)
  314. return error;
  315. }
  316. return 0;
  317. }
  318. /*
  319. * So far only I2C uses 16-bit read access with clockactivity with revision
  320. * in two registers with stride of 4. We can detect this based on the rev
  321. * register size to configure things far enough to be able to properly read
  322. * the revision register.
  323. */
  324. static void sysc_check_quirk_16bit(struct sysc *ddata, struct resource *res)
  325. {
  326. if (resource_size(res) == 8)
  327. ddata->cfg.quirks |= SYSC_QUIRK_16BIT | SYSC_QUIRK_USE_CLOCKACT;
  328. }
  329. /**
  330. * sysc_parse_one - parses the interconnect target module registers
  331. * @ddata: device driver data
  332. * @reg: register to parse
  333. */
  334. static int sysc_parse_one(struct sysc *ddata, enum sysc_registers reg)
  335. {
  336. struct resource *res;
  337. const char *name;
  338. switch (reg) {
  339. case SYSC_REVISION:
  340. case SYSC_SYSCONFIG:
  341. case SYSC_SYSSTATUS:
  342. name = reg_names[reg];
  343. break;
  344. default:
  345. return -EINVAL;
  346. }
  347. res = platform_get_resource_byname(to_platform_device(ddata->dev),
  348. IORESOURCE_MEM, name);
  349. if (!res) {
  350. ddata->offsets[reg] = -ENODEV;
  351. return 0;
  352. }
  353. ddata->offsets[reg] = res->start - ddata->module_pa;
  354. if (reg == SYSC_REVISION)
  355. sysc_check_quirk_16bit(ddata, res);
  356. return 0;
  357. }
  358. static int sysc_parse_registers(struct sysc *ddata)
  359. {
  360. int i, error;
  361. for (i = 0; i < SYSC_MAX_REGS; i++) {
  362. error = sysc_parse_one(ddata, i);
  363. if (error)
  364. return error;
  365. }
  366. return 0;
  367. }
  368. /**
  369. * sysc_check_registers - check for misconfigured register overlaps
  370. * @ddata: device driver data
  371. */
  372. static int sysc_check_registers(struct sysc *ddata)
  373. {
  374. int i, j, nr_regs = 0, nr_matches = 0;
  375. for (i = 0; i < SYSC_MAX_REGS; i++) {
  376. if (ddata->offsets[i] < 0)
  377. continue;
  378. if (ddata->offsets[i] > (ddata->module_size - 4)) {
  379. dev_err(ddata->dev, "register outside module range");
  380. return -EINVAL;
  381. }
  382. for (j = 0; j < SYSC_MAX_REGS; j++) {
  383. if (ddata->offsets[j] < 0)
  384. continue;
  385. if (ddata->offsets[i] == ddata->offsets[j])
  386. nr_matches++;
  387. }
  388. nr_regs++;
  389. }
  390. if (nr_regs < 1) {
  391. dev_err(ddata->dev, "missing registers\n");
  392. return -EINVAL;
  393. }
  394. if (nr_matches > nr_regs) {
  395. dev_err(ddata->dev, "overlapping registers: (%i/%i)",
  396. nr_regs, nr_matches);
  397. return -EINVAL;
  398. }
  399. return 0;
  400. }
  401. /**
  402. * syc_ioremap - ioremap register space for the interconnect target module
  403. * @ddata: device driver data
  404. *
  405. * Note that the interconnect target module registers can be anywhere
  406. * within the interconnect target module range. For example, SGX has
  407. * them at offset 0x1fc00 in the 32MB module address space. And cpsw
  408. * has them at offset 0x1200 in the CPSW_WR child. Usually the
  409. * the interconnect target module registers are at the beginning of
  410. * the module range though.
  411. */
  412. static int sysc_ioremap(struct sysc *ddata)
  413. {
  414. int size;
  415. size = max3(ddata->offsets[SYSC_REVISION],
  416. ddata->offsets[SYSC_SYSCONFIG],
  417. ddata->offsets[SYSC_SYSSTATUS]);
  418. if (size < 0 || (size + sizeof(u32)) > ddata->module_size)
  419. return -EINVAL;
  420. ddata->module_va = devm_ioremap(ddata->dev,
  421. ddata->module_pa,
  422. size + sizeof(u32));
  423. if (!ddata->module_va)
  424. return -EIO;
  425. return 0;
  426. }
  427. /**
  428. * sysc_map_and_check_registers - ioremap and check device registers
  429. * @ddata: device driver data
  430. */
  431. static int sysc_map_and_check_registers(struct sysc *ddata)
  432. {
  433. int error;
  434. error = sysc_parse_and_check_child_range(ddata);
  435. if (error)
  436. return error;
  437. error = sysc_check_children(ddata);
  438. if (error)
  439. return error;
  440. error = sysc_parse_registers(ddata);
  441. if (error)
  442. return error;
  443. error = sysc_ioremap(ddata);
  444. if (error)
  445. return error;
  446. error = sysc_check_registers(ddata);
  447. if (error)
  448. return error;
  449. return 0;
  450. }
  451. /**
  452. * sysc_show_rev - read and show interconnect target module revision
  453. * @bufp: buffer to print the information to
  454. * @ddata: device driver data
  455. */
  456. static int sysc_show_rev(char *bufp, struct sysc *ddata)
  457. {
  458. int len;
  459. if (ddata->offsets[SYSC_REVISION] < 0)
  460. return sprintf(bufp, ":NA");
  461. len = sprintf(bufp, ":%08x", ddata->revision);
  462. return len;
  463. }
  464. static int sysc_show_reg(struct sysc *ddata,
  465. char *bufp, enum sysc_registers reg)
  466. {
  467. if (ddata->offsets[reg] < 0)
  468. return sprintf(bufp, ":NA");
  469. return sprintf(bufp, ":%x", ddata->offsets[reg]);
  470. }
  471. static int sysc_show_name(char *bufp, struct sysc *ddata)
  472. {
  473. if (!ddata->name)
  474. return 0;
  475. return sprintf(bufp, ":%s", ddata->name);
  476. }
  477. /**
  478. * sysc_show_registers - show information about interconnect target module
  479. * @ddata: device driver data
  480. */
  481. static void sysc_show_registers(struct sysc *ddata)
  482. {
  483. char buf[128];
  484. char *bufp = buf;
  485. int i;
  486. for (i = 0; i < SYSC_MAX_REGS; i++)
  487. bufp += sysc_show_reg(ddata, bufp, i);
  488. bufp += sysc_show_rev(bufp, ddata);
  489. bufp += sysc_show_name(bufp, ddata);
  490. dev_dbg(ddata->dev, "%llx:%x%s\n",
  491. ddata->module_pa, ddata->module_size,
  492. buf);
  493. }
  494. static int __maybe_unused sysc_runtime_suspend(struct device *dev)
  495. {
  496. struct ti_sysc_platform_data *pdata;
  497. struct sysc *ddata;
  498. int error = 0, i;
  499. ddata = dev_get_drvdata(dev);
  500. if (!ddata->enabled)
  501. return 0;
  502. if (ddata->legacy_mode) {
  503. pdata = dev_get_platdata(ddata->dev);
  504. if (!pdata)
  505. return 0;
  506. if (!pdata->idle_module)
  507. return -ENODEV;
  508. error = pdata->idle_module(dev, &ddata->cookie);
  509. if (error)
  510. dev_err(dev, "%s: could not idle: %i\n",
  511. __func__, error);
  512. goto idled;
  513. }
  514. for (i = 0; i < ddata->nr_clocks; i++) {
  515. if (IS_ERR_OR_NULL(ddata->clocks[i]))
  516. continue;
  517. if (i >= SYSC_OPTFCK0 && !sysc_opt_clks_needed(ddata))
  518. break;
  519. clk_disable(ddata->clocks[i]);
  520. }
  521. idled:
  522. ddata->enabled = false;
  523. return error;
  524. }
  525. static int __maybe_unused sysc_runtime_resume(struct device *dev)
  526. {
  527. struct ti_sysc_platform_data *pdata;
  528. struct sysc *ddata;
  529. int error = 0, i;
  530. ddata = dev_get_drvdata(dev);
  531. if (ddata->enabled)
  532. return 0;
  533. if (ddata->legacy_mode) {
  534. pdata = dev_get_platdata(ddata->dev);
  535. if (!pdata)
  536. return 0;
  537. if (!pdata->enable_module)
  538. return -ENODEV;
  539. error = pdata->enable_module(dev, &ddata->cookie);
  540. if (error)
  541. dev_err(dev, "%s: could not enable: %i\n",
  542. __func__, error);
  543. goto awake;
  544. }
  545. for (i = 0; i < ddata->nr_clocks; i++) {
  546. if (IS_ERR_OR_NULL(ddata->clocks[i]))
  547. continue;
  548. if (i >= SYSC_OPTFCK0 && !sysc_opt_clks_needed(ddata))
  549. break;
  550. error = clk_enable(ddata->clocks[i]);
  551. if (error)
  552. return error;
  553. }
  554. awake:
  555. ddata->enabled = true;
  556. return error;
  557. }
  558. #ifdef CONFIG_PM_SLEEP
  559. static int sysc_suspend(struct device *dev)
  560. {
  561. struct sysc *ddata;
  562. int error;
  563. ddata = dev_get_drvdata(dev);
  564. if (ddata->cfg.quirks & (SYSC_QUIRK_RESOURCE_PROVIDER |
  565. SYSC_QUIRK_LEGACY_IDLE))
  566. return 0;
  567. if (!ddata->enabled)
  568. return 0;
  569. dev_dbg(ddata->dev, "%s %s\n", __func__,
  570. ddata->name ? ddata->name : "");
  571. error = pm_runtime_put_sync_suspend(dev);
  572. if (error < 0) {
  573. dev_warn(ddata->dev, "%s not idle %i %s\n",
  574. __func__, error,
  575. ddata->name ? ddata->name : "");
  576. return 0;
  577. }
  578. ddata->needs_resume = true;
  579. return 0;
  580. }
  581. static int sysc_resume(struct device *dev)
  582. {
  583. struct sysc *ddata;
  584. int error;
  585. ddata = dev_get_drvdata(dev);
  586. if (ddata->cfg.quirks & (SYSC_QUIRK_RESOURCE_PROVIDER |
  587. SYSC_QUIRK_LEGACY_IDLE))
  588. return 0;
  589. if (ddata->needs_resume) {
  590. dev_dbg(ddata->dev, "%s %s\n", __func__,
  591. ddata->name ? ddata->name : "");
  592. error = pm_runtime_get_sync(dev);
  593. if (error < 0) {
  594. dev_err(ddata->dev, "%s error %i %s\n",
  595. __func__, error,
  596. ddata->name ? ddata->name : "");
  597. return error;
  598. }
  599. ddata->needs_resume = false;
  600. }
  601. return 0;
  602. }
  603. static int sysc_noirq_suspend(struct device *dev)
  604. {
  605. struct sysc *ddata;
  606. ddata = dev_get_drvdata(dev);
  607. if (ddata->cfg.quirks & SYSC_QUIRK_LEGACY_IDLE)
  608. return 0;
  609. if (!(ddata->cfg.quirks & SYSC_QUIRK_RESOURCE_PROVIDER))
  610. return 0;
  611. if (!ddata->enabled)
  612. return 0;
  613. dev_dbg(ddata->dev, "%s %s\n", __func__,
  614. ddata->name ? ddata->name : "");
  615. ddata->needs_resume = true;
  616. return sysc_runtime_suspend(dev);
  617. }
  618. static int sysc_noirq_resume(struct device *dev)
  619. {
  620. struct sysc *ddata;
  621. ddata = dev_get_drvdata(dev);
  622. if (ddata->cfg.quirks & SYSC_QUIRK_LEGACY_IDLE)
  623. return 0;
  624. if (!(ddata->cfg.quirks & SYSC_QUIRK_RESOURCE_PROVIDER))
  625. return 0;
  626. if (ddata->needs_resume) {
  627. dev_dbg(ddata->dev, "%s %s\n", __func__,
  628. ddata->name ? ddata->name : "");
  629. ddata->needs_resume = false;
  630. return sysc_runtime_resume(dev);
  631. }
  632. return 0;
  633. }
  634. #endif
  635. static const struct dev_pm_ops sysc_pm_ops = {
  636. SET_SYSTEM_SLEEP_PM_OPS(sysc_suspend, sysc_resume)
  637. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(sysc_noirq_suspend, sysc_noirq_resume)
  638. SET_RUNTIME_PM_OPS(sysc_runtime_suspend,
  639. sysc_runtime_resume,
  640. NULL)
  641. };
  642. /* Module revision register based quirks */
  643. struct sysc_revision_quirk {
  644. const char *name;
  645. u32 base;
  646. int rev_offset;
  647. int sysc_offset;
  648. int syss_offset;
  649. u32 revision;
  650. u32 revision_mask;
  651. u32 quirks;
  652. };
  653. #define SYSC_QUIRK(optname, optbase, optrev, optsysc, optsyss, \
  654. optrev_val, optrevmask, optquirkmask) \
  655. { \
  656. .name = (optname), \
  657. .base = (optbase), \
  658. .rev_offset = (optrev), \
  659. .sysc_offset = (optsysc), \
  660. .syss_offset = (optsyss), \
  661. .revision = (optrev_val), \
  662. .revision_mask = (optrevmask), \
  663. .quirks = (optquirkmask), \
  664. }
  665. static const struct sysc_revision_quirk sysc_revision_quirks[] = {
  666. /* These need to use noirq_suspend */
  667. SYSC_QUIRK("control", 0, 0, 0x10, -1, 0x40000900, 0xffffffff,
  668. SYSC_QUIRK_RESOURCE_PROVIDER),
  669. SYSC_QUIRK("i2c", 0, 0, 0x10, 0x90, 0x5040000a, 0xffffffff,
  670. SYSC_QUIRK_RESOURCE_PROVIDER),
  671. SYSC_QUIRK("mcspi", 0, 0, 0x10, -1, 0x40300a0b, 0xffffffff,
  672. SYSC_QUIRK_RESOURCE_PROVIDER),
  673. SYSC_QUIRK("prcm", 0, 0, -1, -1, 0x40000100, 0xffffffff,
  674. SYSC_QUIRK_RESOURCE_PROVIDER),
  675. SYSC_QUIRK("ocp2scp", 0, 0, 0x10, 0x14, 0x50060005, 0xffffffff,
  676. SYSC_QUIRK_RESOURCE_PROVIDER),
  677. SYSC_QUIRK("padconf", 0, 0, 0x10, -1, 0x4fff0800, 0xffffffff,
  678. SYSC_QUIRK_RESOURCE_PROVIDER),
  679. SYSC_QUIRK("scm", 0, 0, 0x10, -1, 0x40000900, 0xffffffff,
  680. SYSC_QUIRK_RESOURCE_PROVIDER),
  681. SYSC_QUIRK("scrm", 0, 0, -1, -1, 0x00000010, 0xffffffff,
  682. SYSC_QUIRK_RESOURCE_PROVIDER),
  683. SYSC_QUIRK("sdma", 0, 0, 0x2c, 0x28, 0x00010900, 0xffffffff,
  684. SYSC_QUIRK_RESOURCE_PROVIDER),
  685. /* These drivers need to be fixed to not use pm_runtime_irq_safe() */
  686. SYSC_QUIRK("gpio", 0, 0, 0x10, 0x114, 0x50600801, 0xffffffff,
  687. SYSC_QUIRK_LEGACY_IDLE | SYSC_QUIRK_OPT_CLKS_IN_RESET),
  688. SYSC_QUIRK("mmu", 0, 0, 0x10, 0x14, 0x00000020, 0xffffffff,
  689. SYSC_QUIRK_LEGACY_IDLE),
  690. SYSC_QUIRK("mmu", 0, 0, 0x10, 0x14, 0x00000030, 0xffffffff,
  691. SYSC_QUIRK_LEGACY_IDLE),
  692. SYSC_QUIRK("sham", 0, 0x100, 0x110, 0x114, 0x40000c03, 0xffffffff,
  693. SYSC_QUIRK_LEGACY_IDLE),
  694. SYSC_QUIRK("smartreflex", 0, -1, 0x24, -1, 0x00000000, 0xffffffff,
  695. SYSC_QUIRK_LEGACY_IDLE),
  696. SYSC_QUIRK("smartreflex", 0, -1, 0x38, -1, 0x00000000, 0xffffffff,
  697. SYSC_QUIRK_LEGACY_IDLE),
  698. SYSC_QUIRK("timer", 0, 0, 0x10, 0x14, 0x00000015, 0xffffffff,
  699. SYSC_QUIRK_LEGACY_IDLE),
  700. /* Some timers on omap4 and later */
  701. SYSC_QUIRK("timer", 0, 0, 0x10, -1, 0x4fff1301, 0xffffffff,
  702. SYSC_QUIRK_LEGACY_IDLE),
  703. SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x00000052, 0xffffffff,
  704. SYSC_QUIRK_LEGACY_IDLE),
  705. /* Uarts on omap4 and later */
  706. SYSC_QUIRK("uart", 0, 0x50, 0x54, 0x58, 0x50411e03, 0xffffffff,
  707. SYSC_QUIRK_LEGACY_IDLE),
  708. /* These devices don't yet suspend properly without legacy setting */
  709. SYSC_QUIRK("sdio", 0, 0, 0x10, -1, 0x40202301, 0xffffffff,
  710. SYSC_QUIRK_LEGACY_IDLE),
  711. SYSC_QUIRK("wdt", 0, 0, 0x10, 0x14, 0x502a0500, 0xffffffff,
  712. SYSC_QUIRK_LEGACY_IDLE),
  713. SYSC_QUIRK("wdt", 0, 0, 0x10, 0x14, 0x502a0d00, 0xffffffff,
  714. SYSC_QUIRK_LEGACY_IDLE),
  715. #ifdef DEBUG
  716. SYSC_QUIRK("aess", 0, 0, 0x10, -1, 0x40000000, 0xffffffff, 0),
  717. SYSC_QUIRK("gpu", 0, 0x1fc00, 0x1fc10, -1, 0, 0, 0),
  718. SYSC_QUIRK("hdq1w", 0, 0, 0x14, 0x18, 0x00000006, 0xffffffff, 0),
  719. SYSC_QUIRK("hsi", 0, 0, 0x10, 0x14, 0x50043101, 0xffffffff, 0),
  720. SYSC_QUIRK("iss", 0, 0, 0x10, -1, 0x40000101, 0xffffffff, 0),
  721. SYSC_QUIRK("mcasp", 0, 0, 0x4, -1, 0x44306302, 0xffffffff, 0),
  722. SYSC_QUIRK("mcbsp", 0, -1, 0x8c, -1, 0, 0, 0),
  723. SYSC_QUIRK("mailbox", 0, 0, 0x10, -1, 0x00000400, 0xffffffff, 0),
  724. SYSC_QUIRK("slimbus", 0, 0, 0x10, -1, 0x40000902, 0xffffffff, 0),
  725. SYSC_QUIRK("slimbus", 0, 0, 0x10, -1, 0x40002903, 0xffffffff, 0),
  726. SYSC_QUIRK("spinlock", 0, 0, 0x10, -1, 0x50020000, 0xffffffff, 0),
  727. SYSC_QUIRK("usbhstll", 0, 0, 0x10, 0x14, 0x00000004, 0xffffffff, 0),
  728. SYSC_QUIRK("usb_host_hs", 0, 0, 0x10, 0x14, 0x50700100, 0xffffffff, 0),
  729. SYSC_QUIRK("usb_otg_hs", 0, 0x400, 0x404, 0x408, 0x00000050,
  730. 0xffffffff, 0),
  731. #endif
  732. };
  733. static void sysc_init_revision_quirks(struct sysc *ddata)
  734. {
  735. const struct sysc_revision_quirk *q;
  736. int i;
  737. for (i = 0; i < ARRAY_SIZE(sysc_revision_quirks); i++) {
  738. q = &sysc_revision_quirks[i];
  739. if (q->base && q->base != ddata->module_pa)
  740. continue;
  741. if (q->rev_offset >= 0 &&
  742. q->rev_offset != ddata->offsets[SYSC_REVISION])
  743. continue;
  744. if (q->sysc_offset >= 0 &&
  745. q->sysc_offset != ddata->offsets[SYSC_SYSCONFIG])
  746. continue;
  747. if (q->syss_offset >= 0 &&
  748. q->syss_offset != ddata->offsets[SYSC_SYSSTATUS])
  749. continue;
  750. if (q->revision == ddata->revision ||
  751. (q->revision & q->revision_mask) ==
  752. (ddata->revision & q->revision_mask)) {
  753. ddata->name = q->name;
  754. ddata->cfg.quirks |= q->quirks;
  755. }
  756. }
  757. }
  758. static int sysc_reset(struct sysc *ddata)
  759. {
  760. int offset = ddata->offsets[SYSC_SYSCONFIG];
  761. int val;
  762. if (ddata->legacy_mode || offset < 0 ||
  763. ddata->cfg.quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
  764. return 0;
  765. /*
  766. * Currently only support reset status in sysstatus.
  767. * Warn and return error in all other cases
  768. */
  769. if (!ddata->cfg.syss_mask) {
  770. dev_err(ddata->dev, "No ti,syss-mask. Reset failed\n");
  771. return -EINVAL;
  772. }
  773. val = sysc_read(ddata, offset);
  774. val |= (0x1 << ddata->cap->regbits->srst_shift);
  775. sysc_write(ddata, offset, val);
  776. /* Poll on reset status */
  777. offset = ddata->offsets[SYSC_SYSSTATUS];
  778. return readl_poll_timeout(ddata->module_va + offset, val,
  779. (val & ddata->cfg.syss_mask) == 0x0,
  780. 100, MAX_MODULE_SOFTRESET_WAIT);
  781. }
  782. /* At this point the module is configured enough to read the revision */
  783. static int sysc_init_module(struct sysc *ddata)
  784. {
  785. int error;
  786. if (ddata->cfg.quirks & SYSC_QUIRK_NO_IDLE_ON_INIT) {
  787. ddata->revision = sysc_read_revision(ddata);
  788. goto rev_quirks;
  789. }
  790. error = pm_runtime_get_sync(ddata->dev);
  791. if (error < 0) {
  792. pm_runtime_put_noidle(ddata->dev);
  793. return 0;
  794. }
  795. error = sysc_reset(ddata);
  796. if (error) {
  797. dev_err(ddata->dev, "Reset failed with %d\n", error);
  798. pm_runtime_put_sync(ddata->dev);
  799. return error;
  800. }
  801. ddata->revision = sysc_read_revision(ddata);
  802. pm_runtime_put_sync(ddata->dev);
  803. rev_quirks:
  804. sysc_init_revision_quirks(ddata);
  805. return 0;
  806. }
  807. static int sysc_init_sysc_mask(struct sysc *ddata)
  808. {
  809. struct device_node *np = ddata->dev->of_node;
  810. int error;
  811. u32 val;
  812. error = of_property_read_u32(np, "ti,sysc-mask", &val);
  813. if (error)
  814. return 0;
  815. if (val)
  816. ddata->cfg.sysc_val = val & ddata->cap->sysc_mask;
  817. else
  818. ddata->cfg.sysc_val = ddata->cap->sysc_mask;
  819. return 0;
  820. }
  821. static int sysc_init_idlemode(struct sysc *ddata, u8 *idlemodes,
  822. const char *name)
  823. {
  824. struct device_node *np = ddata->dev->of_node;
  825. struct property *prop;
  826. const __be32 *p;
  827. u32 val;
  828. of_property_for_each_u32(np, name, prop, p, val) {
  829. if (val >= SYSC_NR_IDLEMODES) {
  830. dev_err(ddata->dev, "invalid idlemode: %i\n", val);
  831. return -EINVAL;
  832. }
  833. *idlemodes |= (1 << val);
  834. }
  835. return 0;
  836. }
  837. static int sysc_init_idlemodes(struct sysc *ddata)
  838. {
  839. int error;
  840. error = sysc_init_idlemode(ddata, &ddata->cfg.midlemodes,
  841. "ti,sysc-midle");
  842. if (error)
  843. return error;
  844. error = sysc_init_idlemode(ddata, &ddata->cfg.sidlemodes,
  845. "ti,sysc-sidle");
  846. if (error)
  847. return error;
  848. return 0;
  849. }
  850. /*
  851. * Only some devices on omap4 and later have SYSCONFIG reset done
  852. * bit. We can detect this if there is no SYSSTATUS at all, or the
  853. * SYSTATUS bit 0 is not used. Note that some SYSSTATUS registers
  854. * have multiple bits for the child devices like OHCI and EHCI.
  855. * Depends on SYSC being parsed first.
  856. */
  857. static int sysc_init_syss_mask(struct sysc *ddata)
  858. {
  859. struct device_node *np = ddata->dev->of_node;
  860. int error;
  861. u32 val;
  862. error = of_property_read_u32(np, "ti,syss-mask", &val);
  863. if (error) {
  864. if ((ddata->cap->type == TI_SYSC_OMAP4 ||
  865. ddata->cap->type == TI_SYSC_OMAP4_TIMER) &&
  866. (ddata->cfg.sysc_val & SYSC_OMAP4_SOFTRESET))
  867. ddata->cfg.quirks |= SYSC_QUIRK_RESET_STATUS;
  868. return 0;
  869. }
  870. if (!(val & 1) && (ddata->cfg.sysc_val & SYSC_OMAP4_SOFTRESET))
  871. ddata->cfg.quirks |= SYSC_QUIRK_RESET_STATUS;
  872. ddata->cfg.syss_mask = val;
  873. return 0;
  874. }
  875. /*
  876. * Many child device drivers need to have fck and opt clocks available
  877. * to get the clock rate for device internal configuration etc.
  878. */
  879. static int sysc_child_add_named_clock(struct sysc *ddata,
  880. struct device *child,
  881. const char *name)
  882. {
  883. struct clk *clk;
  884. struct clk_lookup *l;
  885. int error = 0;
  886. if (!name)
  887. return 0;
  888. clk = clk_get(child, name);
  889. if (!IS_ERR(clk)) {
  890. clk_put(clk);
  891. return -EEXIST;
  892. }
  893. clk = clk_get(ddata->dev, name);
  894. if (IS_ERR(clk))
  895. return -ENODEV;
  896. l = clkdev_create(clk, name, dev_name(child));
  897. if (!l)
  898. error = -ENOMEM;
  899. clk_put(clk);
  900. return error;
  901. }
  902. static int sysc_child_add_clocks(struct sysc *ddata,
  903. struct device *child)
  904. {
  905. int i, error;
  906. for (i = 0; i < ddata->nr_clocks; i++) {
  907. error = sysc_child_add_named_clock(ddata,
  908. child,
  909. ddata->clock_roles[i]);
  910. if (error && error != -EEXIST) {
  911. dev_err(ddata->dev, "could not add child clock %s: %i\n",
  912. ddata->clock_roles[i], error);
  913. return error;
  914. }
  915. }
  916. return 0;
  917. }
  918. static struct device_type sysc_device_type = {
  919. };
  920. static struct sysc *sysc_child_to_parent(struct device *dev)
  921. {
  922. struct device *parent = dev->parent;
  923. if (!parent || parent->type != &sysc_device_type)
  924. return NULL;
  925. return dev_get_drvdata(parent);
  926. }
  927. static int __maybe_unused sysc_child_runtime_suspend(struct device *dev)
  928. {
  929. struct sysc *ddata;
  930. int error;
  931. ddata = sysc_child_to_parent(dev);
  932. error = pm_generic_runtime_suspend(dev);
  933. if (error)
  934. return error;
  935. if (!ddata->enabled)
  936. return 0;
  937. return sysc_runtime_suspend(ddata->dev);
  938. }
  939. static int __maybe_unused sysc_child_runtime_resume(struct device *dev)
  940. {
  941. struct sysc *ddata;
  942. int error;
  943. ddata = sysc_child_to_parent(dev);
  944. if (!ddata->enabled) {
  945. error = sysc_runtime_resume(ddata->dev);
  946. if (error < 0)
  947. dev_err(ddata->dev,
  948. "%s error: %i\n", __func__, error);
  949. }
  950. return pm_generic_runtime_resume(dev);
  951. }
  952. #ifdef CONFIG_PM_SLEEP
  953. static int sysc_child_suspend_noirq(struct device *dev)
  954. {
  955. struct sysc *ddata;
  956. int error;
  957. ddata = sysc_child_to_parent(dev);
  958. dev_dbg(ddata->dev, "%s %s\n", __func__,
  959. ddata->name ? ddata->name : "");
  960. error = pm_generic_suspend_noirq(dev);
  961. if (error) {
  962. dev_err(dev, "%s error at %i: %i\n",
  963. __func__, __LINE__, error);
  964. return error;
  965. }
  966. if (!pm_runtime_status_suspended(dev)) {
  967. error = pm_generic_runtime_suspend(dev);
  968. if (error) {
  969. dev_warn(dev, "%s busy at %i: %i\n",
  970. __func__, __LINE__, error);
  971. return 0;
  972. }
  973. error = sysc_runtime_suspend(ddata->dev);
  974. if (error) {
  975. dev_err(dev, "%s error at %i: %i\n",
  976. __func__, __LINE__, error);
  977. return error;
  978. }
  979. ddata->child_needs_resume = true;
  980. }
  981. return 0;
  982. }
  983. static int sysc_child_resume_noirq(struct device *dev)
  984. {
  985. struct sysc *ddata;
  986. int error;
  987. ddata = sysc_child_to_parent(dev);
  988. dev_dbg(ddata->dev, "%s %s\n", __func__,
  989. ddata->name ? ddata->name : "");
  990. if (ddata->child_needs_resume) {
  991. ddata->child_needs_resume = false;
  992. error = sysc_runtime_resume(ddata->dev);
  993. if (error)
  994. dev_err(ddata->dev,
  995. "%s runtime resume error: %i\n",
  996. __func__, error);
  997. error = pm_generic_runtime_resume(dev);
  998. if (error)
  999. dev_err(ddata->dev,
  1000. "%s generic runtime resume: %i\n",
  1001. __func__, error);
  1002. }
  1003. return pm_generic_resume_noirq(dev);
  1004. }
  1005. #endif
  1006. struct dev_pm_domain sysc_child_pm_domain = {
  1007. .ops = {
  1008. SET_RUNTIME_PM_OPS(sysc_child_runtime_suspend,
  1009. sysc_child_runtime_resume,
  1010. NULL)
  1011. USE_PLATFORM_PM_SLEEP_OPS
  1012. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(sysc_child_suspend_noirq,
  1013. sysc_child_resume_noirq)
  1014. }
  1015. };
  1016. /**
  1017. * sysc_legacy_idle_quirk - handle children in omap_device compatible way
  1018. * @ddata: device driver data
  1019. * @child: child device driver
  1020. *
  1021. * Allow idle for child devices as done with _od_runtime_suspend().
  1022. * Otherwise many child devices will not idle because of the permanent
  1023. * parent usecount set in pm_runtime_irq_safe().
  1024. *
  1025. * Note that the long term solution is to just modify the child device
  1026. * drivers to not set pm_runtime_irq_safe() and then this can be just
  1027. * dropped.
  1028. */
  1029. static void sysc_legacy_idle_quirk(struct sysc *ddata, struct device *child)
  1030. {
  1031. if (!ddata->legacy_mode)
  1032. return;
  1033. if (ddata->cfg.quirks & SYSC_QUIRK_LEGACY_IDLE)
  1034. dev_pm_domain_set(child, &sysc_child_pm_domain);
  1035. }
  1036. static int sysc_notifier_call(struct notifier_block *nb,
  1037. unsigned long event, void *device)
  1038. {
  1039. struct device *dev = device;
  1040. struct sysc *ddata;
  1041. int error;
  1042. ddata = sysc_child_to_parent(dev);
  1043. if (!ddata)
  1044. return NOTIFY_DONE;
  1045. switch (event) {
  1046. case BUS_NOTIFY_ADD_DEVICE:
  1047. error = sysc_child_add_clocks(ddata, dev);
  1048. if (error)
  1049. return error;
  1050. sysc_legacy_idle_quirk(ddata, dev);
  1051. break;
  1052. default:
  1053. break;
  1054. }
  1055. return NOTIFY_DONE;
  1056. }
  1057. static struct notifier_block sysc_nb = {
  1058. .notifier_call = sysc_notifier_call,
  1059. };
  1060. /* Device tree configured quirks */
  1061. struct sysc_dts_quirk {
  1062. const char *name;
  1063. u32 mask;
  1064. };
  1065. static const struct sysc_dts_quirk sysc_dts_quirks[] = {
  1066. { .name = "ti,no-idle-on-init",
  1067. .mask = SYSC_QUIRK_NO_IDLE_ON_INIT, },
  1068. { .name = "ti,no-reset-on-init",
  1069. .mask = SYSC_QUIRK_NO_RESET_ON_INIT, },
  1070. };
  1071. static int sysc_init_dts_quirks(struct sysc *ddata)
  1072. {
  1073. struct device_node *np = ddata->dev->of_node;
  1074. const struct property *prop;
  1075. int i, len, error;
  1076. u32 val;
  1077. ddata->legacy_mode = of_get_property(np, "ti,hwmods", NULL);
  1078. for (i = 0; i < ARRAY_SIZE(sysc_dts_quirks); i++) {
  1079. prop = of_get_property(np, sysc_dts_quirks[i].name, &len);
  1080. if (!prop)
  1081. continue;
  1082. ddata->cfg.quirks |= sysc_dts_quirks[i].mask;
  1083. }
  1084. error = of_property_read_u32(np, "ti,sysc-delay-us", &val);
  1085. if (!error) {
  1086. if (val > 255) {
  1087. dev_warn(ddata->dev, "bad ti,sysc-delay-us: %i\n",
  1088. val);
  1089. }
  1090. ddata->cfg.srst_udelay = (u8)val;
  1091. }
  1092. return 0;
  1093. }
  1094. static void sysc_unprepare(struct sysc *ddata)
  1095. {
  1096. int i;
  1097. for (i = 0; i < SYSC_MAX_CLOCKS; i++) {
  1098. if (!IS_ERR_OR_NULL(ddata->clocks[i]))
  1099. clk_unprepare(ddata->clocks[i]);
  1100. }
  1101. }
  1102. /*
  1103. * Common sysc register bits found on omap2, also known as type1
  1104. */
  1105. static const struct sysc_regbits sysc_regbits_omap2 = {
  1106. .dmadisable_shift = -ENODEV,
  1107. .midle_shift = 12,
  1108. .sidle_shift = 3,
  1109. .clkact_shift = 8,
  1110. .emufree_shift = 5,
  1111. .enwkup_shift = 2,
  1112. .srst_shift = 1,
  1113. .autoidle_shift = 0,
  1114. };
  1115. static const struct sysc_capabilities sysc_omap2 = {
  1116. .type = TI_SYSC_OMAP2,
  1117. .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY | SYSC_OMAP2_EMUFREE |
  1118. SYSC_OMAP2_ENAWAKEUP | SYSC_OMAP2_SOFTRESET |
  1119. SYSC_OMAP2_AUTOIDLE,
  1120. .regbits = &sysc_regbits_omap2,
  1121. };
  1122. /* All omap2 and 3 timers, and timers 1, 2 & 10 on omap 4 and 5 */
  1123. static const struct sysc_capabilities sysc_omap2_timer = {
  1124. .type = TI_SYSC_OMAP2_TIMER,
  1125. .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY | SYSC_OMAP2_EMUFREE |
  1126. SYSC_OMAP2_ENAWAKEUP | SYSC_OMAP2_SOFTRESET |
  1127. SYSC_OMAP2_AUTOIDLE,
  1128. .regbits = &sysc_regbits_omap2,
  1129. .mod_quirks = SYSC_QUIRK_USE_CLOCKACT,
  1130. };
  1131. /*
  1132. * SHAM2 (SHA1/MD5) sysc found on omap3, a variant of sysc_regbits_omap2
  1133. * with different sidle position
  1134. */
  1135. static const struct sysc_regbits sysc_regbits_omap3_sham = {
  1136. .dmadisable_shift = -ENODEV,
  1137. .midle_shift = -ENODEV,
  1138. .sidle_shift = 4,
  1139. .clkact_shift = -ENODEV,
  1140. .enwkup_shift = -ENODEV,
  1141. .srst_shift = 1,
  1142. .autoidle_shift = 0,
  1143. .emufree_shift = -ENODEV,
  1144. };
  1145. static const struct sysc_capabilities sysc_omap3_sham = {
  1146. .type = TI_SYSC_OMAP3_SHAM,
  1147. .sysc_mask = SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE,
  1148. .regbits = &sysc_regbits_omap3_sham,
  1149. };
  1150. /*
  1151. * AES register bits found on omap3 and later, a variant of
  1152. * sysc_regbits_omap2 with different sidle position
  1153. */
  1154. static const struct sysc_regbits sysc_regbits_omap3_aes = {
  1155. .dmadisable_shift = -ENODEV,
  1156. .midle_shift = -ENODEV,
  1157. .sidle_shift = 6,
  1158. .clkact_shift = -ENODEV,
  1159. .enwkup_shift = -ENODEV,
  1160. .srst_shift = 1,
  1161. .autoidle_shift = 0,
  1162. .emufree_shift = -ENODEV,
  1163. };
  1164. static const struct sysc_capabilities sysc_omap3_aes = {
  1165. .type = TI_SYSC_OMAP3_AES,
  1166. .sysc_mask = SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE,
  1167. .regbits = &sysc_regbits_omap3_aes,
  1168. };
  1169. /*
  1170. * Common sysc register bits found on omap4, also known as type2
  1171. */
  1172. static const struct sysc_regbits sysc_regbits_omap4 = {
  1173. .dmadisable_shift = 16,
  1174. .midle_shift = 4,
  1175. .sidle_shift = 2,
  1176. .clkact_shift = -ENODEV,
  1177. .enwkup_shift = -ENODEV,
  1178. .emufree_shift = 1,
  1179. .srst_shift = 0,
  1180. .autoidle_shift = -ENODEV,
  1181. };
  1182. static const struct sysc_capabilities sysc_omap4 = {
  1183. .type = TI_SYSC_OMAP4,
  1184. .sysc_mask = SYSC_OMAP4_DMADISABLE | SYSC_OMAP4_FREEEMU |
  1185. SYSC_OMAP4_SOFTRESET,
  1186. .regbits = &sysc_regbits_omap4,
  1187. };
  1188. static const struct sysc_capabilities sysc_omap4_timer = {
  1189. .type = TI_SYSC_OMAP4_TIMER,
  1190. .sysc_mask = SYSC_OMAP4_DMADISABLE | SYSC_OMAP4_FREEEMU |
  1191. SYSC_OMAP4_SOFTRESET,
  1192. .regbits = &sysc_regbits_omap4,
  1193. };
  1194. /*
  1195. * Common sysc register bits found on omap4, also known as type3
  1196. */
  1197. static const struct sysc_regbits sysc_regbits_omap4_simple = {
  1198. .dmadisable_shift = -ENODEV,
  1199. .midle_shift = 2,
  1200. .sidle_shift = 0,
  1201. .clkact_shift = -ENODEV,
  1202. .enwkup_shift = -ENODEV,
  1203. .srst_shift = -ENODEV,
  1204. .emufree_shift = -ENODEV,
  1205. .autoidle_shift = -ENODEV,
  1206. };
  1207. static const struct sysc_capabilities sysc_omap4_simple = {
  1208. .type = TI_SYSC_OMAP4_SIMPLE,
  1209. .regbits = &sysc_regbits_omap4_simple,
  1210. };
  1211. /*
  1212. * SmartReflex sysc found on omap34xx
  1213. */
  1214. static const struct sysc_regbits sysc_regbits_omap34xx_sr = {
  1215. .dmadisable_shift = -ENODEV,
  1216. .midle_shift = -ENODEV,
  1217. .sidle_shift = -ENODEV,
  1218. .clkact_shift = 20,
  1219. .enwkup_shift = -ENODEV,
  1220. .srst_shift = -ENODEV,
  1221. .emufree_shift = -ENODEV,
  1222. .autoidle_shift = -ENODEV,
  1223. };
  1224. static const struct sysc_capabilities sysc_34xx_sr = {
  1225. .type = TI_SYSC_OMAP34XX_SR,
  1226. .sysc_mask = SYSC_OMAP2_CLOCKACTIVITY,
  1227. .regbits = &sysc_regbits_omap34xx_sr,
  1228. .mod_quirks = SYSC_QUIRK_USE_CLOCKACT | SYSC_QUIRK_UNCACHED |
  1229. SYSC_QUIRK_LEGACY_IDLE,
  1230. };
  1231. /*
  1232. * SmartReflex sysc found on omap36xx and later
  1233. */
  1234. static const struct sysc_regbits sysc_regbits_omap36xx_sr = {
  1235. .dmadisable_shift = -ENODEV,
  1236. .midle_shift = -ENODEV,
  1237. .sidle_shift = 24,
  1238. .clkact_shift = -ENODEV,
  1239. .enwkup_shift = 26,
  1240. .srst_shift = -ENODEV,
  1241. .emufree_shift = -ENODEV,
  1242. .autoidle_shift = -ENODEV,
  1243. };
  1244. static const struct sysc_capabilities sysc_36xx_sr = {
  1245. .type = TI_SYSC_OMAP36XX_SR,
  1246. .sysc_mask = SYSC_OMAP3_SR_ENAWAKEUP,
  1247. .regbits = &sysc_regbits_omap36xx_sr,
  1248. .mod_quirks = SYSC_QUIRK_UNCACHED | SYSC_QUIRK_LEGACY_IDLE,
  1249. };
  1250. static const struct sysc_capabilities sysc_omap4_sr = {
  1251. .type = TI_SYSC_OMAP4_SR,
  1252. .regbits = &sysc_regbits_omap36xx_sr,
  1253. .mod_quirks = SYSC_QUIRK_LEGACY_IDLE,
  1254. };
  1255. /*
  1256. * McASP register bits found on omap4 and later
  1257. */
  1258. static const struct sysc_regbits sysc_regbits_omap4_mcasp = {
  1259. .dmadisable_shift = -ENODEV,
  1260. .midle_shift = -ENODEV,
  1261. .sidle_shift = 0,
  1262. .clkact_shift = -ENODEV,
  1263. .enwkup_shift = -ENODEV,
  1264. .srst_shift = -ENODEV,
  1265. .emufree_shift = -ENODEV,
  1266. .autoidle_shift = -ENODEV,
  1267. };
  1268. static const struct sysc_capabilities sysc_omap4_mcasp = {
  1269. .type = TI_SYSC_OMAP4_MCASP,
  1270. .regbits = &sysc_regbits_omap4_mcasp,
  1271. };
  1272. /*
  1273. * FS USB host found on omap4 and later
  1274. */
  1275. static const struct sysc_regbits sysc_regbits_omap4_usb_host_fs = {
  1276. .dmadisable_shift = -ENODEV,
  1277. .midle_shift = -ENODEV,
  1278. .sidle_shift = 24,
  1279. .clkact_shift = -ENODEV,
  1280. .enwkup_shift = 26,
  1281. .srst_shift = -ENODEV,
  1282. .emufree_shift = -ENODEV,
  1283. .autoidle_shift = -ENODEV,
  1284. };
  1285. static const struct sysc_capabilities sysc_omap4_usb_host_fs = {
  1286. .type = TI_SYSC_OMAP4_USB_HOST_FS,
  1287. .sysc_mask = SYSC_OMAP2_ENAWAKEUP,
  1288. .regbits = &sysc_regbits_omap4_usb_host_fs,
  1289. };
  1290. static const struct sysc_regbits sysc_regbits_dra7_mcan = {
  1291. .dmadisable_shift = -ENODEV,
  1292. .midle_shift = -ENODEV,
  1293. .sidle_shift = -ENODEV,
  1294. .clkact_shift = -ENODEV,
  1295. .enwkup_shift = 4,
  1296. .srst_shift = 0,
  1297. .emufree_shift = -ENODEV,
  1298. .autoidle_shift = -ENODEV,
  1299. };
  1300. static const struct sysc_capabilities sysc_dra7_mcan = {
  1301. .type = TI_SYSC_DRA7_MCAN,
  1302. .sysc_mask = SYSC_DRA7_MCAN_ENAWAKEUP | SYSC_OMAP4_SOFTRESET,
  1303. .regbits = &sysc_regbits_dra7_mcan,
  1304. };
  1305. static int sysc_init_pdata(struct sysc *ddata)
  1306. {
  1307. struct ti_sysc_platform_data *pdata = dev_get_platdata(ddata->dev);
  1308. struct ti_sysc_module_data mdata;
  1309. int error = 0;
  1310. if (!pdata || !ddata->legacy_mode)
  1311. return 0;
  1312. mdata.name = ddata->legacy_mode;
  1313. mdata.module_pa = ddata->module_pa;
  1314. mdata.module_size = ddata->module_size;
  1315. mdata.offsets = ddata->offsets;
  1316. mdata.nr_offsets = SYSC_MAX_REGS;
  1317. mdata.cap = ddata->cap;
  1318. mdata.cfg = &ddata->cfg;
  1319. if (!pdata->init_module)
  1320. return -ENODEV;
  1321. error = pdata->init_module(ddata->dev, &mdata, &ddata->cookie);
  1322. if (error == -EEXIST)
  1323. error = 0;
  1324. return error;
  1325. }
  1326. static int sysc_init_match(struct sysc *ddata)
  1327. {
  1328. const struct sysc_capabilities *cap;
  1329. cap = of_device_get_match_data(ddata->dev);
  1330. if (!cap)
  1331. return -EINVAL;
  1332. ddata->cap = cap;
  1333. if (ddata->cap)
  1334. ddata->cfg.quirks |= ddata->cap->mod_quirks;
  1335. return 0;
  1336. }
  1337. static void ti_sysc_idle(struct work_struct *work)
  1338. {
  1339. struct sysc *ddata;
  1340. ddata = container_of(work, struct sysc, idle_work.work);
  1341. if (pm_runtime_active(ddata->dev))
  1342. pm_runtime_put_sync(ddata->dev);
  1343. }
  1344. static const struct of_device_id sysc_match_table[] = {
  1345. { .compatible = "simple-bus", },
  1346. { /* sentinel */ },
  1347. };
  1348. static int sysc_probe(struct platform_device *pdev)
  1349. {
  1350. struct ti_sysc_platform_data *pdata = dev_get_platdata(&pdev->dev);
  1351. struct sysc *ddata;
  1352. int error;
  1353. ddata = devm_kzalloc(&pdev->dev, sizeof(*ddata), GFP_KERNEL);
  1354. if (!ddata)
  1355. return -ENOMEM;
  1356. ddata->dev = &pdev->dev;
  1357. platform_set_drvdata(pdev, ddata);
  1358. error = sysc_init_match(ddata);
  1359. if (error)
  1360. return error;
  1361. error = sysc_init_dts_quirks(ddata);
  1362. if (error)
  1363. goto unprepare;
  1364. error = sysc_get_clocks(ddata);
  1365. if (error)
  1366. return error;
  1367. error = sysc_map_and_check_registers(ddata);
  1368. if (error)
  1369. goto unprepare;
  1370. error = sysc_init_sysc_mask(ddata);
  1371. if (error)
  1372. goto unprepare;
  1373. error = sysc_init_idlemodes(ddata);
  1374. if (error)
  1375. goto unprepare;
  1376. error = sysc_init_syss_mask(ddata);
  1377. if (error)
  1378. goto unprepare;
  1379. error = sysc_init_pdata(ddata);
  1380. if (error)
  1381. goto unprepare;
  1382. error = sysc_init_resets(ddata);
  1383. if (error)
  1384. return error;
  1385. pm_runtime_enable(ddata->dev);
  1386. error = sysc_init_module(ddata);
  1387. if (error)
  1388. goto unprepare;
  1389. error = pm_runtime_get_sync(ddata->dev);
  1390. if (error < 0) {
  1391. pm_runtime_put_noidle(ddata->dev);
  1392. pm_runtime_disable(ddata->dev);
  1393. goto unprepare;
  1394. }
  1395. sysc_show_registers(ddata);
  1396. ddata->dev->type = &sysc_device_type;
  1397. error = of_platform_populate(ddata->dev->of_node, sysc_match_table,
  1398. pdata ? pdata->auxdata : NULL,
  1399. ddata->dev);
  1400. if (error)
  1401. goto err;
  1402. INIT_DELAYED_WORK(&ddata->idle_work, ti_sysc_idle);
  1403. /* At least earlycon won't survive without deferred idle */
  1404. if (ddata->cfg.quirks & (SYSC_QUIRK_NO_IDLE_ON_INIT |
  1405. SYSC_QUIRK_NO_RESET_ON_INIT)) {
  1406. schedule_delayed_work(&ddata->idle_work, 3000);
  1407. } else {
  1408. pm_runtime_put(&pdev->dev);
  1409. }
  1410. if (!of_get_available_child_count(ddata->dev->of_node))
  1411. reset_control_assert(ddata->rsts);
  1412. return 0;
  1413. err:
  1414. pm_runtime_put_sync(&pdev->dev);
  1415. pm_runtime_disable(&pdev->dev);
  1416. unprepare:
  1417. sysc_unprepare(ddata);
  1418. return error;
  1419. }
  1420. static int sysc_remove(struct platform_device *pdev)
  1421. {
  1422. struct sysc *ddata = platform_get_drvdata(pdev);
  1423. int error;
  1424. cancel_delayed_work_sync(&ddata->idle_work);
  1425. error = pm_runtime_get_sync(ddata->dev);
  1426. if (error < 0) {
  1427. pm_runtime_put_noidle(ddata->dev);
  1428. pm_runtime_disable(ddata->dev);
  1429. goto unprepare;
  1430. }
  1431. of_platform_depopulate(&pdev->dev);
  1432. pm_runtime_put_sync(&pdev->dev);
  1433. pm_runtime_disable(&pdev->dev);
  1434. reset_control_assert(ddata->rsts);
  1435. unprepare:
  1436. sysc_unprepare(ddata);
  1437. return 0;
  1438. }
  1439. static const struct of_device_id sysc_match[] = {
  1440. { .compatible = "ti,sysc-omap2", .data = &sysc_omap2, },
  1441. { .compatible = "ti,sysc-omap2-timer", .data = &sysc_omap2_timer, },
  1442. { .compatible = "ti,sysc-omap4", .data = &sysc_omap4, },
  1443. { .compatible = "ti,sysc-omap4-timer", .data = &sysc_omap4_timer, },
  1444. { .compatible = "ti,sysc-omap4-simple", .data = &sysc_omap4_simple, },
  1445. { .compatible = "ti,sysc-omap3430-sr", .data = &sysc_34xx_sr, },
  1446. { .compatible = "ti,sysc-omap3630-sr", .data = &sysc_36xx_sr, },
  1447. { .compatible = "ti,sysc-omap4-sr", .data = &sysc_omap4_sr, },
  1448. { .compatible = "ti,sysc-omap3-sham", .data = &sysc_omap3_sham, },
  1449. { .compatible = "ti,sysc-omap-aes", .data = &sysc_omap3_aes, },
  1450. { .compatible = "ti,sysc-mcasp", .data = &sysc_omap4_mcasp, },
  1451. { .compatible = "ti,sysc-usb-host-fs",
  1452. .data = &sysc_omap4_usb_host_fs, },
  1453. { .compatible = "ti,sysc-dra7-mcan", .data = &sysc_dra7_mcan, },
  1454. { },
  1455. };
  1456. MODULE_DEVICE_TABLE(of, sysc_match);
  1457. static struct platform_driver sysc_driver = {
  1458. .probe = sysc_probe,
  1459. .remove = sysc_remove,
  1460. .driver = {
  1461. .name = "ti-sysc",
  1462. .of_match_table = sysc_match,
  1463. .pm = &sysc_pm_ops,
  1464. },
  1465. };
  1466. static int __init sysc_init(void)
  1467. {
  1468. bus_register_notifier(&platform_bus_type, &sysc_nb);
  1469. return platform_driver_register(&sysc_driver);
  1470. }
  1471. module_init(sysc_init);
  1472. static void __exit sysc_exit(void)
  1473. {
  1474. bus_unregister_notifier(&platform_bus_type, &sysc_nb);
  1475. platform_driver_unregister(&sysc_driver);
  1476. }
  1477. module_exit(sysc_exit);
  1478. MODULE_DESCRIPTION("TI sysc interconnect target driver");
  1479. MODULE_LICENSE("GPL v2");