mtu3_core.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863
  1. /*
  2. * mtu3_core.c - hardware access layer and gadget init/exit of
  3. * MediaTek usb3 Dual-Role Controller Driver
  4. *
  5. * Copyright (C) 2016 MediaTek Inc.
  6. *
  7. * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
  8. *
  9. * This software is licensed under the terms of the GNU General Public
  10. * License version 2, as published by the Free Software Foundation, and
  11. * may be copied, distributed, and modified under those terms.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/of_address.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/platform_device.h>
  24. #include "mtu3.h"
  25. static int ep_fifo_alloc(struct mtu3_ep *mep, u32 seg_size)
  26. {
  27. struct mtu3_fifo_info *fifo = mep->fifo;
  28. u32 num_bits = DIV_ROUND_UP(seg_size, MTU3_EP_FIFO_UNIT);
  29. u32 start_bit;
  30. /* ensure that @mep->fifo_seg_size is power of two */
  31. num_bits = roundup_pow_of_two(num_bits);
  32. if (num_bits > fifo->limit)
  33. return -EINVAL;
  34. mep->fifo_seg_size = num_bits * MTU3_EP_FIFO_UNIT;
  35. num_bits = num_bits * (mep->slot + 1);
  36. start_bit = bitmap_find_next_zero_area(fifo->bitmap,
  37. fifo->limit, 0, num_bits, 0);
  38. if (start_bit >= fifo->limit)
  39. return -EOVERFLOW;
  40. bitmap_set(fifo->bitmap, start_bit, num_bits);
  41. mep->fifo_size = num_bits * MTU3_EP_FIFO_UNIT;
  42. mep->fifo_addr = fifo->base + MTU3_EP_FIFO_UNIT * start_bit;
  43. dev_dbg(mep->mtu->dev, "%s fifo:%#x/%#x, start_bit: %d\n",
  44. __func__, mep->fifo_seg_size, mep->fifo_size, start_bit);
  45. return mep->fifo_addr;
  46. }
  47. static void ep_fifo_free(struct mtu3_ep *mep)
  48. {
  49. struct mtu3_fifo_info *fifo = mep->fifo;
  50. u32 addr = mep->fifo_addr;
  51. u32 bits = mep->fifo_size / MTU3_EP_FIFO_UNIT;
  52. u32 start_bit;
  53. if (unlikely(addr < fifo->base || bits > fifo->limit))
  54. return;
  55. start_bit = (addr - fifo->base) / MTU3_EP_FIFO_UNIT;
  56. bitmap_clear(fifo->bitmap, start_bit, bits);
  57. mep->fifo_size = 0;
  58. mep->fifo_seg_size = 0;
  59. dev_dbg(mep->mtu->dev, "%s size:%#x/%#x, start_bit: %d\n",
  60. __func__, mep->fifo_seg_size, mep->fifo_size, start_bit);
  61. }
  62. /* enable/disable U3D SS function */
  63. static inline void mtu3_ss_func_set(struct mtu3 *mtu, bool enable)
  64. {
  65. /* If usb3_en==0, LTSSM will go to SS.Disable state */
  66. if (enable)
  67. mtu3_setbits(mtu->mac_base, U3D_USB3_CONFIG, USB3_EN);
  68. else
  69. mtu3_clrbits(mtu->mac_base, U3D_USB3_CONFIG, USB3_EN);
  70. dev_dbg(mtu->dev, "USB3_EN = %d\n", !!enable);
  71. }
  72. /* set/clear U3D HS device soft connect */
  73. static inline void mtu3_hs_softconn_set(struct mtu3 *mtu, bool enable)
  74. {
  75. if (enable) {
  76. mtu3_setbits(mtu->mac_base, U3D_POWER_MANAGEMENT,
  77. SOFT_CONN | SUSPENDM_ENABLE);
  78. } else {
  79. mtu3_clrbits(mtu->mac_base, U3D_POWER_MANAGEMENT,
  80. SOFT_CONN | SUSPENDM_ENABLE);
  81. }
  82. dev_dbg(mtu->dev, "SOFTCONN = %d\n", !!enable);
  83. }
  84. /* only port0 of U2/U3 supports device mode */
  85. static int mtu3_device_enable(struct mtu3 *mtu)
  86. {
  87. void __iomem *ibase = mtu->ippc_base;
  88. u32 check_clk = 0;
  89. mtu3_clrbits(ibase, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  90. if (mtu->is_u3_ip) {
  91. check_clk = SSUSB_U3_MAC_RST_B_STS;
  92. mtu3_clrbits(ibase, SSUSB_U3_CTRL(0),
  93. (SSUSB_U3_PORT_DIS | SSUSB_U3_PORT_PDN |
  94. SSUSB_U3_PORT_HOST_SEL));
  95. }
  96. mtu3_clrbits(ibase, SSUSB_U2_CTRL(0),
  97. (SSUSB_U2_PORT_DIS | SSUSB_U2_PORT_PDN |
  98. SSUSB_U2_PORT_HOST_SEL));
  99. mtu3_setbits(ibase, SSUSB_U2_CTRL(0), SSUSB_U2_PORT_OTG_SEL);
  100. return ssusb_check_clocks(mtu->ssusb, check_clk);
  101. }
  102. static void mtu3_device_disable(struct mtu3 *mtu)
  103. {
  104. void __iomem *ibase = mtu->ippc_base;
  105. if (mtu->is_u3_ip)
  106. mtu3_setbits(ibase, SSUSB_U3_CTRL(0),
  107. (SSUSB_U3_PORT_DIS | SSUSB_U3_PORT_PDN));
  108. mtu3_setbits(ibase, SSUSB_U2_CTRL(0),
  109. SSUSB_U2_PORT_DIS | SSUSB_U2_PORT_PDN);
  110. mtu3_clrbits(ibase, SSUSB_U2_CTRL(0), SSUSB_U2_PORT_OTG_SEL);
  111. mtu3_setbits(ibase, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  112. }
  113. /* reset U3D's device module. */
  114. static void mtu3_device_reset(struct mtu3 *mtu)
  115. {
  116. void __iomem *ibase = mtu->ippc_base;
  117. mtu3_setbits(ibase, U3D_SSUSB_DEV_RST_CTRL, SSUSB_DEV_SW_RST);
  118. udelay(1);
  119. mtu3_clrbits(ibase, U3D_SSUSB_DEV_RST_CTRL, SSUSB_DEV_SW_RST);
  120. }
  121. /* disable all interrupts */
  122. static void mtu3_intr_disable(struct mtu3 *mtu)
  123. {
  124. void __iomem *mbase = mtu->mac_base;
  125. /* Disable level 1 interrupts */
  126. mtu3_writel(mbase, U3D_LV1IECR, ~0x0);
  127. /* Disable endpoint interrupts */
  128. mtu3_writel(mbase, U3D_EPIECR, ~0x0);
  129. }
  130. static void mtu3_intr_status_clear(struct mtu3 *mtu)
  131. {
  132. void __iomem *mbase = mtu->mac_base;
  133. /* Clear EP0 and Tx/Rx EPn interrupts status */
  134. mtu3_writel(mbase, U3D_EPISR, ~0x0);
  135. /* Clear U2 USB common interrupts status */
  136. mtu3_writel(mbase, U3D_COMMON_USB_INTR, ~0x0);
  137. /* Clear U3 LTSSM interrupts status */
  138. mtu3_writel(mbase, U3D_LTSSM_INTR, ~0x0);
  139. /* Clear speed change interrupt status */
  140. mtu3_writel(mbase, U3D_DEV_LINK_INTR, ~0x0);
  141. }
  142. /* enable system global interrupt */
  143. static void mtu3_intr_enable(struct mtu3 *mtu)
  144. {
  145. void __iomem *mbase = mtu->mac_base;
  146. u32 value;
  147. /*Enable level 1 interrupts (BMU, QMU, MAC3, DMA, MAC2, EPCTL) */
  148. value = BMU_INTR | QMU_INTR | MAC3_INTR | MAC2_INTR | EP_CTRL_INTR;
  149. mtu3_writel(mbase, U3D_LV1IESR, value);
  150. /* Enable U2 common USB interrupts */
  151. value = SUSPEND_INTR | RESUME_INTR | RESET_INTR;
  152. mtu3_writel(mbase, U3D_COMMON_USB_INTR_ENABLE, value);
  153. if (mtu->is_u3_ip) {
  154. /* Enable U3 LTSSM interrupts */
  155. value = HOT_RST_INTR | WARM_RST_INTR | VBUS_RISE_INTR |
  156. VBUS_FALL_INTR | ENTER_U3_INTR | EXIT_U3_INTR;
  157. mtu3_writel(mbase, U3D_LTSSM_INTR_ENABLE, value);
  158. }
  159. /* Enable QMU interrupts. */
  160. value = TXQ_CSERR_INT | TXQ_LENERR_INT | RXQ_CSERR_INT |
  161. RXQ_LENERR_INT | RXQ_ZLPERR_INT;
  162. mtu3_writel(mbase, U3D_QIESR1, value);
  163. /* Enable speed change interrupt */
  164. mtu3_writel(mbase, U3D_DEV_LINK_INTR_ENABLE, SSUSB_DEV_SPEED_CHG_INTR);
  165. }
  166. /* set/clear the stall and toggle bits for non-ep0 */
  167. void mtu3_ep_stall_set(struct mtu3_ep *mep, bool set)
  168. {
  169. struct mtu3 *mtu = mep->mtu;
  170. void __iomem *mbase = mtu->mac_base;
  171. u8 epnum = mep->epnum;
  172. u32 csr;
  173. if (mep->is_in) { /* TX */
  174. csr = mtu3_readl(mbase, MU3D_EP_TXCR0(epnum)) & TX_W1C_BITS;
  175. if (set)
  176. csr |= TX_SENDSTALL;
  177. else
  178. csr = (csr & (~TX_SENDSTALL)) | TX_SENTSTALL;
  179. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), csr);
  180. } else { /* RX */
  181. csr = mtu3_readl(mbase, MU3D_EP_RXCR0(epnum)) & RX_W1C_BITS;
  182. if (set)
  183. csr |= RX_SENDSTALL;
  184. else
  185. csr = (csr & (~RX_SENDSTALL)) | RX_SENTSTALL;
  186. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), csr);
  187. }
  188. if (!set) {
  189. mtu3_setbits(mbase, U3D_EP_RST, EP_RST(mep->is_in, epnum));
  190. mtu3_clrbits(mbase, U3D_EP_RST, EP_RST(mep->is_in, epnum));
  191. mep->flags &= ~MTU3_EP_STALL;
  192. } else {
  193. mep->flags |= MTU3_EP_STALL;
  194. }
  195. dev_dbg(mtu->dev, "%s: %s\n", mep->name,
  196. set ? "SEND STALL" : "CLEAR STALL, with EP RESET");
  197. }
  198. void mtu3_dev_on_off(struct mtu3 *mtu, int is_on)
  199. {
  200. if (mtu->is_u3_ip && (mtu->max_speed == USB_SPEED_SUPER))
  201. mtu3_ss_func_set(mtu, is_on);
  202. else
  203. mtu3_hs_softconn_set(mtu, is_on);
  204. dev_info(mtu->dev, "gadget (%s) pullup D%s\n",
  205. usb_speed_string(mtu->max_speed), is_on ? "+" : "-");
  206. }
  207. void mtu3_start(struct mtu3 *mtu)
  208. {
  209. void __iomem *mbase = mtu->mac_base;
  210. dev_dbg(mtu->dev, "%s devctl 0x%x\n", __func__,
  211. mtu3_readl(mbase, U3D_DEVICE_CONTROL));
  212. mtu3_clrbits(mtu->ippc_base, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  213. /*
  214. * When disable U2 port, USB2_CSR's register will be reset to
  215. * default value after re-enable it again(HS is enabled by default).
  216. * So if force mac to work as FS, disable HS function.
  217. */
  218. if (mtu->max_speed == USB_SPEED_FULL)
  219. mtu3_clrbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  220. /* Initialize the default interrupts */
  221. mtu3_intr_enable(mtu);
  222. mtu->is_active = 1;
  223. if (mtu->softconnect)
  224. mtu3_dev_on_off(mtu, 1);
  225. }
  226. void mtu3_stop(struct mtu3 *mtu)
  227. {
  228. dev_dbg(mtu->dev, "%s\n", __func__);
  229. mtu3_intr_disable(mtu);
  230. mtu3_intr_status_clear(mtu);
  231. if (mtu->softconnect)
  232. mtu3_dev_on_off(mtu, 0);
  233. mtu->is_active = 0;
  234. mtu3_setbits(mtu->ippc_base, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  235. }
  236. /* for non-ep0 */
  237. int mtu3_config_ep(struct mtu3 *mtu, struct mtu3_ep *mep,
  238. int interval, int burst, int mult)
  239. {
  240. void __iomem *mbase = mtu->mac_base;
  241. int epnum = mep->epnum;
  242. u32 csr0, csr1, csr2;
  243. int fifo_sgsz, fifo_addr;
  244. int num_pkts;
  245. fifo_addr = ep_fifo_alloc(mep, mep->maxp);
  246. if (fifo_addr < 0) {
  247. dev_err(mtu->dev, "alloc ep fifo failed(%d)\n", mep->maxp);
  248. return -ENOMEM;
  249. }
  250. fifo_sgsz = ilog2(mep->fifo_seg_size);
  251. dev_dbg(mtu->dev, "%s fifosz: %x(%x/%x)\n", __func__, fifo_sgsz,
  252. mep->fifo_seg_size, mep->fifo_size);
  253. if (mep->is_in) {
  254. csr0 = TX_TXMAXPKTSZ(mep->maxp);
  255. csr0 |= TX_DMAREQEN;
  256. num_pkts = (burst + 1) * (mult + 1) - 1;
  257. csr1 = TX_SS_BURST(burst) | TX_SLOT(mep->slot);
  258. csr1 |= TX_MAX_PKT(num_pkts) | TX_MULT(mult);
  259. csr2 = TX_FIFOADDR(fifo_addr >> 4);
  260. csr2 |= TX_FIFOSEGSIZE(fifo_sgsz);
  261. switch (mep->type) {
  262. case USB_ENDPOINT_XFER_BULK:
  263. csr1 |= TX_TYPE(TYPE_BULK);
  264. break;
  265. case USB_ENDPOINT_XFER_ISOC:
  266. csr1 |= TX_TYPE(TYPE_ISO);
  267. csr2 |= TX_BINTERVAL(interval);
  268. break;
  269. case USB_ENDPOINT_XFER_INT:
  270. csr1 |= TX_TYPE(TYPE_INT);
  271. csr2 |= TX_BINTERVAL(interval);
  272. break;
  273. }
  274. /* Enable QMU Done interrupt */
  275. mtu3_setbits(mbase, U3D_QIESR0, QMU_TX_DONE_INT(epnum));
  276. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), csr0);
  277. mtu3_writel(mbase, MU3D_EP_TXCR1(epnum), csr1);
  278. mtu3_writel(mbase, MU3D_EP_TXCR2(epnum), csr2);
  279. dev_dbg(mtu->dev, "U3D_TX%d CSR0:%#x, CSR1:%#x, CSR2:%#x\n",
  280. epnum, mtu3_readl(mbase, MU3D_EP_TXCR0(epnum)),
  281. mtu3_readl(mbase, MU3D_EP_TXCR1(epnum)),
  282. mtu3_readl(mbase, MU3D_EP_TXCR2(epnum)));
  283. } else {
  284. csr0 = RX_RXMAXPKTSZ(mep->maxp);
  285. csr0 |= RX_DMAREQEN;
  286. num_pkts = (burst + 1) * (mult + 1) - 1;
  287. csr1 = RX_SS_BURST(burst) | RX_SLOT(mep->slot);
  288. csr1 |= RX_MAX_PKT(num_pkts) | RX_MULT(mult);
  289. csr2 = RX_FIFOADDR(fifo_addr >> 4);
  290. csr2 |= RX_FIFOSEGSIZE(fifo_sgsz);
  291. switch (mep->type) {
  292. case USB_ENDPOINT_XFER_BULK:
  293. csr1 |= RX_TYPE(TYPE_BULK);
  294. break;
  295. case USB_ENDPOINT_XFER_ISOC:
  296. csr1 |= RX_TYPE(TYPE_ISO);
  297. csr2 |= RX_BINTERVAL(interval);
  298. break;
  299. case USB_ENDPOINT_XFER_INT:
  300. csr1 |= RX_TYPE(TYPE_INT);
  301. csr2 |= RX_BINTERVAL(interval);
  302. break;
  303. }
  304. /*Enable QMU Done interrupt */
  305. mtu3_setbits(mbase, U3D_QIESR0, QMU_RX_DONE_INT(epnum));
  306. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), csr0);
  307. mtu3_writel(mbase, MU3D_EP_RXCR1(epnum), csr1);
  308. mtu3_writel(mbase, MU3D_EP_RXCR2(epnum), csr2);
  309. dev_dbg(mtu->dev, "U3D_RX%d CSR0:%#x, CSR1:%#x, CSR2:%#x\n",
  310. epnum, mtu3_readl(mbase, MU3D_EP_RXCR0(epnum)),
  311. mtu3_readl(mbase, MU3D_EP_RXCR1(epnum)),
  312. mtu3_readl(mbase, MU3D_EP_RXCR2(epnum)));
  313. }
  314. dev_dbg(mtu->dev, "csr0:%#x, csr1:%#x, csr2:%#x\n", csr0, csr1, csr2);
  315. dev_dbg(mtu->dev, "%s: %s, fifo-addr:%#x, fifo-size:%#x(%#x/%#x)\n",
  316. __func__, mep->name, mep->fifo_addr, mep->fifo_size,
  317. fifo_sgsz, mep->fifo_seg_size);
  318. return 0;
  319. }
  320. /* for non-ep0 */
  321. void mtu3_deconfig_ep(struct mtu3 *mtu, struct mtu3_ep *mep)
  322. {
  323. void __iomem *mbase = mtu->mac_base;
  324. int epnum = mep->epnum;
  325. if (mep->is_in) {
  326. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), 0);
  327. mtu3_writel(mbase, MU3D_EP_TXCR1(epnum), 0);
  328. mtu3_writel(mbase, MU3D_EP_TXCR2(epnum), 0);
  329. mtu3_setbits(mbase, U3D_QIECR0, QMU_TX_DONE_INT(epnum));
  330. } else {
  331. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), 0);
  332. mtu3_writel(mbase, MU3D_EP_RXCR1(epnum), 0);
  333. mtu3_writel(mbase, MU3D_EP_RXCR2(epnum), 0);
  334. mtu3_setbits(mbase, U3D_QIECR0, QMU_RX_DONE_INT(epnum));
  335. }
  336. ep_fifo_free(mep);
  337. dev_dbg(mtu->dev, "%s: %s\n", __func__, mep->name);
  338. }
  339. /*
  340. * Two scenarios:
  341. * 1. when device IP supports SS, the fifo of EP0, TX EPs, RX EPs
  342. * are separated;
  343. * 2. when supports only HS, the fifo is shared for all EPs, and
  344. * the capability registers of @EPNTXFFSZ or @EPNRXFFSZ indicate
  345. * the total fifo size of non-ep0, and ep0's is fixed to 64B,
  346. * so the total fifo size is 64B + @EPNTXFFSZ;
  347. * Due to the first 64B should be reserved for EP0, non-ep0's fifo
  348. * starts from offset 64 and are divided into two equal parts for
  349. * TX or RX EPs for simplification.
  350. */
  351. static void get_ep_fifo_config(struct mtu3 *mtu)
  352. {
  353. struct mtu3_fifo_info *tx_fifo;
  354. struct mtu3_fifo_info *rx_fifo;
  355. u32 fifosize;
  356. if (mtu->is_u3_ip) {
  357. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNTXFFSZ);
  358. tx_fifo = &mtu->tx_fifo;
  359. tx_fifo->base = 0;
  360. tx_fifo->limit = fifosize / MTU3_EP_FIFO_UNIT;
  361. bitmap_zero(tx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  362. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNRXFFSZ);
  363. rx_fifo = &mtu->rx_fifo;
  364. rx_fifo->base = 0;
  365. rx_fifo->limit = fifosize / MTU3_EP_FIFO_UNIT;
  366. bitmap_zero(rx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  367. mtu->slot = MTU3_U3_IP_SLOT_DEFAULT;
  368. } else {
  369. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNTXFFSZ);
  370. tx_fifo = &mtu->tx_fifo;
  371. tx_fifo->base = MTU3_U2_IP_EP0_FIFO_SIZE;
  372. tx_fifo->limit = (fifosize / MTU3_EP_FIFO_UNIT) >> 1;
  373. bitmap_zero(tx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  374. rx_fifo = &mtu->rx_fifo;
  375. rx_fifo->base =
  376. tx_fifo->base + tx_fifo->limit * MTU3_EP_FIFO_UNIT;
  377. rx_fifo->limit = tx_fifo->limit;
  378. bitmap_zero(rx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  379. mtu->slot = MTU3_U2_IP_SLOT_DEFAULT;
  380. }
  381. dev_dbg(mtu->dev, "%s, TX: base-%d, limit-%d; RX: base-%d, limit-%d\n",
  382. __func__, tx_fifo->base, tx_fifo->limit,
  383. rx_fifo->base, rx_fifo->limit);
  384. }
  385. void mtu3_ep0_setup(struct mtu3 *mtu)
  386. {
  387. u32 maxpacket = mtu->g.ep0->maxpacket;
  388. u32 csr;
  389. dev_dbg(mtu->dev, "%s maxpacket: %d\n", __func__, maxpacket);
  390. csr = mtu3_readl(mtu->mac_base, U3D_EP0CSR);
  391. csr &= ~EP0_MAXPKTSZ_MSK;
  392. csr |= EP0_MAXPKTSZ(maxpacket);
  393. csr &= EP0_W1C_BITS;
  394. mtu3_writel(mtu->mac_base, U3D_EP0CSR, csr);
  395. /* Enable EP0 interrupt */
  396. mtu3_writel(mtu->mac_base, U3D_EPIESR, EP0ISR);
  397. }
  398. static int mtu3_mem_alloc(struct mtu3 *mtu)
  399. {
  400. void __iomem *mbase = mtu->mac_base;
  401. struct mtu3_ep *ep_array;
  402. int in_ep_num, out_ep_num;
  403. u32 cap_epinfo, cap_dev;
  404. int ret;
  405. int i;
  406. mtu->hw_version = mtu3_readl(mtu->ippc_base, U3D_SSUSB_HW_ID);
  407. cap_dev = mtu3_readl(mtu->ippc_base, U3D_SSUSB_IP_DEV_CAP);
  408. mtu->is_u3_ip = !!SSUSB_IP_DEV_U3_PORT_NUM(cap_dev);
  409. cap_epinfo = mtu3_readl(mbase, U3D_CAP_EPINFO);
  410. in_ep_num = CAP_TX_EP_NUM(cap_epinfo);
  411. out_ep_num = CAP_RX_EP_NUM(cap_epinfo);
  412. dev_info(mtu->dev, "IP version 0x%x(%s IP)\n", mtu->hw_version,
  413. mtu->is_u3_ip ? "U3" : "U2");
  414. dev_info(mtu->dev, "fifosz/epnum: Tx=%#x/%d, Rx=%#x/%d\n",
  415. mtu3_readl(mbase, U3D_CAP_EPNTXFFSZ), in_ep_num,
  416. mtu3_readl(mbase, U3D_CAP_EPNRXFFSZ), out_ep_num);
  417. /* one for ep0, another is reserved */
  418. mtu->num_eps = min(in_ep_num, out_ep_num) + 1;
  419. ep_array = kcalloc(mtu->num_eps * 2, sizeof(*ep_array), GFP_KERNEL);
  420. if (ep_array == NULL)
  421. return -ENOMEM;
  422. mtu->ep_array = ep_array;
  423. mtu->in_eps = ep_array;
  424. mtu->out_eps = &ep_array[mtu->num_eps];
  425. /* ep0 uses in_eps[0], out_eps[0] is reserved */
  426. mtu->ep0 = mtu->in_eps;
  427. mtu->ep0->mtu = mtu;
  428. mtu->ep0->epnum = 0;
  429. for (i = 1; i < mtu->num_eps; i++) {
  430. struct mtu3_ep *mep = mtu->in_eps + i;
  431. mep->fifo = &mtu->tx_fifo;
  432. mep = mtu->out_eps + i;
  433. mep->fifo = &mtu->rx_fifo;
  434. }
  435. get_ep_fifo_config(mtu);
  436. ret = mtu3_qmu_init(mtu);
  437. if (ret)
  438. kfree(mtu->ep_array);
  439. return ret;
  440. }
  441. static void mtu3_mem_free(struct mtu3 *mtu)
  442. {
  443. mtu3_qmu_exit(mtu);
  444. kfree(mtu->ep_array);
  445. }
  446. static void mtu3_set_speed(struct mtu3 *mtu)
  447. {
  448. void __iomem *mbase = mtu->mac_base;
  449. if (!mtu->is_u3_ip && (mtu->max_speed > USB_SPEED_HIGH))
  450. mtu->max_speed = USB_SPEED_HIGH;
  451. if (mtu->max_speed == USB_SPEED_FULL) {
  452. /* disable U3 SS function */
  453. mtu3_clrbits(mbase, U3D_USB3_CONFIG, USB3_EN);
  454. /* disable HS function */
  455. mtu3_clrbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  456. } else if (mtu->max_speed == USB_SPEED_HIGH) {
  457. mtu3_clrbits(mbase, U3D_USB3_CONFIG, USB3_EN);
  458. /* HS/FS detected by HW */
  459. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  460. }
  461. dev_info(mtu->dev, "max_speed: %s\n",
  462. usb_speed_string(mtu->max_speed));
  463. }
  464. static void mtu3_regs_init(struct mtu3 *mtu)
  465. {
  466. void __iomem *mbase = mtu->mac_base;
  467. /* be sure interrupts are disabled before registration of ISR */
  468. mtu3_intr_disable(mtu);
  469. mtu3_intr_status_clear(mtu);
  470. if (mtu->is_u3_ip) {
  471. /* disable LGO_U1/U2 by default */
  472. mtu3_clrbits(mbase, U3D_LINK_POWER_CONTROL,
  473. SW_U1_ACCEPT_ENABLE | SW_U2_ACCEPT_ENABLE |
  474. SW_U1_REQUEST_ENABLE | SW_U2_REQUEST_ENABLE);
  475. /* device responses to u3_exit from host automatically */
  476. mtu3_clrbits(mbase, U3D_LTSSM_CTRL, SOFT_U3_EXIT_EN);
  477. }
  478. mtu3_set_speed(mtu);
  479. /* delay about 0.1us from detecting reset to send chirp-K */
  480. mtu3_clrbits(mbase, U3D_LINK_RESET_INFO, WTCHRP_MSK);
  481. /* U2/U3 detected by HW */
  482. mtu3_writel(mbase, U3D_DEVICE_CONF, 0);
  483. /* enable QMU 16B checksum */
  484. mtu3_setbits(mbase, U3D_QCR0, QMU_CS16B_EN);
  485. /* vbus detected by HW */
  486. mtu3_clrbits(mbase, U3D_MISC_CTRL, VBUS_FRC_EN | VBUS_ON);
  487. }
  488. static irqreturn_t mtu3_link_isr(struct mtu3 *mtu)
  489. {
  490. void __iomem *mbase = mtu->mac_base;
  491. enum usb_device_speed udev_speed;
  492. u32 maxpkt = 64;
  493. u32 link;
  494. u32 speed;
  495. link = mtu3_readl(mbase, U3D_DEV_LINK_INTR);
  496. link &= mtu3_readl(mbase, U3D_DEV_LINK_INTR_ENABLE);
  497. mtu3_writel(mbase, U3D_DEV_LINK_INTR, link); /* W1C */
  498. dev_dbg(mtu->dev, "=== LINK[%x] ===\n", link);
  499. if (!(link & SSUSB_DEV_SPEED_CHG_INTR))
  500. return IRQ_NONE;
  501. speed = SSUSB_DEV_SPEED(mtu3_readl(mbase, U3D_DEVICE_CONF));
  502. switch (speed) {
  503. case MTU3_SPEED_FULL:
  504. udev_speed = USB_SPEED_FULL;
  505. /*BESLCK = 4 < BESLCK_U3 = 10 < BESLDCK = 15 */
  506. mtu3_writel(mbase, U3D_USB20_LPM_PARAMETER, LPM_BESLDCK(0xf)
  507. | LPM_BESLCK(4) | LPM_BESLCK_U3(0xa));
  508. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT,
  509. LPM_BESL_STALL | LPM_BESLD_STALL);
  510. break;
  511. case MTU3_SPEED_HIGH:
  512. udev_speed = USB_SPEED_HIGH;
  513. /*BESLCK = 4 < BESLCK_U3 = 10 < BESLDCK = 15 */
  514. mtu3_writel(mbase, U3D_USB20_LPM_PARAMETER, LPM_BESLDCK(0xf)
  515. | LPM_BESLCK(4) | LPM_BESLCK_U3(0xa));
  516. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT,
  517. LPM_BESL_STALL | LPM_BESLD_STALL);
  518. break;
  519. case MTU3_SPEED_SUPER:
  520. udev_speed = USB_SPEED_SUPER;
  521. maxpkt = 512;
  522. break;
  523. default:
  524. udev_speed = USB_SPEED_UNKNOWN;
  525. break;
  526. }
  527. dev_dbg(mtu->dev, "%s: %s\n", __func__, usb_speed_string(udev_speed));
  528. mtu->g.speed = udev_speed;
  529. mtu->g.ep0->maxpacket = maxpkt;
  530. mtu->ep0_state = MU3D_EP0_STATE_SETUP;
  531. if (udev_speed == USB_SPEED_UNKNOWN)
  532. mtu3_gadget_disconnect(mtu);
  533. else
  534. mtu3_ep0_setup(mtu);
  535. return IRQ_HANDLED;
  536. }
  537. static irqreturn_t mtu3_u3_ltssm_isr(struct mtu3 *mtu)
  538. {
  539. void __iomem *mbase = mtu->mac_base;
  540. u32 ltssm;
  541. ltssm = mtu3_readl(mbase, U3D_LTSSM_INTR);
  542. ltssm &= mtu3_readl(mbase, U3D_LTSSM_INTR_ENABLE);
  543. mtu3_writel(mbase, U3D_LTSSM_INTR, ltssm); /* W1C */
  544. dev_dbg(mtu->dev, "=== LTSSM[%x] ===\n", ltssm);
  545. if (ltssm & (HOT_RST_INTR | WARM_RST_INTR))
  546. mtu3_gadget_reset(mtu);
  547. if (ltssm & VBUS_FALL_INTR)
  548. mtu3_ss_func_set(mtu, false);
  549. if (ltssm & VBUS_RISE_INTR)
  550. mtu3_ss_func_set(mtu, true);
  551. if (ltssm & EXIT_U3_INTR)
  552. mtu3_gadget_resume(mtu);
  553. if (ltssm & ENTER_U3_INTR)
  554. mtu3_gadget_suspend(mtu);
  555. return IRQ_HANDLED;
  556. }
  557. static irqreturn_t mtu3_u2_common_isr(struct mtu3 *mtu)
  558. {
  559. void __iomem *mbase = mtu->mac_base;
  560. u32 u2comm;
  561. u2comm = mtu3_readl(mbase, U3D_COMMON_USB_INTR);
  562. u2comm &= mtu3_readl(mbase, U3D_COMMON_USB_INTR_ENABLE);
  563. mtu3_writel(mbase, U3D_COMMON_USB_INTR, u2comm); /* W1C */
  564. dev_dbg(mtu->dev, "=== U2COMM[%x] ===\n", u2comm);
  565. if (u2comm & SUSPEND_INTR)
  566. mtu3_gadget_suspend(mtu);
  567. if (u2comm & RESUME_INTR)
  568. mtu3_gadget_resume(mtu);
  569. if (u2comm & RESET_INTR)
  570. mtu3_gadget_reset(mtu);
  571. return IRQ_HANDLED;
  572. }
  573. irqreturn_t mtu3_irq(int irq, void *data)
  574. {
  575. struct mtu3 *mtu = (struct mtu3 *)data;
  576. unsigned long flags;
  577. u32 level1;
  578. spin_lock_irqsave(&mtu->lock, flags);
  579. /* U3D_LV1ISR is RU */
  580. level1 = mtu3_readl(mtu->mac_base, U3D_LV1ISR);
  581. level1 &= mtu3_readl(mtu->mac_base, U3D_LV1IER);
  582. if (level1 & EP_CTRL_INTR)
  583. mtu3_link_isr(mtu);
  584. if (level1 & MAC2_INTR)
  585. mtu3_u2_common_isr(mtu);
  586. if (level1 & MAC3_INTR)
  587. mtu3_u3_ltssm_isr(mtu);
  588. if (level1 & BMU_INTR)
  589. mtu3_ep0_isr(mtu);
  590. if (level1 & QMU_INTR)
  591. mtu3_qmu_isr(mtu);
  592. spin_unlock_irqrestore(&mtu->lock, flags);
  593. return IRQ_HANDLED;
  594. }
  595. static int mtu3_hw_init(struct mtu3 *mtu)
  596. {
  597. int ret;
  598. mtu3_device_reset(mtu);
  599. ret = mtu3_device_enable(mtu);
  600. if (ret) {
  601. dev_err(mtu->dev, "device enable failed %d\n", ret);
  602. return ret;
  603. }
  604. ret = mtu3_mem_alloc(mtu);
  605. if (ret)
  606. return -ENOMEM;
  607. mtu3_regs_init(mtu);
  608. return 0;
  609. }
  610. static void mtu3_hw_exit(struct mtu3 *mtu)
  611. {
  612. mtu3_device_disable(mtu);
  613. mtu3_mem_free(mtu);
  614. }
  615. /*-------------------------------------------------------------------------*/
  616. int ssusb_gadget_init(struct ssusb_mtk *ssusb)
  617. {
  618. struct device *dev = ssusb->dev;
  619. struct platform_device *pdev = to_platform_device(dev);
  620. struct mtu3 *mtu = NULL;
  621. struct resource *res;
  622. int ret = -ENOMEM;
  623. mtu = devm_kzalloc(dev, sizeof(struct mtu3), GFP_KERNEL);
  624. if (mtu == NULL)
  625. return -ENOMEM;
  626. mtu->irq = platform_get_irq(pdev, 0);
  627. if (mtu->irq <= 0) {
  628. dev_err(dev, "fail to get irq number\n");
  629. return -ENODEV;
  630. }
  631. dev_info(dev, "irq %d\n", mtu->irq);
  632. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mac");
  633. mtu->mac_base = devm_ioremap_resource(dev, res);
  634. if (IS_ERR(mtu->mac_base)) {
  635. dev_err(dev, "error mapping memory for dev mac\n");
  636. return PTR_ERR(mtu->mac_base);
  637. }
  638. spin_lock_init(&mtu->lock);
  639. mtu->dev = dev;
  640. mtu->ippc_base = ssusb->ippc_base;
  641. ssusb->mac_base = mtu->mac_base;
  642. ssusb->u3d = mtu;
  643. mtu->ssusb = ssusb;
  644. mtu->max_speed = usb_get_maximum_speed(dev);
  645. /* check the max_speed parameter */
  646. switch (mtu->max_speed) {
  647. case USB_SPEED_FULL:
  648. case USB_SPEED_HIGH:
  649. case USB_SPEED_SUPER:
  650. break;
  651. default:
  652. dev_err(dev, "invalid max_speed: %s\n",
  653. usb_speed_string(mtu->max_speed));
  654. /* fall through */
  655. case USB_SPEED_UNKNOWN:
  656. /* default as SS */
  657. mtu->max_speed = USB_SPEED_SUPER;
  658. break;
  659. }
  660. dev_dbg(dev, "mac_base=0x%p, ippc_base=0x%p\n",
  661. mtu->mac_base, mtu->ippc_base);
  662. ret = mtu3_hw_init(mtu);
  663. if (ret) {
  664. dev_err(dev, "mtu3 hw init failed:%d\n", ret);
  665. return ret;
  666. }
  667. ret = devm_request_irq(dev, mtu->irq, mtu3_irq, 0, dev_name(dev), mtu);
  668. if (ret) {
  669. dev_err(dev, "request irq %d failed!\n", mtu->irq);
  670. goto irq_err;
  671. }
  672. device_init_wakeup(dev, true);
  673. ret = mtu3_gadget_setup(mtu);
  674. if (ret) {
  675. dev_err(dev, "mtu3 gadget init failed:%d\n", ret);
  676. goto gadget_err;
  677. }
  678. dev_dbg(dev, " %s() done...\n", __func__);
  679. return 0;
  680. gadget_err:
  681. device_init_wakeup(dev, false);
  682. irq_err:
  683. mtu3_hw_exit(mtu);
  684. ssusb->u3d = NULL;
  685. dev_err(dev, " %s() fail...\n", __func__);
  686. return ret;
  687. }
  688. void ssusb_gadget_exit(struct ssusb_mtk *ssusb)
  689. {
  690. struct mtu3 *mtu = ssusb->u3d;
  691. mtu3_gadget_cleanup(mtu);
  692. device_init_wakeup(ssusb->dev, false);
  693. mtu3_hw_exit(mtu);
  694. }