amdgpu_ctx.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: monk liu <monk.liu@amd.com>
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/drm_auth.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_sched.h"
  28. static int amdgpu_ctx_priority_permit(struct drm_file *filp,
  29. enum amd_sched_priority priority)
  30. {
  31. /* NORMAL and below are accessible by everyone */
  32. if (priority <= AMD_SCHED_PRIORITY_NORMAL)
  33. return 0;
  34. if (capable(CAP_SYS_NICE))
  35. return 0;
  36. if (drm_is_current_master(filp))
  37. return 0;
  38. return -EACCES;
  39. }
  40. static int amdgpu_ctx_init(struct amdgpu_device *adev,
  41. enum amd_sched_priority priority,
  42. struct drm_file *filp,
  43. struct amdgpu_ctx *ctx)
  44. {
  45. unsigned i, j;
  46. int r;
  47. if (priority < 0 || priority >= AMD_SCHED_PRIORITY_MAX)
  48. return -EINVAL;
  49. r = amdgpu_ctx_priority_permit(filp, priority);
  50. if (r)
  51. return r;
  52. memset(ctx, 0, sizeof(*ctx));
  53. ctx->adev = adev;
  54. kref_init(&ctx->refcount);
  55. spin_lock_init(&ctx->ring_lock);
  56. ctx->fences = kcalloc(amdgpu_sched_jobs * AMDGPU_MAX_RINGS,
  57. sizeof(struct dma_fence*), GFP_KERNEL);
  58. if (!ctx->fences)
  59. return -ENOMEM;
  60. mutex_init(&ctx->lock);
  61. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  62. ctx->rings[i].sequence = 1;
  63. ctx->rings[i].fences = &ctx->fences[amdgpu_sched_jobs * i];
  64. }
  65. ctx->reset_counter = atomic_read(&adev->gpu_reset_counter);
  66. ctx->vram_lost_counter = atomic_read(&adev->vram_lost_counter);
  67. ctx->init_priority = priority;
  68. ctx->override_priority = AMD_SCHED_PRIORITY_UNSET;
  69. /* create context entity for each ring */
  70. for (i = 0; i < adev->num_rings; i++) {
  71. struct amdgpu_ring *ring = adev->rings[i];
  72. struct amd_sched_rq *rq;
  73. rq = &ring->sched.sched_rq[priority];
  74. if (ring == &adev->gfx.kiq.ring)
  75. continue;
  76. r = amd_sched_entity_init(&ring->sched, &ctx->rings[i].entity,
  77. rq, amdgpu_sched_jobs, NULL);
  78. if (r)
  79. goto failed;
  80. }
  81. r = amdgpu_queue_mgr_init(adev, &ctx->queue_mgr);
  82. if (r)
  83. goto failed;
  84. return 0;
  85. failed:
  86. for (j = 0; j < i; j++)
  87. amd_sched_entity_fini(&adev->rings[j]->sched,
  88. &ctx->rings[j].entity);
  89. kfree(ctx->fences);
  90. ctx->fences = NULL;
  91. return r;
  92. }
  93. static void amdgpu_ctx_fini(struct amdgpu_ctx *ctx)
  94. {
  95. struct amdgpu_device *adev = ctx->adev;
  96. unsigned i, j;
  97. if (!adev)
  98. return;
  99. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  100. for (j = 0; j < amdgpu_sched_jobs; ++j)
  101. dma_fence_put(ctx->rings[i].fences[j]);
  102. kfree(ctx->fences);
  103. ctx->fences = NULL;
  104. for (i = 0; i < adev->num_rings; i++)
  105. amd_sched_entity_fini(&adev->rings[i]->sched,
  106. &ctx->rings[i].entity);
  107. amdgpu_queue_mgr_fini(adev, &ctx->queue_mgr);
  108. mutex_destroy(&ctx->lock);
  109. }
  110. static int amdgpu_ctx_alloc(struct amdgpu_device *adev,
  111. struct amdgpu_fpriv *fpriv,
  112. struct drm_file *filp,
  113. enum amd_sched_priority priority,
  114. uint32_t *id)
  115. {
  116. struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
  117. struct amdgpu_ctx *ctx;
  118. int r;
  119. ctx = kmalloc(sizeof(*ctx), GFP_KERNEL);
  120. if (!ctx)
  121. return -ENOMEM;
  122. mutex_lock(&mgr->lock);
  123. r = idr_alloc(&mgr->ctx_handles, ctx, 1, 0, GFP_KERNEL);
  124. if (r < 0) {
  125. mutex_unlock(&mgr->lock);
  126. kfree(ctx);
  127. return r;
  128. }
  129. *id = (uint32_t)r;
  130. r = amdgpu_ctx_init(adev, priority, filp, ctx);
  131. if (r) {
  132. idr_remove(&mgr->ctx_handles, *id);
  133. *id = 0;
  134. kfree(ctx);
  135. }
  136. mutex_unlock(&mgr->lock);
  137. return r;
  138. }
  139. static void amdgpu_ctx_do_release(struct kref *ref)
  140. {
  141. struct amdgpu_ctx *ctx;
  142. ctx = container_of(ref, struct amdgpu_ctx, refcount);
  143. amdgpu_ctx_fini(ctx);
  144. kfree(ctx);
  145. }
  146. static int amdgpu_ctx_free(struct amdgpu_fpriv *fpriv, uint32_t id)
  147. {
  148. struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
  149. struct amdgpu_ctx *ctx;
  150. mutex_lock(&mgr->lock);
  151. ctx = idr_remove(&mgr->ctx_handles, id);
  152. if (ctx)
  153. kref_put(&ctx->refcount, amdgpu_ctx_do_release);
  154. mutex_unlock(&mgr->lock);
  155. return ctx ? 0 : -EINVAL;
  156. }
  157. static int amdgpu_ctx_query(struct amdgpu_device *adev,
  158. struct amdgpu_fpriv *fpriv, uint32_t id,
  159. union drm_amdgpu_ctx_out *out)
  160. {
  161. struct amdgpu_ctx *ctx;
  162. struct amdgpu_ctx_mgr *mgr;
  163. unsigned reset_counter;
  164. if (!fpriv)
  165. return -EINVAL;
  166. mgr = &fpriv->ctx_mgr;
  167. mutex_lock(&mgr->lock);
  168. ctx = idr_find(&mgr->ctx_handles, id);
  169. if (!ctx) {
  170. mutex_unlock(&mgr->lock);
  171. return -EINVAL;
  172. }
  173. /* TODO: these two are always zero */
  174. out->state.flags = 0x0;
  175. out->state.hangs = 0x0;
  176. /* determine if a GPU reset has occured since the last call */
  177. reset_counter = atomic_read(&adev->gpu_reset_counter);
  178. /* TODO: this should ideally return NO, GUILTY, or INNOCENT. */
  179. if (ctx->reset_counter == reset_counter)
  180. out->state.reset_status = AMDGPU_CTX_NO_RESET;
  181. else
  182. out->state.reset_status = AMDGPU_CTX_UNKNOWN_RESET;
  183. ctx->reset_counter = reset_counter;
  184. mutex_unlock(&mgr->lock);
  185. return 0;
  186. }
  187. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  188. struct drm_file *filp)
  189. {
  190. int r;
  191. uint32_t id;
  192. enum amd_sched_priority priority;
  193. union drm_amdgpu_ctx *args = data;
  194. struct amdgpu_device *adev = dev->dev_private;
  195. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  196. r = 0;
  197. id = args->in.ctx_id;
  198. priority = amdgpu_to_sched_priority(args->in.priority);
  199. /* For backwards compatibility reasons, we need to accept
  200. * ioctls with garbage in the priority field */
  201. if (priority == AMD_SCHED_PRIORITY_INVALID)
  202. priority = AMD_SCHED_PRIORITY_NORMAL;
  203. switch (args->in.op) {
  204. case AMDGPU_CTX_OP_ALLOC_CTX:
  205. r = amdgpu_ctx_alloc(adev, fpriv, filp, priority, &id);
  206. args->out.alloc.ctx_id = id;
  207. break;
  208. case AMDGPU_CTX_OP_FREE_CTX:
  209. r = amdgpu_ctx_free(fpriv, id);
  210. break;
  211. case AMDGPU_CTX_OP_QUERY_STATE:
  212. r = amdgpu_ctx_query(adev, fpriv, id, &args->out);
  213. break;
  214. default:
  215. return -EINVAL;
  216. }
  217. return r;
  218. }
  219. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id)
  220. {
  221. struct amdgpu_ctx *ctx;
  222. struct amdgpu_ctx_mgr *mgr;
  223. if (!fpriv)
  224. return NULL;
  225. mgr = &fpriv->ctx_mgr;
  226. mutex_lock(&mgr->lock);
  227. ctx = idr_find(&mgr->ctx_handles, id);
  228. if (ctx)
  229. kref_get(&ctx->refcount);
  230. mutex_unlock(&mgr->lock);
  231. return ctx;
  232. }
  233. int amdgpu_ctx_put(struct amdgpu_ctx *ctx)
  234. {
  235. if (ctx == NULL)
  236. return -EINVAL;
  237. kref_put(&ctx->refcount, amdgpu_ctx_do_release);
  238. return 0;
  239. }
  240. int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  241. struct dma_fence *fence, uint64_t* handler)
  242. {
  243. struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
  244. uint64_t seq = cring->sequence;
  245. unsigned idx = 0;
  246. struct dma_fence *other = NULL;
  247. idx = seq & (amdgpu_sched_jobs - 1);
  248. other = cring->fences[idx];
  249. if (other)
  250. BUG_ON(!dma_fence_is_signaled(other));
  251. dma_fence_get(fence);
  252. spin_lock(&ctx->ring_lock);
  253. cring->fences[idx] = fence;
  254. cring->sequence++;
  255. spin_unlock(&ctx->ring_lock);
  256. dma_fence_put(other);
  257. if (handler)
  258. *handler = seq;
  259. return 0;
  260. }
  261. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  262. struct amdgpu_ring *ring, uint64_t seq)
  263. {
  264. struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
  265. struct dma_fence *fence;
  266. spin_lock(&ctx->ring_lock);
  267. if (seq == ~0ull)
  268. seq = ctx->rings[ring->idx].sequence - 1;
  269. if (seq >= cring->sequence) {
  270. spin_unlock(&ctx->ring_lock);
  271. return ERR_PTR(-EINVAL);
  272. }
  273. if (seq + amdgpu_sched_jobs < cring->sequence) {
  274. spin_unlock(&ctx->ring_lock);
  275. return NULL;
  276. }
  277. fence = dma_fence_get(cring->fences[seq & (amdgpu_sched_jobs - 1)]);
  278. spin_unlock(&ctx->ring_lock);
  279. return fence;
  280. }
  281. void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
  282. enum amd_sched_priority priority)
  283. {
  284. int i;
  285. struct amdgpu_device *adev = ctx->adev;
  286. struct amd_sched_rq *rq;
  287. struct amd_sched_entity *entity;
  288. struct amdgpu_ring *ring;
  289. enum amd_sched_priority ctx_prio;
  290. ctx->override_priority = priority;
  291. ctx_prio = (ctx->override_priority == AMD_SCHED_PRIORITY_UNSET) ?
  292. ctx->init_priority : ctx->override_priority;
  293. for (i = 0; i < adev->num_rings; i++) {
  294. ring = adev->rings[i];
  295. entity = &ctx->rings[i].entity;
  296. rq = &ring->sched.sched_rq[ctx_prio];
  297. if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
  298. continue;
  299. amd_sched_entity_set_rq(entity, rq);
  300. }
  301. }
  302. int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id)
  303. {
  304. struct amdgpu_ctx_ring *cring = &ctx->rings[ring_id];
  305. unsigned idx = cring->sequence & (amdgpu_sched_jobs - 1);
  306. struct dma_fence *other = cring->fences[idx];
  307. if (other) {
  308. signed long r;
  309. r = dma_fence_wait_timeout(other, false, MAX_SCHEDULE_TIMEOUT);
  310. if (r < 0) {
  311. DRM_ERROR("Error (%ld) waiting for fence!\n", r);
  312. return r;
  313. }
  314. }
  315. return 0;
  316. }
  317. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr)
  318. {
  319. mutex_init(&mgr->lock);
  320. idr_init(&mgr->ctx_handles);
  321. }
  322. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr)
  323. {
  324. struct amdgpu_ctx *ctx;
  325. struct idr *idp;
  326. uint32_t id;
  327. idp = &mgr->ctx_handles;
  328. idr_for_each_entry(idp, ctx, id) {
  329. if (kref_put(&ctx->refcount, amdgpu_ctx_do_release) != 1)
  330. DRM_ERROR("ctx %p is still alive\n", ctx);
  331. }
  332. idr_destroy(&mgr->ctx_handles);
  333. mutex_destroy(&mgr->lock);
  334. }