sysreg.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750
  1. /*
  2. * Macros for accessing system registers with older binutils.
  3. *
  4. * Copyright (C) 2014 ARM Ltd.
  5. * Author: Catalin Marinas <catalin.marinas@arm.com>
  6. *
  7. * This program is free software: you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #ifndef __ASM_SYSREG_H
  20. #define __ASM_SYSREG_H
  21. #include <asm/compiler.h>
  22. #include <linux/stringify.h>
  23. /*
  24. * ARMv8 ARM reserves the following encoding for system registers:
  25. * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview",
  26. * C5.2, version:ARM DDI 0487A.f)
  27. * [20-19] : Op0
  28. * [18-16] : Op1
  29. * [15-12] : CRn
  30. * [11-8] : CRm
  31. * [7-5] : Op2
  32. */
  33. #define Op0_shift 19
  34. #define Op0_mask 0x3
  35. #define Op1_shift 16
  36. #define Op1_mask 0x7
  37. #define CRn_shift 12
  38. #define CRn_mask 0xf
  39. #define CRm_shift 8
  40. #define CRm_mask 0xf
  41. #define Op2_shift 5
  42. #define Op2_mask 0x7
  43. #define sys_reg(op0, op1, crn, crm, op2) \
  44. (((op0) << Op0_shift) | ((op1) << Op1_shift) | \
  45. ((crn) << CRn_shift) | ((crm) << CRm_shift) | \
  46. ((op2) << Op2_shift))
  47. #define sys_insn sys_reg
  48. #define sys_reg_Op0(id) (((id) >> Op0_shift) & Op0_mask)
  49. #define sys_reg_Op1(id) (((id) >> Op1_shift) & Op1_mask)
  50. #define sys_reg_CRn(id) (((id) >> CRn_shift) & CRn_mask)
  51. #define sys_reg_CRm(id) (((id) >> CRm_shift) & CRm_mask)
  52. #define sys_reg_Op2(id) (((id) >> Op2_shift) & Op2_mask)
  53. #ifndef CONFIG_BROKEN_GAS_INST
  54. #ifdef __ASSEMBLY__
  55. #define __emit_inst(x) .inst (x)
  56. #else
  57. #define __emit_inst(x) ".inst " __stringify((x)) "\n\t"
  58. #endif
  59. #else /* CONFIG_BROKEN_GAS_INST */
  60. #ifndef CONFIG_CPU_BIG_ENDIAN
  61. #define __INSTR_BSWAP(x) (x)
  62. #else /* CONFIG_CPU_BIG_ENDIAN */
  63. #define __INSTR_BSWAP(x) ((((x) << 24) & 0xff000000) | \
  64. (((x) << 8) & 0x00ff0000) | \
  65. (((x) >> 8) & 0x0000ff00) | \
  66. (((x) >> 24) & 0x000000ff))
  67. #endif /* CONFIG_CPU_BIG_ENDIAN */
  68. #ifdef __ASSEMBLY__
  69. #define __emit_inst(x) .long __INSTR_BSWAP(x)
  70. #else /* __ASSEMBLY__ */
  71. #define __emit_inst(x) ".long " __stringify(__INSTR_BSWAP(x)) "\n\t"
  72. #endif /* __ASSEMBLY__ */
  73. #endif /* CONFIG_BROKEN_GAS_INST */
  74. #define REG_PSTATE_PAN_IMM sys_reg(0, 0, 4, 0, 4)
  75. #define REG_PSTATE_UAO_IMM sys_reg(0, 0, 4, 0, 3)
  76. #define SET_PSTATE_PAN(x) __emit_inst(0xd5000000 | REG_PSTATE_PAN_IMM | \
  77. (!!x)<<8 | 0x1f)
  78. #define SET_PSTATE_UAO(x) __emit_inst(0xd5000000 | REG_PSTATE_UAO_IMM | \
  79. (!!x)<<8 | 0x1f)
  80. #define SYS_DC_ISW sys_insn(1, 0, 7, 6, 2)
  81. #define SYS_DC_CSW sys_insn(1, 0, 7, 10, 2)
  82. #define SYS_DC_CISW sys_insn(1, 0, 7, 14, 2)
  83. #define SYS_OSDTRRX_EL1 sys_reg(2, 0, 0, 0, 2)
  84. #define SYS_MDCCINT_EL1 sys_reg(2, 0, 0, 2, 0)
  85. #define SYS_MDSCR_EL1 sys_reg(2, 0, 0, 2, 2)
  86. #define SYS_OSDTRTX_EL1 sys_reg(2, 0, 0, 3, 2)
  87. #define SYS_OSECCR_EL1 sys_reg(2, 0, 0, 6, 2)
  88. #define SYS_DBGBVRn_EL1(n) sys_reg(2, 0, 0, n, 4)
  89. #define SYS_DBGBCRn_EL1(n) sys_reg(2, 0, 0, n, 5)
  90. #define SYS_DBGWVRn_EL1(n) sys_reg(2, 0, 0, n, 6)
  91. #define SYS_DBGWCRn_EL1(n) sys_reg(2, 0, 0, n, 7)
  92. #define SYS_MDRAR_EL1 sys_reg(2, 0, 1, 0, 0)
  93. #define SYS_OSLAR_EL1 sys_reg(2, 0, 1, 0, 4)
  94. #define SYS_OSLSR_EL1 sys_reg(2, 0, 1, 1, 4)
  95. #define SYS_OSDLR_EL1 sys_reg(2, 0, 1, 3, 4)
  96. #define SYS_DBGPRCR_EL1 sys_reg(2, 0, 1, 4, 4)
  97. #define SYS_DBGCLAIMSET_EL1 sys_reg(2, 0, 7, 8, 6)
  98. #define SYS_DBGCLAIMCLR_EL1 sys_reg(2, 0, 7, 9, 6)
  99. #define SYS_DBGAUTHSTATUS_EL1 sys_reg(2, 0, 7, 14, 6)
  100. #define SYS_MDCCSR_EL0 sys_reg(2, 3, 0, 1, 0)
  101. #define SYS_DBGDTR_EL0 sys_reg(2, 3, 0, 4, 0)
  102. #define SYS_DBGDTRRX_EL0 sys_reg(2, 3, 0, 5, 0)
  103. #define SYS_DBGDTRTX_EL0 sys_reg(2, 3, 0, 5, 0)
  104. #define SYS_DBGVCR32_EL2 sys_reg(2, 4, 0, 7, 0)
  105. #define SYS_MIDR_EL1 sys_reg(3, 0, 0, 0, 0)
  106. #define SYS_MPIDR_EL1 sys_reg(3, 0, 0, 0, 5)
  107. #define SYS_REVIDR_EL1 sys_reg(3, 0, 0, 0, 6)
  108. #define SYS_ID_PFR0_EL1 sys_reg(3, 0, 0, 1, 0)
  109. #define SYS_ID_PFR1_EL1 sys_reg(3, 0, 0, 1, 1)
  110. #define SYS_ID_DFR0_EL1 sys_reg(3, 0, 0, 1, 2)
  111. #define SYS_ID_AFR0_EL1 sys_reg(3, 0, 0, 1, 3)
  112. #define SYS_ID_MMFR0_EL1 sys_reg(3, 0, 0, 1, 4)
  113. #define SYS_ID_MMFR1_EL1 sys_reg(3, 0, 0, 1, 5)
  114. #define SYS_ID_MMFR2_EL1 sys_reg(3, 0, 0, 1, 6)
  115. #define SYS_ID_MMFR3_EL1 sys_reg(3, 0, 0, 1, 7)
  116. #define SYS_ID_ISAR0_EL1 sys_reg(3, 0, 0, 2, 0)
  117. #define SYS_ID_ISAR1_EL1 sys_reg(3, 0, 0, 2, 1)
  118. #define SYS_ID_ISAR2_EL1 sys_reg(3, 0, 0, 2, 2)
  119. #define SYS_ID_ISAR3_EL1 sys_reg(3, 0, 0, 2, 3)
  120. #define SYS_ID_ISAR4_EL1 sys_reg(3, 0, 0, 2, 4)
  121. #define SYS_ID_ISAR5_EL1 sys_reg(3, 0, 0, 2, 5)
  122. #define SYS_ID_MMFR4_EL1 sys_reg(3, 0, 0, 2, 6)
  123. #define SYS_MVFR0_EL1 sys_reg(3, 0, 0, 3, 0)
  124. #define SYS_MVFR1_EL1 sys_reg(3, 0, 0, 3, 1)
  125. #define SYS_MVFR2_EL1 sys_reg(3, 0, 0, 3, 2)
  126. #define SYS_ID_AA64PFR0_EL1 sys_reg(3, 0, 0, 4, 0)
  127. #define SYS_ID_AA64PFR1_EL1 sys_reg(3, 0, 0, 4, 1)
  128. #define SYS_ID_AA64ZFR0_EL1 sys_reg(3, 0, 0, 4, 4)
  129. #define SYS_ID_AA64DFR0_EL1 sys_reg(3, 0, 0, 5, 0)
  130. #define SYS_ID_AA64DFR1_EL1 sys_reg(3, 0, 0, 5, 1)
  131. #define SYS_ID_AA64AFR0_EL1 sys_reg(3, 0, 0, 5, 4)
  132. #define SYS_ID_AA64AFR1_EL1 sys_reg(3, 0, 0, 5, 5)
  133. #define SYS_ID_AA64ISAR0_EL1 sys_reg(3, 0, 0, 6, 0)
  134. #define SYS_ID_AA64ISAR1_EL1 sys_reg(3, 0, 0, 6, 1)
  135. #define SYS_ID_AA64MMFR0_EL1 sys_reg(3, 0, 0, 7, 0)
  136. #define SYS_ID_AA64MMFR1_EL1 sys_reg(3, 0, 0, 7, 1)
  137. #define SYS_ID_AA64MMFR2_EL1 sys_reg(3, 0, 0, 7, 2)
  138. #define SYS_SCTLR_EL1 sys_reg(3, 0, 1, 0, 0)
  139. #define SYS_ACTLR_EL1 sys_reg(3, 0, 1, 0, 1)
  140. #define SYS_CPACR_EL1 sys_reg(3, 0, 1, 0, 2)
  141. #define SYS_ZCR_EL1 sys_reg(3, 0, 1, 2, 0)
  142. #define SYS_TTBR0_EL1 sys_reg(3, 0, 2, 0, 0)
  143. #define SYS_TTBR1_EL1 sys_reg(3, 0, 2, 0, 1)
  144. #define SYS_TCR_EL1 sys_reg(3, 0, 2, 0, 2)
  145. #define SYS_ICC_PMR_EL1 sys_reg(3, 0, 4, 6, 0)
  146. #define SYS_AFSR0_EL1 sys_reg(3, 0, 5, 1, 0)
  147. #define SYS_AFSR1_EL1 sys_reg(3, 0, 5, 1, 1)
  148. #define SYS_ESR_EL1 sys_reg(3, 0, 5, 2, 0)
  149. #define SYS_ERRIDR_EL1 sys_reg(3, 0, 5, 3, 0)
  150. #define SYS_ERRSELR_EL1 sys_reg(3, 0, 5, 3, 1)
  151. #define SYS_ERXFR_EL1 sys_reg(3, 0, 5, 4, 0)
  152. #define SYS_ERXCTLR_EL1 sys_reg(3, 0, 5, 4, 1)
  153. #define SYS_ERXSTATUS_EL1 sys_reg(3, 0, 5, 4, 2)
  154. #define SYS_ERXADDR_EL1 sys_reg(3, 0, 5, 4, 3)
  155. #define SYS_ERXMISC0_EL1 sys_reg(3, 0, 5, 5, 0)
  156. #define SYS_ERXMISC1_EL1 sys_reg(3, 0, 5, 5, 1)
  157. #define SYS_FAR_EL1 sys_reg(3, 0, 6, 0, 0)
  158. #define SYS_PAR_EL1 sys_reg(3, 0, 7, 4, 0)
  159. /*** Statistical Profiling Extension ***/
  160. /* ID registers */
  161. #define SYS_PMSIDR_EL1 sys_reg(3, 0, 9, 9, 7)
  162. #define SYS_PMSIDR_EL1_FE_SHIFT 0
  163. #define SYS_PMSIDR_EL1_FT_SHIFT 1
  164. #define SYS_PMSIDR_EL1_FL_SHIFT 2
  165. #define SYS_PMSIDR_EL1_ARCHINST_SHIFT 3
  166. #define SYS_PMSIDR_EL1_LDS_SHIFT 4
  167. #define SYS_PMSIDR_EL1_ERND_SHIFT 5
  168. #define SYS_PMSIDR_EL1_INTERVAL_SHIFT 8
  169. #define SYS_PMSIDR_EL1_INTERVAL_MASK 0xfUL
  170. #define SYS_PMSIDR_EL1_MAXSIZE_SHIFT 12
  171. #define SYS_PMSIDR_EL1_MAXSIZE_MASK 0xfUL
  172. #define SYS_PMSIDR_EL1_COUNTSIZE_SHIFT 16
  173. #define SYS_PMSIDR_EL1_COUNTSIZE_MASK 0xfUL
  174. #define SYS_PMBIDR_EL1 sys_reg(3, 0, 9, 10, 7)
  175. #define SYS_PMBIDR_EL1_ALIGN_SHIFT 0
  176. #define SYS_PMBIDR_EL1_ALIGN_MASK 0xfU
  177. #define SYS_PMBIDR_EL1_P_SHIFT 4
  178. #define SYS_PMBIDR_EL1_F_SHIFT 5
  179. /* Sampling controls */
  180. #define SYS_PMSCR_EL1 sys_reg(3, 0, 9, 9, 0)
  181. #define SYS_PMSCR_EL1_E0SPE_SHIFT 0
  182. #define SYS_PMSCR_EL1_E1SPE_SHIFT 1
  183. #define SYS_PMSCR_EL1_CX_SHIFT 3
  184. #define SYS_PMSCR_EL1_PA_SHIFT 4
  185. #define SYS_PMSCR_EL1_TS_SHIFT 5
  186. #define SYS_PMSCR_EL1_PCT_SHIFT 6
  187. #define SYS_PMSCR_EL2 sys_reg(3, 4, 9, 9, 0)
  188. #define SYS_PMSCR_EL2_E0HSPE_SHIFT 0
  189. #define SYS_PMSCR_EL2_E2SPE_SHIFT 1
  190. #define SYS_PMSCR_EL2_CX_SHIFT 3
  191. #define SYS_PMSCR_EL2_PA_SHIFT 4
  192. #define SYS_PMSCR_EL2_TS_SHIFT 5
  193. #define SYS_PMSCR_EL2_PCT_SHIFT 6
  194. #define SYS_PMSICR_EL1 sys_reg(3, 0, 9, 9, 2)
  195. #define SYS_PMSIRR_EL1 sys_reg(3, 0, 9, 9, 3)
  196. #define SYS_PMSIRR_EL1_RND_SHIFT 0
  197. #define SYS_PMSIRR_EL1_INTERVAL_SHIFT 8
  198. #define SYS_PMSIRR_EL1_INTERVAL_MASK 0xffffffUL
  199. /* Filtering controls */
  200. #define SYS_PMSFCR_EL1 sys_reg(3, 0, 9, 9, 4)
  201. #define SYS_PMSFCR_EL1_FE_SHIFT 0
  202. #define SYS_PMSFCR_EL1_FT_SHIFT 1
  203. #define SYS_PMSFCR_EL1_FL_SHIFT 2
  204. #define SYS_PMSFCR_EL1_B_SHIFT 16
  205. #define SYS_PMSFCR_EL1_LD_SHIFT 17
  206. #define SYS_PMSFCR_EL1_ST_SHIFT 18
  207. #define SYS_PMSEVFR_EL1 sys_reg(3, 0, 9, 9, 5)
  208. #define SYS_PMSEVFR_EL1_RES0 0x0000ffff00ff0f55UL
  209. #define SYS_PMSLATFR_EL1 sys_reg(3, 0, 9, 9, 6)
  210. #define SYS_PMSLATFR_EL1_MINLAT_SHIFT 0
  211. /* Buffer controls */
  212. #define SYS_PMBLIMITR_EL1 sys_reg(3, 0, 9, 10, 0)
  213. #define SYS_PMBLIMITR_EL1_E_SHIFT 0
  214. #define SYS_PMBLIMITR_EL1_FM_SHIFT 1
  215. #define SYS_PMBLIMITR_EL1_FM_MASK 0x3UL
  216. #define SYS_PMBLIMITR_EL1_FM_STOP_IRQ (0 << SYS_PMBLIMITR_EL1_FM_SHIFT)
  217. #define SYS_PMBPTR_EL1 sys_reg(3, 0, 9, 10, 1)
  218. /* Buffer error reporting */
  219. #define SYS_PMBSR_EL1 sys_reg(3, 0, 9, 10, 3)
  220. #define SYS_PMBSR_EL1_COLL_SHIFT 16
  221. #define SYS_PMBSR_EL1_S_SHIFT 17
  222. #define SYS_PMBSR_EL1_EA_SHIFT 18
  223. #define SYS_PMBSR_EL1_DL_SHIFT 19
  224. #define SYS_PMBSR_EL1_EC_SHIFT 26
  225. #define SYS_PMBSR_EL1_EC_MASK 0x3fUL
  226. #define SYS_PMBSR_EL1_EC_BUF (0x0UL << SYS_PMBSR_EL1_EC_SHIFT)
  227. #define SYS_PMBSR_EL1_EC_FAULT_S1 (0x24UL << SYS_PMBSR_EL1_EC_SHIFT)
  228. #define SYS_PMBSR_EL1_EC_FAULT_S2 (0x25UL << SYS_PMBSR_EL1_EC_SHIFT)
  229. #define SYS_PMBSR_EL1_FAULT_FSC_SHIFT 0
  230. #define SYS_PMBSR_EL1_FAULT_FSC_MASK 0x3fUL
  231. #define SYS_PMBSR_EL1_BUF_BSC_SHIFT 0
  232. #define SYS_PMBSR_EL1_BUF_BSC_MASK 0x3fUL
  233. #define SYS_PMBSR_EL1_BUF_BSC_FULL (0x1UL << SYS_PMBSR_EL1_BUF_BSC_SHIFT)
  234. /*** End of Statistical Profiling Extension ***/
  235. #define SYS_PMINTENSET_EL1 sys_reg(3, 0, 9, 14, 1)
  236. #define SYS_PMINTENCLR_EL1 sys_reg(3, 0, 9, 14, 2)
  237. #define SYS_MAIR_EL1 sys_reg(3, 0, 10, 2, 0)
  238. #define SYS_AMAIR_EL1 sys_reg(3, 0, 10, 3, 0)
  239. #define SYS_LORSA_EL1 sys_reg(3, 0, 10, 4, 0)
  240. #define SYS_LOREA_EL1 sys_reg(3, 0, 10, 4, 1)
  241. #define SYS_LORN_EL1 sys_reg(3, 0, 10, 4, 2)
  242. #define SYS_LORC_EL1 sys_reg(3, 0, 10, 4, 3)
  243. #define SYS_LORID_EL1 sys_reg(3, 0, 10, 4, 7)
  244. #define SYS_VBAR_EL1 sys_reg(3, 0, 12, 0, 0)
  245. #define SYS_DISR_EL1 sys_reg(3, 0, 12, 1, 1)
  246. #define SYS_ICC_IAR0_EL1 sys_reg(3, 0, 12, 8, 0)
  247. #define SYS_ICC_EOIR0_EL1 sys_reg(3, 0, 12, 8, 1)
  248. #define SYS_ICC_HPPIR0_EL1 sys_reg(3, 0, 12, 8, 2)
  249. #define SYS_ICC_BPR0_EL1 sys_reg(3, 0, 12, 8, 3)
  250. #define SYS_ICC_AP0Rn_EL1(n) sys_reg(3, 0, 12, 8, 4 | n)
  251. #define SYS_ICC_AP0R0_EL1 SYS_ICC_AP0Rn_EL1(0)
  252. #define SYS_ICC_AP0R1_EL1 SYS_ICC_AP0Rn_EL1(1)
  253. #define SYS_ICC_AP0R2_EL1 SYS_ICC_AP0Rn_EL1(2)
  254. #define SYS_ICC_AP0R3_EL1 SYS_ICC_AP0Rn_EL1(3)
  255. #define SYS_ICC_AP1Rn_EL1(n) sys_reg(3, 0, 12, 9, n)
  256. #define SYS_ICC_AP1R0_EL1 SYS_ICC_AP1Rn_EL1(0)
  257. #define SYS_ICC_AP1R1_EL1 SYS_ICC_AP1Rn_EL1(1)
  258. #define SYS_ICC_AP1R2_EL1 SYS_ICC_AP1Rn_EL1(2)
  259. #define SYS_ICC_AP1R3_EL1 SYS_ICC_AP1Rn_EL1(3)
  260. #define SYS_ICC_DIR_EL1 sys_reg(3, 0, 12, 11, 1)
  261. #define SYS_ICC_RPR_EL1 sys_reg(3, 0, 12, 11, 3)
  262. #define SYS_ICC_SGI1R_EL1 sys_reg(3, 0, 12, 11, 5)
  263. #define SYS_ICC_ASGI1R_EL1 sys_reg(3, 0, 12, 11, 6)
  264. #define SYS_ICC_SGI0R_EL1 sys_reg(3, 0, 12, 11, 7)
  265. #define SYS_ICC_IAR1_EL1 sys_reg(3, 0, 12, 12, 0)
  266. #define SYS_ICC_EOIR1_EL1 sys_reg(3, 0, 12, 12, 1)
  267. #define SYS_ICC_HPPIR1_EL1 sys_reg(3, 0, 12, 12, 2)
  268. #define SYS_ICC_BPR1_EL1 sys_reg(3, 0, 12, 12, 3)
  269. #define SYS_ICC_CTLR_EL1 sys_reg(3, 0, 12, 12, 4)
  270. #define SYS_ICC_SRE_EL1 sys_reg(3, 0, 12, 12, 5)
  271. #define SYS_ICC_IGRPEN0_EL1 sys_reg(3, 0, 12, 12, 6)
  272. #define SYS_ICC_IGRPEN1_EL1 sys_reg(3, 0, 12, 12, 7)
  273. #define SYS_CONTEXTIDR_EL1 sys_reg(3, 0, 13, 0, 1)
  274. #define SYS_TPIDR_EL1 sys_reg(3, 0, 13, 0, 4)
  275. #define SYS_CNTKCTL_EL1 sys_reg(3, 0, 14, 1, 0)
  276. #define SYS_CLIDR_EL1 sys_reg(3, 1, 0, 0, 1)
  277. #define SYS_AIDR_EL1 sys_reg(3, 1, 0, 0, 7)
  278. #define SYS_CSSELR_EL1 sys_reg(3, 2, 0, 0, 0)
  279. #define SYS_CTR_EL0 sys_reg(3, 3, 0, 0, 1)
  280. #define SYS_DCZID_EL0 sys_reg(3, 3, 0, 0, 7)
  281. #define SYS_PMCR_EL0 sys_reg(3, 3, 9, 12, 0)
  282. #define SYS_PMCNTENSET_EL0 sys_reg(3, 3, 9, 12, 1)
  283. #define SYS_PMCNTENCLR_EL0 sys_reg(3, 3, 9, 12, 2)
  284. #define SYS_PMOVSCLR_EL0 sys_reg(3, 3, 9, 12, 3)
  285. #define SYS_PMSWINC_EL0 sys_reg(3, 3, 9, 12, 4)
  286. #define SYS_PMSELR_EL0 sys_reg(3, 3, 9, 12, 5)
  287. #define SYS_PMCEID0_EL0 sys_reg(3, 3, 9, 12, 6)
  288. #define SYS_PMCEID1_EL0 sys_reg(3, 3, 9, 12, 7)
  289. #define SYS_PMCCNTR_EL0 sys_reg(3, 3, 9, 13, 0)
  290. #define SYS_PMXEVTYPER_EL0 sys_reg(3, 3, 9, 13, 1)
  291. #define SYS_PMXEVCNTR_EL0 sys_reg(3, 3, 9, 13, 2)
  292. #define SYS_PMUSERENR_EL0 sys_reg(3, 3, 9, 14, 0)
  293. #define SYS_PMOVSSET_EL0 sys_reg(3, 3, 9, 14, 3)
  294. #define SYS_TPIDR_EL0 sys_reg(3, 3, 13, 0, 2)
  295. #define SYS_TPIDRRO_EL0 sys_reg(3, 3, 13, 0, 3)
  296. #define SYS_CNTFRQ_EL0 sys_reg(3, 3, 14, 0, 0)
  297. #define SYS_CNTP_TVAL_EL0 sys_reg(3, 3, 14, 2, 0)
  298. #define SYS_CNTP_CTL_EL0 sys_reg(3, 3, 14, 2, 1)
  299. #define SYS_CNTP_CVAL_EL0 sys_reg(3, 3, 14, 2, 2)
  300. #define __PMEV_op2(n) ((n) & 0x7)
  301. #define __CNTR_CRm(n) (0x8 | (((n) >> 3) & 0x3))
  302. #define SYS_PMEVCNTRn_EL0(n) sys_reg(3, 3, 14, __CNTR_CRm(n), __PMEV_op2(n))
  303. #define __TYPER_CRm(n) (0xc | (((n) >> 3) & 0x3))
  304. #define SYS_PMEVTYPERn_EL0(n) sys_reg(3, 3, 14, __TYPER_CRm(n), __PMEV_op2(n))
  305. #define SYS_PMCCFILTR_EL0 sys_reg (3, 3, 14, 15, 7)
  306. #define SYS_ZCR_EL2 sys_reg(3, 4, 1, 2, 0)
  307. #define SYS_DACR32_EL2 sys_reg(3, 4, 3, 0, 0)
  308. #define SYS_IFSR32_EL2 sys_reg(3, 4, 5, 0, 1)
  309. #define SYS_VSESR_EL2 sys_reg(3, 4, 5, 2, 3)
  310. #define SYS_FPEXC32_EL2 sys_reg(3, 4, 5, 3, 0)
  311. #define SYS_VDISR_EL2 sys_reg(3, 4, 12, 1, 1)
  312. #define __SYS__AP0Rx_EL2(x) sys_reg(3, 4, 12, 8, x)
  313. #define SYS_ICH_AP0R0_EL2 __SYS__AP0Rx_EL2(0)
  314. #define SYS_ICH_AP0R1_EL2 __SYS__AP0Rx_EL2(1)
  315. #define SYS_ICH_AP0R2_EL2 __SYS__AP0Rx_EL2(2)
  316. #define SYS_ICH_AP0R3_EL2 __SYS__AP0Rx_EL2(3)
  317. #define __SYS__AP1Rx_EL2(x) sys_reg(3, 4, 12, 9, x)
  318. #define SYS_ICH_AP1R0_EL2 __SYS__AP1Rx_EL2(0)
  319. #define SYS_ICH_AP1R1_EL2 __SYS__AP1Rx_EL2(1)
  320. #define SYS_ICH_AP1R2_EL2 __SYS__AP1Rx_EL2(2)
  321. #define SYS_ICH_AP1R3_EL2 __SYS__AP1Rx_EL2(3)
  322. #define SYS_ICH_VSEIR_EL2 sys_reg(3, 4, 12, 9, 4)
  323. #define SYS_ICC_SRE_EL2 sys_reg(3, 4, 12, 9, 5)
  324. #define SYS_ICH_HCR_EL2 sys_reg(3, 4, 12, 11, 0)
  325. #define SYS_ICH_VTR_EL2 sys_reg(3, 4, 12, 11, 1)
  326. #define SYS_ICH_MISR_EL2 sys_reg(3, 4, 12, 11, 2)
  327. #define SYS_ICH_EISR_EL2 sys_reg(3, 4, 12, 11, 3)
  328. #define SYS_ICH_ELSR_EL2 sys_reg(3, 4, 12, 11, 5)
  329. #define SYS_ICH_VMCR_EL2 sys_reg(3, 4, 12, 11, 7)
  330. #define __SYS__LR0_EL2(x) sys_reg(3, 4, 12, 12, x)
  331. #define SYS_ICH_LR0_EL2 __SYS__LR0_EL2(0)
  332. #define SYS_ICH_LR1_EL2 __SYS__LR0_EL2(1)
  333. #define SYS_ICH_LR2_EL2 __SYS__LR0_EL2(2)
  334. #define SYS_ICH_LR3_EL2 __SYS__LR0_EL2(3)
  335. #define SYS_ICH_LR4_EL2 __SYS__LR0_EL2(4)
  336. #define SYS_ICH_LR5_EL2 __SYS__LR0_EL2(5)
  337. #define SYS_ICH_LR6_EL2 __SYS__LR0_EL2(6)
  338. #define SYS_ICH_LR7_EL2 __SYS__LR0_EL2(7)
  339. #define __SYS__LR8_EL2(x) sys_reg(3, 4, 12, 13, x)
  340. #define SYS_ICH_LR8_EL2 __SYS__LR8_EL2(0)
  341. #define SYS_ICH_LR9_EL2 __SYS__LR8_EL2(1)
  342. #define SYS_ICH_LR10_EL2 __SYS__LR8_EL2(2)
  343. #define SYS_ICH_LR11_EL2 __SYS__LR8_EL2(3)
  344. #define SYS_ICH_LR12_EL2 __SYS__LR8_EL2(4)
  345. #define SYS_ICH_LR13_EL2 __SYS__LR8_EL2(5)
  346. #define SYS_ICH_LR14_EL2 __SYS__LR8_EL2(6)
  347. #define SYS_ICH_LR15_EL2 __SYS__LR8_EL2(7)
  348. /* Common SCTLR_ELx flags. */
  349. #define SCTLR_ELx_EE (1 << 25)
  350. #define SCTLR_ELx_IESB (1 << 21)
  351. #define SCTLR_ELx_WXN (1 << 19)
  352. #define SCTLR_ELx_I (1 << 12)
  353. #define SCTLR_ELx_SA (1 << 3)
  354. #define SCTLR_ELx_C (1 << 2)
  355. #define SCTLR_ELx_A (1 << 1)
  356. #define SCTLR_ELx_M 1
  357. #define SCTLR_ELx_FLAGS (SCTLR_ELx_M | SCTLR_ELx_A | SCTLR_ELx_C | \
  358. SCTLR_ELx_SA | SCTLR_ELx_I | SCTLR_ELx_IESB)
  359. /* SCTLR_EL2 specific flags. */
  360. #define SCTLR_EL2_RES1 ((1 << 4) | (1 << 5) | (1 << 11) | (1 << 16) | \
  361. (1 << 18) | (1 << 22) | (1 << 23) | (1 << 28) | \
  362. (1 << 29))
  363. #define SCTLR_EL2_RES0 ((1 << 6) | (1 << 7) | (1 << 8) | (1 << 9) | \
  364. (1 << 10) | (1 << 13) | (1 << 14) | (1 << 15) | \
  365. (1 << 17) | (1 << 20) | (1 << 24) | (1 << 26) | \
  366. (1 << 27) | (1 << 30) | (1 << 31) | \
  367. (0xffffffffUL << 32))
  368. #ifdef CONFIG_CPU_BIG_ENDIAN
  369. #define ENDIAN_SET_EL2 SCTLR_ELx_EE
  370. #define ENDIAN_CLEAR_EL2 0
  371. #else
  372. #define ENDIAN_SET_EL2 0
  373. #define ENDIAN_CLEAR_EL2 SCTLR_ELx_EE
  374. #endif
  375. /* SCTLR_EL2 value used for the hyp-stub */
  376. #define SCTLR_EL2_SET (SCTLR_ELx_IESB | ENDIAN_SET_EL2 | SCTLR_EL2_RES1)
  377. #define SCTLR_EL2_CLEAR (SCTLR_ELx_M | SCTLR_ELx_A | SCTLR_ELx_C | \
  378. SCTLR_ELx_SA | SCTLR_ELx_I | SCTLR_ELx_WXN | \
  379. ENDIAN_CLEAR_EL2 | SCTLR_EL2_RES0)
  380. #if (SCTLR_EL2_SET ^ SCTLR_EL2_CLEAR) != 0xffffffffffffffff
  381. #error "Inconsistent SCTLR_EL2 set/clear bits"
  382. #endif
  383. /* SCTLR_EL1 specific flags. */
  384. #define SCTLR_EL1_UCI (1 << 26)
  385. #define SCTLR_EL1_E0E (1 << 24)
  386. #define SCTLR_EL1_SPAN (1 << 23)
  387. #define SCTLR_EL1_NTWE (1 << 18)
  388. #define SCTLR_EL1_NTWI (1 << 16)
  389. #define SCTLR_EL1_UCT (1 << 15)
  390. #define SCTLR_EL1_DZE (1 << 14)
  391. #define SCTLR_EL1_UMA (1 << 9)
  392. #define SCTLR_EL1_SED (1 << 8)
  393. #define SCTLR_EL1_ITD (1 << 7)
  394. #define SCTLR_EL1_CP15BEN (1 << 5)
  395. #define SCTLR_EL1_SA0 (1 << 4)
  396. #define SCTLR_EL1_RES1 ((1 << 11) | (1 << 20) | (1 << 22) | (1 << 28) | \
  397. (1 << 29))
  398. #define SCTLR_EL1_RES0 ((1 << 6) | (1 << 10) | (1 << 13) | (1 << 17) | \
  399. (1 << 27) | (1 << 30) | (1 << 31) | \
  400. (0xffffffffUL << 32))
  401. #ifdef CONFIG_CPU_BIG_ENDIAN
  402. #define ENDIAN_SET_EL1 (SCTLR_EL1_E0E | SCTLR_ELx_EE)
  403. #define ENDIAN_CLEAR_EL1 0
  404. #else
  405. #define ENDIAN_SET_EL1 0
  406. #define ENDIAN_CLEAR_EL1 (SCTLR_EL1_E0E | SCTLR_ELx_EE)
  407. #endif
  408. #define SCTLR_EL1_SET (SCTLR_ELx_M | SCTLR_ELx_C | SCTLR_ELx_SA |\
  409. SCTLR_EL1_SA0 | SCTLR_EL1_SED | SCTLR_ELx_I |\
  410. SCTLR_EL1_DZE | SCTLR_EL1_UCT | SCTLR_EL1_NTWI |\
  411. SCTLR_EL1_NTWE | SCTLR_ELx_IESB | SCTLR_EL1_SPAN |\
  412. ENDIAN_SET_EL1 | SCTLR_EL1_UCI | SCTLR_EL1_RES1)
  413. #define SCTLR_EL1_CLEAR (SCTLR_ELx_A | SCTLR_EL1_CP15BEN | SCTLR_EL1_ITD |\
  414. SCTLR_EL1_UMA | SCTLR_ELx_WXN | ENDIAN_CLEAR_EL1 |\
  415. SCTLR_EL1_RES0)
  416. #if (SCTLR_EL1_SET ^ SCTLR_EL1_CLEAR) != 0xffffffffffffffff
  417. #error "Inconsistent SCTLR_EL1 set/clear bits"
  418. #endif
  419. /* id_aa64isar0 */
  420. #define ID_AA64ISAR0_TS_SHIFT 52
  421. #define ID_AA64ISAR0_FHM_SHIFT 48
  422. #define ID_AA64ISAR0_DP_SHIFT 44
  423. #define ID_AA64ISAR0_SM4_SHIFT 40
  424. #define ID_AA64ISAR0_SM3_SHIFT 36
  425. #define ID_AA64ISAR0_SHA3_SHIFT 32
  426. #define ID_AA64ISAR0_RDM_SHIFT 28
  427. #define ID_AA64ISAR0_ATOMICS_SHIFT 20
  428. #define ID_AA64ISAR0_CRC32_SHIFT 16
  429. #define ID_AA64ISAR0_SHA2_SHIFT 12
  430. #define ID_AA64ISAR0_SHA1_SHIFT 8
  431. #define ID_AA64ISAR0_AES_SHIFT 4
  432. /* id_aa64isar1 */
  433. #define ID_AA64ISAR1_LRCPC_SHIFT 20
  434. #define ID_AA64ISAR1_FCMA_SHIFT 16
  435. #define ID_AA64ISAR1_JSCVT_SHIFT 12
  436. #define ID_AA64ISAR1_DPB_SHIFT 0
  437. /* id_aa64pfr0 */
  438. #define ID_AA64PFR0_CSV3_SHIFT 60
  439. #define ID_AA64PFR0_CSV2_SHIFT 56
  440. #define ID_AA64PFR0_DIT_SHIFT 48
  441. #define ID_AA64PFR0_SVE_SHIFT 32
  442. #define ID_AA64PFR0_RAS_SHIFT 28
  443. #define ID_AA64PFR0_GIC_SHIFT 24
  444. #define ID_AA64PFR0_ASIMD_SHIFT 20
  445. #define ID_AA64PFR0_FP_SHIFT 16
  446. #define ID_AA64PFR0_EL3_SHIFT 12
  447. #define ID_AA64PFR0_EL2_SHIFT 8
  448. #define ID_AA64PFR0_EL1_SHIFT 4
  449. #define ID_AA64PFR0_EL0_SHIFT 0
  450. #define ID_AA64PFR0_SVE 0x1
  451. #define ID_AA64PFR0_RAS_V1 0x1
  452. #define ID_AA64PFR0_FP_NI 0xf
  453. #define ID_AA64PFR0_FP_SUPPORTED 0x0
  454. #define ID_AA64PFR0_ASIMD_NI 0xf
  455. #define ID_AA64PFR0_ASIMD_SUPPORTED 0x0
  456. #define ID_AA64PFR0_EL1_64BIT_ONLY 0x1
  457. #define ID_AA64PFR0_EL0_64BIT_ONLY 0x1
  458. #define ID_AA64PFR0_EL0_32BIT_64BIT 0x2
  459. /* id_aa64mmfr0 */
  460. #define ID_AA64MMFR0_TGRAN4_SHIFT 28
  461. #define ID_AA64MMFR0_TGRAN64_SHIFT 24
  462. #define ID_AA64MMFR0_TGRAN16_SHIFT 20
  463. #define ID_AA64MMFR0_BIGENDEL0_SHIFT 16
  464. #define ID_AA64MMFR0_SNSMEM_SHIFT 12
  465. #define ID_AA64MMFR0_BIGENDEL_SHIFT 8
  466. #define ID_AA64MMFR0_ASID_SHIFT 4
  467. #define ID_AA64MMFR0_PARANGE_SHIFT 0
  468. #define ID_AA64MMFR0_TGRAN4_NI 0xf
  469. #define ID_AA64MMFR0_TGRAN4_SUPPORTED 0x0
  470. #define ID_AA64MMFR0_TGRAN64_NI 0xf
  471. #define ID_AA64MMFR0_TGRAN64_SUPPORTED 0x0
  472. #define ID_AA64MMFR0_TGRAN16_NI 0x0
  473. #define ID_AA64MMFR0_TGRAN16_SUPPORTED 0x1
  474. #define ID_AA64MMFR0_PARANGE_48 0x5
  475. #define ID_AA64MMFR0_PARANGE_52 0x6
  476. #ifdef CONFIG_ARM64_PA_BITS_52
  477. #define ID_AA64MMFR0_PARANGE_MAX ID_AA64MMFR0_PARANGE_52
  478. #else
  479. #define ID_AA64MMFR0_PARANGE_MAX ID_AA64MMFR0_PARANGE_48
  480. #endif
  481. /* id_aa64mmfr1 */
  482. #define ID_AA64MMFR1_PAN_SHIFT 20
  483. #define ID_AA64MMFR1_LOR_SHIFT 16
  484. #define ID_AA64MMFR1_HPD_SHIFT 12
  485. #define ID_AA64MMFR1_VHE_SHIFT 8
  486. #define ID_AA64MMFR1_VMIDBITS_SHIFT 4
  487. #define ID_AA64MMFR1_HADBS_SHIFT 0
  488. #define ID_AA64MMFR1_VMIDBITS_8 0
  489. #define ID_AA64MMFR1_VMIDBITS_16 2
  490. /* id_aa64mmfr2 */
  491. #define ID_AA64MMFR2_FWB_SHIFT 40
  492. #define ID_AA64MMFR2_AT_SHIFT 32
  493. #define ID_AA64MMFR2_LVA_SHIFT 16
  494. #define ID_AA64MMFR2_IESB_SHIFT 12
  495. #define ID_AA64MMFR2_LSM_SHIFT 8
  496. #define ID_AA64MMFR2_UAO_SHIFT 4
  497. #define ID_AA64MMFR2_CNP_SHIFT 0
  498. /* id_aa64dfr0 */
  499. #define ID_AA64DFR0_PMSVER_SHIFT 32
  500. #define ID_AA64DFR0_CTX_CMPS_SHIFT 28
  501. #define ID_AA64DFR0_WRPS_SHIFT 20
  502. #define ID_AA64DFR0_BRPS_SHIFT 12
  503. #define ID_AA64DFR0_PMUVER_SHIFT 8
  504. #define ID_AA64DFR0_TRACEVER_SHIFT 4
  505. #define ID_AA64DFR0_DEBUGVER_SHIFT 0
  506. #define ID_ISAR5_RDM_SHIFT 24
  507. #define ID_ISAR5_CRC32_SHIFT 16
  508. #define ID_ISAR5_SHA2_SHIFT 12
  509. #define ID_ISAR5_SHA1_SHIFT 8
  510. #define ID_ISAR5_AES_SHIFT 4
  511. #define ID_ISAR5_SEVL_SHIFT 0
  512. #define MVFR0_FPROUND_SHIFT 28
  513. #define MVFR0_FPSHVEC_SHIFT 24
  514. #define MVFR0_FPSQRT_SHIFT 20
  515. #define MVFR0_FPDIVIDE_SHIFT 16
  516. #define MVFR0_FPTRAP_SHIFT 12
  517. #define MVFR0_FPDP_SHIFT 8
  518. #define MVFR0_FPSP_SHIFT 4
  519. #define MVFR0_SIMD_SHIFT 0
  520. #define MVFR1_SIMDFMAC_SHIFT 28
  521. #define MVFR1_FPHP_SHIFT 24
  522. #define MVFR1_SIMDHP_SHIFT 20
  523. #define MVFR1_SIMDSP_SHIFT 16
  524. #define MVFR1_SIMDINT_SHIFT 12
  525. #define MVFR1_SIMDLS_SHIFT 8
  526. #define MVFR1_FPDNAN_SHIFT 4
  527. #define MVFR1_FPFTZ_SHIFT 0
  528. #define ID_AA64MMFR0_TGRAN4_SHIFT 28
  529. #define ID_AA64MMFR0_TGRAN64_SHIFT 24
  530. #define ID_AA64MMFR0_TGRAN16_SHIFT 20
  531. #define ID_AA64MMFR0_TGRAN4_NI 0xf
  532. #define ID_AA64MMFR0_TGRAN4_SUPPORTED 0x0
  533. #define ID_AA64MMFR0_TGRAN64_NI 0xf
  534. #define ID_AA64MMFR0_TGRAN64_SUPPORTED 0x0
  535. #define ID_AA64MMFR0_TGRAN16_NI 0x0
  536. #define ID_AA64MMFR0_TGRAN16_SUPPORTED 0x1
  537. #if defined(CONFIG_ARM64_4K_PAGES)
  538. #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN4_SHIFT
  539. #define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN4_SUPPORTED
  540. #elif defined(CONFIG_ARM64_16K_PAGES)
  541. #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN16_SHIFT
  542. #define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN16_SUPPORTED
  543. #elif defined(CONFIG_ARM64_64K_PAGES)
  544. #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN64_SHIFT
  545. #define ID_AA64MMFR0_TGRAN_SUPPORTED ID_AA64MMFR0_TGRAN64_SUPPORTED
  546. #endif
  547. /*
  548. * The ZCR_ELx_LEN_* definitions intentionally include bits [8:4] which
  549. * are reserved by the SVE architecture for future expansion of the LEN
  550. * field, with compatible semantics.
  551. */
  552. #define ZCR_ELx_LEN_SHIFT 0
  553. #define ZCR_ELx_LEN_SIZE 9
  554. #define ZCR_ELx_LEN_MASK 0x1ff
  555. #define CPACR_EL1_ZEN_EL1EN (1 << 16) /* enable EL1 access */
  556. #define CPACR_EL1_ZEN_EL0EN (1 << 17) /* enable EL0 access, if EL1EN set */
  557. #define CPACR_EL1_ZEN (CPACR_EL1_ZEN_EL1EN | CPACR_EL1_ZEN_EL0EN)
  558. /* Safe value for MPIDR_EL1: Bit31:RES1, Bit30:U:0, Bit24:MT:0 */
  559. #define SYS_MPIDR_SAFE_VAL (1UL << 31)
  560. #ifdef __ASSEMBLY__
  561. .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30
  562. .equ .L__reg_num_x\num, \num
  563. .endr
  564. .equ .L__reg_num_xzr, 31
  565. .macro mrs_s, rt, sreg
  566. __emit_inst(0xd5200000|(\sreg)|(.L__reg_num_\rt))
  567. .endm
  568. .macro msr_s, sreg, rt
  569. __emit_inst(0xd5000000|(\sreg)|(.L__reg_num_\rt))
  570. .endm
  571. #else
  572. #include <linux/build_bug.h>
  573. #include <linux/types.h>
  574. asm(
  575. " .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30\n"
  576. " .equ .L__reg_num_x\\num, \\num\n"
  577. " .endr\n"
  578. " .equ .L__reg_num_xzr, 31\n"
  579. "\n"
  580. " .macro mrs_s, rt, sreg\n"
  581. __emit_inst(0xd5200000|(\\sreg)|(.L__reg_num_\\rt))
  582. " .endm\n"
  583. "\n"
  584. " .macro msr_s, sreg, rt\n"
  585. __emit_inst(0xd5000000|(\\sreg)|(.L__reg_num_\\rt))
  586. " .endm\n"
  587. );
  588. /*
  589. * Unlike read_cpuid, calls to read_sysreg are never expected to be
  590. * optimized away or replaced with synthetic values.
  591. */
  592. #define read_sysreg(r) ({ \
  593. u64 __val; \
  594. asm volatile("mrs %0, " __stringify(r) : "=r" (__val)); \
  595. __val; \
  596. })
  597. /*
  598. * The "Z" constraint normally means a zero immediate, but when combined with
  599. * the "%x0" template means XZR.
  600. */
  601. #define write_sysreg(v, r) do { \
  602. u64 __val = (u64)(v); \
  603. asm volatile("msr " __stringify(r) ", %x0" \
  604. : : "rZ" (__val)); \
  605. } while (0)
  606. /*
  607. * For registers without architectural names, or simply unsupported by
  608. * GAS.
  609. */
  610. #define read_sysreg_s(r) ({ \
  611. u64 __val; \
  612. asm volatile("mrs_s %0, " __stringify(r) : "=r" (__val)); \
  613. __val; \
  614. })
  615. #define write_sysreg_s(v, r) do { \
  616. u64 __val = (u64)(v); \
  617. asm volatile("msr_s " __stringify(r) ", %x0" : : "rZ" (__val)); \
  618. } while (0)
  619. /*
  620. * Modify bits in a sysreg. Bits in the clear mask are zeroed, then bits in the
  621. * set mask are set. Other bits are left as-is.
  622. */
  623. #define sysreg_clear_set(sysreg, clear, set) do { \
  624. u64 __scs_val = read_sysreg(sysreg); \
  625. u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set); \
  626. if (__scs_new != __scs_val) \
  627. write_sysreg(__scs_new, sysreg); \
  628. } while (0)
  629. #endif
  630. #endif /* __ASM_SYSREG_H */