kvm_emulate.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * Copyright (C) 2012,2013 - ARM Ltd
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. * Derived from arch/arm/include/kvm_emulate.h
  6. * Copyright (C) 2012 - Virtual Open Systems and Columbia University
  7. * Author: Christoffer Dall <c.dall@virtualopensystems.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #ifndef __ARM64_KVM_EMULATE_H__
  22. #define __ARM64_KVM_EMULATE_H__
  23. #include <linux/kvm_host.h>
  24. #include <asm/esr.h>
  25. #include <asm/kvm_arm.h>
  26. #include <asm/kvm_hyp.h>
  27. #include <asm/kvm_mmio.h>
  28. #include <asm/ptrace.h>
  29. #include <asm/cputype.h>
  30. #include <asm/virt.h>
  31. unsigned long *vcpu_reg32(const struct kvm_vcpu *vcpu, u8 reg_num);
  32. unsigned long vcpu_read_spsr32(const struct kvm_vcpu *vcpu);
  33. void vcpu_write_spsr32(struct kvm_vcpu *vcpu, unsigned long v);
  34. bool kvm_condition_valid32(const struct kvm_vcpu *vcpu);
  35. void kvm_skip_instr32(struct kvm_vcpu *vcpu, bool is_wide_instr);
  36. void kvm_inject_undefined(struct kvm_vcpu *vcpu);
  37. void kvm_inject_vabt(struct kvm_vcpu *vcpu);
  38. void kvm_inject_dabt(struct kvm_vcpu *vcpu, unsigned long addr);
  39. void kvm_inject_pabt(struct kvm_vcpu *vcpu, unsigned long addr);
  40. void kvm_inject_undef32(struct kvm_vcpu *vcpu);
  41. void kvm_inject_dabt32(struct kvm_vcpu *vcpu, unsigned long addr);
  42. void kvm_inject_pabt32(struct kvm_vcpu *vcpu, unsigned long addr);
  43. static inline bool vcpu_el1_is_32bit(struct kvm_vcpu *vcpu)
  44. {
  45. return !(vcpu->arch.hcr_el2 & HCR_RW);
  46. }
  47. static inline void vcpu_reset_hcr(struct kvm_vcpu *vcpu)
  48. {
  49. vcpu->arch.hcr_el2 = HCR_GUEST_FLAGS;
  50. if (is_kernel_in_hyp_mode())
  51. vcpu->arch.hcr_el2 |= HCR_E2H;
  52. if (cpus_have_const_cap(ARM64_HAS_RAS_EXTN)) {
  53. /* route synchronous external abort exceptions to EL2 */
  54. vcpu->arch.hcr_el2 |= HCR_TEA;
  55. /* trap error record accesses */
  56. vcpu->arch.hcr_el2 |= HCR_TERR;
  57. }
  58. if (cpus_have_const_cap(ARM64_HAS_STAGE2_FWB))
  59. vcpu->arch.hcr_el2 |= HCR_FWB;
  60. if (test_bit(KVM_ARM_VCPU_EL1_32BIT, vcpu->arch.features))
  61. vcpu->arch.hcr_el2 &= ~HCR_RW;
  62. /*
  63. * TID3: trap feature register accesses that we virtualise.
  64. * For now this is conditional, since no AArch32 feature regs
  65. * are currently virtualised.
  66. */
  67. if (!vcpu_el1_is_32bit(vcpu))
  68. vcpu->arch.hcr_el2 |= HCR_TID3;
  69. }
  70. static inline unsigned long *vcpu_hcr(struct kvm_vcpu *vcpu)
  71. {
  72. return (unsigned long *)&vcpu->arch.hcr_el2;
  73. }
  74. static inline void vcpu_clear_wfe_traps(struct kvm_vcpu *vcpu)
  75. {
  76. vcpu->arch.hcr_el2 &= ~HCR_TWE;
  77. }
  78. static inline void vcpu_set_wfe_traps(struct kvm_vcpu *vcpu)
  79. {
  80. vcpu->arch.hcr_el2 |= HCR_TWE;
  81. }
  82. static inline unsigned long vcpu_get_vsesr(struct kvm_vcpu *vcpu)
  83. {
  84. return vcpu->arch.vsesr_el2;
  85. }
  86. static inline void vcpu_set_vsesr(struct kvm_vcpu *vcpu, u64 vsesr)
  87. {
  88. vcpu->arch.vsesr_el2 = vsesr;
  89. }
  90. static inline unsigned long *vcpu_pc(const struct kvm_vcpu *vcpu)
  91. {
  92. return (unsigned long *)&vcpu_gp_regs(vcpu)->regs.pc;
  93. }
  94. static inline unsigned long *__vcpu_elr_el1(const struct kvm_vcpu *vcpu)
  95. {
  96. return (unsigned long *)&vcpu_gp_regs(vcpu)->elr_el1;
  97. }
  98. static inline unsigned long vcpu_read_elr_el1(const struct kvm_vcpu *vcpu)
  99. {
  100. if (vcpu->arch.sysregs_loaded_on_cpu)
  101. return read_sysreg_el1(elr);
  102. else
  103. return *__vcpu_elr_el1(vcpu);
  104. }
  105. static inline void vcpu_write_elr_el1(const struct kvm_vcpu *vcpu, unsigned long v)
  106. {
  107. if (vcpu->arch.sysregs_loaded_on_cpu)
  108. write_sysreg_el1(v, elr);
  109. else
  110. *__vcpu_elr_el1(vcpu) = v;
  111. }
  112. static inline unsigned long *vcpu_cpsr(const struct kvm_vcpu *vcpu)
  113. {
  114. return (unsigned long *)&vcpu_gp_regs(vcpu)->regs.pstate;
  115. }
  116. static inline bool vcpu_mode_is_32bit(const struct kvm_vcpu *vcpu)
  117. {
  118. return !!(*vcpu_cpsr(vcpu) & PSR_MODE32_BIT);
  119. }
  120. static inline bool kvm_condition_valid(const struct kvm_vcpu *vcpu)
  121. {
  122. if (vcpu_mode_is_32bit(vcpu))
  123. return kvm_condition_valid32(vcpu);
  124. return true;
  125. }
  126. static inline void kvm_skip_instr(struct kvm_vcpu *vcpu, bool is_wide_instr)
  127. {
  128. if (vcpu_mode_is_32bit(vcpu))
  129. kvm_skip_instr32(vcpu, is_wide_instr);
  130. else
  131. *vcpu_pc(vcpu) += 4;
  132. }
  133. static inline void vcpu_set_thumb(struct kvm_vcpu *vcpu)
  134. {
  135. *vcpu_cpsr(vcpu) |= PSR_AA32_T_BIT;
  136. }
  137. /*
  138. * vcpu_get_reg and vcpu_set_reg should always be passed a register number
  139. * coming from a read of ESR_EL2. Otherwise, it may give the wrong result on
  140. * AArch32 with banked registers.
  141. */
  142. static inline unsigned long vcpu_get_reg(const struct kvm_vcpu *vcpu,
  143. u8 reg_num)
  144. {
  145. return (reg_num == 31) ? 0 : vcpu_gp_regs(vcpu)->regs.regs[reg_num];
  146. }
  147. static inline void vcpu_set_reg(struct kvm_vcpu *vcpu, u8 reg_num,
  148. unsigned long val)
  149. {
  150. if (reg_num != 31)
  151. vcpu_gp_regs(vcpu)->regs.regs[reg_num] = val;
  152. }
  153. static inline unsigned long vcpu_read_spsr(const struct kvm_vcpu *vcpu)
  154. {
  155. if (vcpu_mode_is_32bit(vcpu))
  156. return vcpu_read_spsr32(vcpu);
  157. if (vcpu->arch.sysregs_loaded_on_cpu)
  158. return read_sysreg_el1(spsr);
  159. else
  160. return vcpu_gp_regs(vcpu)->spsr[KVM_SPSR_EL1];
  161. }
  162. static inline void vcpu_write_spsr(struct kvm_vcpu *vcpu, unsigned long v)
  163. {
  164. if (vcpu_mode_is_32bit(vcpu)) {
  165. vcpu_write_spsr32(vcpu, v);
  166. return;
  167. }
  168. if (vcpu->arch.sysregs_loaded_on_cpu)
  169. write_sysreg_el1(v, spsr);
  170. else
  171. vcpu_gp_regs(vcpu)->spsr[KVM_SPSR_EL1] = v;
  172. }
  173. static inline bool vcpu_mode_priv(const struct kvm_vcpu *vcpu)
  174. {
  175. u32 mode;
  176. if (vcpu_mode_is_32bit(vcpu)) {
  177. mode = *vcpu_cpsr(vcpu) & PSR_AA32_MODE_MASK;
  178. return mode > PSR_AA32_MODE_USR;
  179. }
  180. mode = *vcpu_cpsr(vcpu) & PSR_MODE_MASK;
  181. return mode != PSR_MODE_EL0t;
  182. }
  183. static inline u32 kvm_vcpu_get_hsr(const struct kvm_vcpu *vcpu)
  184. {
  185. return vcpu->arch.fault.esr_el2;
  186. }
  187. static inline int kvm_vcpu_get_condition(const struct kvm_vcpu *vcpu)
  188. {
  189. u32 esr = kvm_vcpu_get_hsr(vcpu);
  190. if (esr & ESR_ELx_CV)
  191. return (esr & ESR_ELx_COND_MASK) >> ESR_ELx_COND_SHIFT;
  192. return -1;
  193. }
  194. static inline unsigned long kvm_vcpu_get_hfar(const struct kvm_vcpu *vcpu)
  195. {
  196. return vcpu->arch.fault.far_el2;
  197. }
  198. static inline phys_addr_t kvm_vcpu_get_fault_ipa(const struct kvm_vcpu *vcpu)
  199. {
  200. return ((phys_addr_t)vcpu->arch.fault.hpfar_el2 & HPFAR_MASK) << 8;
  201. }
  202. static inline u64 kvm_vcpu_get_disr(const struct kvm_vcpu *vcpu)
  203. {
  204. return vcpu->arch.fault.disr_el1;
  205. }
  206. static inline u32 kvm_vcpu_hvc_get_imm(const struct kvm_vcpu *vcpu)
  207. {
  208. return kvm_vcpu_get_hsr(vcpu) & ESR_ELx_xVC_IMM_MASK;
  209. }
  210. static inline bool kvm_vcpu_dabt_isvalid(const struct kvm_vcpu *vcpu)
  211. {
  212. return !!(kvm_vcpu_get_hsr(vcpu) & ESR_ELx_ISV);
  213. }
  214. static inline bool kvm_vcpu_dabt_issext(const struct kvm_vcpu *vcpu)
  215. {
  216. return !!(kvm_vcpu_get_hsr(vcpu) & ESR_ELx_SSE);
  217. }
  218. static inline int kvm_vcpu_dabt_get_rd(const struct kvm_vcpu *vcpu)
  219. {
  220. return (kvm_vcpu_get_hsr(vcpu) & ESR_ELx_SRT_MASK) >> ESR_ELx_SRT_SHIFT;
  221. }
  222. static inline bool kvm_vcpu_dabt_iss1tw(const struct kvm_vcpu *vcpu)
  223. {
  224. return !!(kvm_vcpu_get_hsr(vcpu) & ESR_ELx_S1PTW);
  225. }
  226. static inline bool kvm_vcpu_dabt_iswrite(const struct kvm_vcpu *vcpu)
  227. {
  228. return !!(kvm_vcpu_get_hsr(vcpu) & ESR_ELx_WNR) ||
  229. kvm_vcpu_dabt_iss1tw(vcpu); /* AF/DBM update */
  230. }
  231. static inline bool kvm_vcpu_dabt_is_cm(const struct kvm_vcpu *vcpu)
  232. {
  233. return !!(kvm_vcpu_get_hsr(vcpu) & ESR_ELx_CM);
  234. }
  235. static inline int kvm_vcpu_dabt_get_as(const struct kvm_vcpu *vcpu)
  236. {
  237. return 1 << ((kvm_vcpu_get_hsr(vcpu) & ESR_ELx_SAS) >> ESR_ELx_SAS_SHIFT);
  238. }
  239. /* This one is not specific to Data Abort */
  240. static inline bool kvm_vcpu_trap_il_is32bit(const struct kvm_vcpu *vcpu)
  241. {
  242. return !!(kvm_vcpu_get_hsr(vcpu) & ESR_ELx_IL);
  243. }
  244. static inline u8 kvm_vcpu_trap_get_class(const struct kvm_vcpu *vcpu)
  245. {
  246. return ESR_ELx_EC(kvm_vcpu_get_hsr(vcpu));
  247. }
  248. static inline bool kvm_vcpu_trap_is_iabt(const struct kvm_vcpu *vcpu)
  249. {
  250. return kvm_vcpu_trap_get_class(vcpu) == ESR_ELx_EC_IABT_LOW;
  251. }
  252. static inline u8 kvm_vcpu_trap_get_fault(const struct kvm_vcpu *vcpu)
  253. {
  254. return kvm_vcpu_get_hsr(vcpu) & ESR_ELx_FSC;
  255. }
  256. static inline u8 kvm_vcpu_trap_get_fault_type(const struct kvm_vcpu *vcpu)
  257. {
  258. return kvm_vcpu_get_hsr(vcpu) & ESR_ELx_FSC_TYPE;
  259. }
  260. static inline bool kvm_vcpu_dabt_isextabt(const struct kvm_vcpu *vcpu)
  261. {
  262. switch (kvm_vcpu_trap_get_fault(vcpu)) {
  263. case FSC_SEA:
  264. case FSC_SEA_TTW0:
  265. case FSC_SEA_TTW1:
  266. case FSC_SEA_TTW2:
  267. case FSC_SEA_TTW3:
  268. case FSC_SECC:
  269. case FSC_SECC_TTW0:
  270. case FSC_SECC_TTW1:
  271. case FSC_SECC_TTW2:
  272. case FSC_SECC_TTW3:
  273. return true;
  274. default:
  275. return false;
  276. }
  277. }
  278. static inline int kvm_vcpu_sys_get_rt(struct kvm_vcpu *vcpu)
  279. {
  280. u32 esr = kvm_vcpu_get_hsr(vcpu);
  281. return (esr & ESR_ELx_SYS64_ISS_RT_MASK) >> ESR_ELx_SYS64_ISS_RT_SHIFT;
  282. }
  283. static inline unsigned long kvm_vcpu_get_mpidr_aff(struct kvm_vcpu *vcpu)
  284. {
  285. return vcpu_read_sys_reg(vcpu, MPIDR_EL1) & MPIDR_HWID_BITMASK;
  286. }
  287. static inline void kvm_vcpu_set_be(struct kvm_vcpu *vcpu)
  288. {
  289. if (vcpu_mode_is_32bit(vcpu)) {
  290. *vcpu_cpsr(vcpu) |= PSR_AA32_E_BIT;
  291. } else {
  292. u64 sctlr = vcpu_read_sys_reg(vcpu, SCTLR_EL1);
  293. sctlr |= (1 << 25);
  294. vcpu_write_sys_reg(vcpu, sctlr, SCTLR_EL1);
  295. }
  296. }
  297. static inline bool kvm_vcpu_is_be(struct kvm_vcpu *vcpu)
  298. {
  299. if (vcpu_mode_is_32bit(vcpu))
  300. return !!(*vcpu_cpsr(vcpu) & PSR_AA32_E_BIT);
  301. return !!(vcpu_read_sys_reg(vcpu, SCTLR_EL1) & (1 << 25));
  302. }
  303. static inline unsigned long vcpu_data_guest_to_host(struct kvm_vcpu *vcpu,
  304. unsigned long data,
  305. unsigned int len)
  306. {
  307. if (kvm_vcpu_is_be(vcpu)) {
  308. switch (len) {
  309. case 1:
  310. return data & 0xff;
  311. case 2:
  312. return be16_to_cpu(data & 0xffff);
  313. case 4:
  314. return be32_to_cpu(data & 0xffffffff);
  315. default:
  316. return be64_to_cpu(data);
  317. }
  318. } else {
  319. switch (len) {
  320. case 1:
  321. return data & 0xff;
  322. case 2:
  323. return le16_to_cpu(data & 0xffff);
  324. case 4:
  325. return le32_to_cpu(data & 0xffffffff);
  326. default:
  327. return le64_to_cpu(data);
  328. }
  329. }
  330. return data; /* Leave LE untouched */
  331. }
  332. static inline unsigned long vcpu_data_host_to_guest(struct kvm_vcpu *vcpu,
  333. unsigned long data,
  334. unsigned int len)
  335. {
  336. if (kvm_vcpu_is_be(vcpu)) {
  337. switch (len) {
  338. case 1:
  339. return data & 0xff;
  340. case 2:
  341. return cpu_to_be16(data & 0xffff);
  342. case 4:
  343. return cpu_to_be32(data & 0xffffffff);
  344. default:
  345. return cpu_to_be64(data);
  346. }
  347. } else {
  348. switch (len) {
  349. case 1:
  350. return data & 0xff;
  351. case 2:
  352. return cpu_to_le16(data & 0xffff);
  353. case 4:
  354. return cpu_to_le32(data & 0xffffffff);
  355. default:
  356. return cpu_to_le64(data);
  357. }
  358. }
  359. return data; /* Leave LE untouched */
  360. }
  361. #endif /* __ARM64_KVM_EMULATE_H__ */