Makefile.build 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. # ==========================================================================
  2. # Building
  3. # ==========================================================================
  4. src := $(obj)
  5. PHONY := __build
  6. __build:
  7. # Init all relevant variables used in kbuild files so
  8. # 1) they have correct type
  9. # 2) they do not inherit any value from the environment
  10. obj-y :=
  11. obj-m :=
  12. lib-y :=
  13. lib-m :=
  14. always :=
  15. targets :=
  16. subdir-y :=
  17. subdir-m :=
  18. EXTRA_AFLAGS :=
  19. EXTRA_CFLAGS :=
  20. EXTRA_CPPFLAGS :=
  21. EXTRA_LDFLAGS :=
  22. asflags-y :=
  23. ccflags-y :=
  24. cppflags-y :=
  25. ldflags-y :=
  26. subdir-asflags-y :=
  27. subdir-ccflags-y :=
  28. # Read auto.conf if it exists, otherwise ignore
  29. -include include/config/auto.conf
  30. include scripts/Kbuild.include
  31. # For backward compatibility check that these variables do not change
  32. save-cflags := $(CFLAGS)
  33. # The filename Kbuild has precedence over Makefile
  34. kbuild-dir := $(if $(filter /%,$(src)),$(src),$(srctree)/$(src))
  35. kbuild-file := $(if $(wildcard $(kbuild-dir)/Kbuild),$(kbuild-dir)/Kbuild,$(kbuild-dir)/Makefile)
  36. include $(kbuild-file)
  37. # If the save-* variables changed error out
  38. ifeq ($(KBUILD_NOPEDANTIC),)
  39. ifneq ("$(save-cflags)","$(CFLAGS)")
  40. $(error CFLAGS was changed in "$(kbuild-file)". Fix it to use ccflags-y)
  41. endif
  42. endif
  43. #
  44. # make W=... settings
  45. #
  46. # W=1 - warnings that may be relevant and does not occur too often
  47. # W=2 - warnings that occur quite often but may still be relevant
  48. # W=3 - the more obscure warnings, can most likely be ignored
  49. #
  50. # $(call cc-option, -W...) handles gcc -W.. options which
  51. # are not supported by all versions of the compiler
  52. ifdef KBUILD_ENABLE_EXTRA_GCC_CHECKS
  53. warning- := $(empty)
  54. warning-1 := -Wextra -Wunused -Wno-unused-parameter
  55. warning-1 += -Wmissing-declarations
  56. warning-1 += -Wmissing-format-attribute
  57. warning-1 += $(call cc-option, -Wmissing-prototypes)
  58. warning-1 += -Wold-style-definition
  59. warning-1 += $(call cc-option, -Wmissing-include-dirs)
  60. warning-1 += $(call cc-option, -Wunused-but-set-variable)
  61. warning-1 += $(call cc-disable-warning, missing-field-initializers)
  62. # Clang
  63. warning-1 += $(call cc-disable-warning, initializer-overrides)
  64. warning-1 += $(call cc-disable-warning, unused-value)
  65. warning-1 += $(call cc-disable-warning, format)
  66. warning-1 += $(call cc-disable-warning, unknown-warning-option)
  67. warning-1 += $(call cc-disable-warning, sign-compare)
  68. warning-1 += $(call cc-disable-warning, format-zero-length)
  69. warning-1 += $(call cc-disable-warning, uninitialized)
  70. warning-1 += $(call cc-option, -fcatch-undefined-behavior)
  71. warning-2 := -Waggregate-return
  72. warning-2 += -Wcast-align
  73. warning-2 += -Wdisabled-optimization
  74. warning-2 += -Wnested-externs
  75. warning-2 += -Wshadow
  76. warning-2 += $(call cc-option, -Wlogical-op)
  77. warning-2 += $(call cc-option, -Wmissing-field-initializers)
  78. warning-3 := -Wbad-function-cast
  79. warning-3 += -Wcast-qual
  80. warning-3 += -Wconversion
  81. warning-3 += -Wpacked
  82. warning-3 += -Wpadded
  83. warning-3 += -Wpointer-arith
  84. warning-3 += -Wredundant-decls
  85. warning-3 += -Wswitch-default
  86. warning-3 += $(call cc-option, -Wpacked-bitfield-compat)
  87. warning-3 += $(call cc-option, -Wvla)
  88. warning := $(warning-$(findstring 1, $(KBUILD_ENABLE_EXTRA_GCC_CHECKS)))
  89. warning += $(warning-$(findstring 2, $(KBUILD_ENABLE_EXTRA_GCC_CHECKS)))
  90. warning += $(warning-$(findstring 3, $(KBUILD_ENABLE_EXTRA_GCC_CHECKS)))
  91. ifeq ("$(strip $(warning))","")
  92. $(error W=$(KBUILD_ENABLE_EXTRA_GCC_CHECKS) is unknown)
  93. endif
  94. KBUILD_CFLAGS += $(warning)
  95. endif
  96. include scripts/Makefile.lib
  97. ifdef host-progs
  98. ifneq ($(hostprogs-y),$(host-progs))
  99. $(warning kbuild: $(obj)/Makefile - Usage of host-progs is deprecated. Please replace with hostprogs-y!)
  100. hostprogs-y += $(host-progs)
  101. endif
  102. endif
  103. # Do not include host rules unless needed
  104. ifneq ($(hostprogs-y)$(hostprogs-m),)
  105. include scripts/Makefile.host
  106. endif
  107. ifneq ($(KBUILD_SRC),)
  108. # Create output directory if not already present
  109. _dummy := $(shell [ -d $(obj) ] || mkdir -p $(obj))
  110. # Create directories for object files if directory does not exist
  111. # Needed when obj-y := dir/file.o syntax is used
  112. _dummy := $(foreach d,$(obj-dirs), $(shell [ -d $(d) ] || mkdir -p $(d)))
  113. endif
  114. ifndef obj
  115. $(warning kbuild: Makefile.build is included improperly)
  116. endif
  117. # ===========================================================================
  118. ifneq ($(strip $(lib-y) $(lib-m) $(lib-n) $(lib-)),)
  119. lib-target := $(obj)/lib.a
  120. endif
  121. ifneq ($(strip $(obj-y) $(obj-m) $(obj-n) $(obj-) $(subdir-m) $(lib-target)),)
  122. builtin-target := $(obj)/built-in.o
  123. endif
  124. modorder-target := $(obj)/modules.order
  125. # We keep a list of all modules in $(MODVERDIR)
  126. __build: $(if $(KBUILD_BUILTIN),$(builtin-target) $(lib-target) $(extra-y)) \
  127. $(if $(KBUILD_MODULES),$(obj-m) $(modorder-target)) \
  128. $(subdir-ym) $(always)
  129. @:
  130. # Linus' kernel sanity checking tool
  131. ifneq ($(KBUILD_CHECKSRC),0)
  132. ifeq ($(KBUILD_CHECKSRC),2)
  133. quiet_cmd_force_checksrc = CHECK $<
  134. cmd_force_checksrc = $(CHECK) $(CHECKFLAGS) $(c_flags) $< ;
  135. else
  136. quiet_cmd_checksrc = CHECK $<
  137. cmd_checksrc = $(CHECK) $(CHECKFLAGS) $(c_flags) $< ;
  138. endif
  139. endif
  140. # Do section mismatch analysis for each module/built-in.o
  141. ifdef CONFIG_DEBUG_SECTION_MISMATCH
  142. cmd_secanalysis = ; scripts/mod/modpost $@
  143. endif
  144. # Compile C sources (.c)
  145. # ---------------------------------------------------------------------------
  146. # Default is built-in, unless we know otherwise
  147. modkern_cflags = \
  148. $(if $(part-of-module), \
  149. $(KBUILD_CFLAGS_MODULE) $(CFLAGS_MODULE), \
  150. $(KBUILD_CFLAGS_KERNEL) $(CFLAGS_KERNEL))
  151. quiet_modtag := $(empty) $(empty)
  152. $(real-objs-m) : part-of-module := y
  153. $(real-objs-m:.o=.i) : part-of-module := y
  154. $(real-objs-m:.o=.s) : part-of-module := y
  155. $(real-objs-m:.o=.lst): part-of-module := y
  156. $(real-objs-m) : quiet_modtag := [M]
  157. $(real-objs-m:.o=.i) : quiet_modtag := [M]
  158. $(real-objs-m:.o=.s) : quiet_modtag := [M]
  159. $(real-objs-m:.o=.lst): quiet_modtag := [M]
  160. $(obj-m) : quiet_modtag := [M]
  161. # Default for not multi-part modules
  162. modname = $(basetarget)
  163. $(multi-objs-m) : modname = $(modname-multi)
  164. $(multi-objs-m:.o=.i) : modname = $(modname-multi)
  165. $(multi-objs-m:.o=.s) : modname = $(modname-multi)
  166. $(multi-objs-m:.o=.lst) : modname = $(modname-multi)
  167. $(multi-objs-y) : modname = $(modname-multi)
  168. $(multi-objs-y:.o=.i) : modname = $(modname-multi)
  169. $(multi-objs-y:.o=.s) : modname = $(modname-multi)
  170. $(multi-objs-y:.o=.lst) : modname = $(modname-multi)
  171. quiet_cmd_cc_s_c = CC $(quiet_modtag) $@
  172. cmd_cc_s_c = $(CC) $(c_flags) $(DISABLE_LTO) -fverbose-asm -S -o $@ $<
  173. $(obj)/%.s: $(src)/%.c FORCE
  174. $(call if_changed_dep,cc_s_c)
  175. quiet_cmd_cc_i_c = CPP $(quiet_modtag) $@
  176. cmd_cc_i_c = $(CPP) $(c_flags) -o $@ $<
  177. $(obj)/%.i: $(src)/%.c FORCE
  178. $(call if_changed_dep,cc_i_c)
  179. cmd_gensymtypes = \
  180. $(CPP) -D__GENKSYMS__ $(c_flags) $< | \
  181. $(GENKSYMS) $(if $(1), -T $(2)) \
  182. $(patsubst y,-s _,$(CONFIG_HAVE_UNDERSCORE_SYMBOL_PREFIX)) \
  183. $(if $(KBUILD_PRESERVE),-p) \
  184. -r $(firstword $(wildcard $(2:.symtypes=.symref) /dev/null))
  185. quiet_cmd_cc_symtypes_c = SYM $(quiet_modtag) $@
  186. cmd_cc_symtypes_c = \
  187. set -e; \
  188. $(call cmd_gensymtypes,true,$@) >/dev/null; \
  189. test -s $@ || rm -f $@
  190. $(obj)/%.symtypes : $(src)/%.c FORCE
  191. $(call cmd,cc_symtypes_c)
  192. # C (.c) files
  193. # The C file is compiled and updated dependency information is generated.
  194. # (See cmd_cc_o_c + relevant part of rule_cc_o_c)
  195. quiet_cmd_cc_o_c = CC $(quiet_modtag) $@
  196. ifndef CONFIG_MODVERSIONS
  197. cmd_cc_o_c = $(CC) $(c_flags) -c -o $@ $<
  198. else
  199. # When module versioning is enabled the following steps are executed:
  200. # o compile a .tmp_<file>.o from <file>.c
  201. # o if .tmp_<file>.o doesn't contain a __ksymtab version, i.e. does
  202. # not export symbols, we just rename .tmp_<file>.o to <file>.o and
  203. # are done.
  204. # o otherwise, we calculate symbol versions using the good old
  205. # genksyms on the preprocessed source and postprocess them in a way
  206. # that they are usable as a linker script
  207. # o generate <file>.o from .tmp_<file>.o using the linker to
  208. # replace the unresolved symbols __crc_exported_symbol with
  209. # the actual value of the checksum generated by genksyms
  210. cmd_cc_o_c = $(CC) $(c_flags) -c -o $(@D)/.tmp_$(@F) $<
  211. cmd_modversions = \
  212. if $(OBJDUMP) -h $(@D)/.tmp_$(@F) | grep -q __ksymtab; then \
  213. $(call cmd_gensymtypes,$(KBUILD_SYMTYPES),$(@:.o=.symtypes)) \
  214. > $(@D)/.tmp_$(@F:.o=.ver); \
  215. \
  216. $(LD) $(LDFLAGS) -r -o $@ $(@D)/.tmp_$(@F) \
  217. -T $(@D)/.tmp_$(@F:.o=.ver); \
  218. rm -f $(@D)/.tmp_$(@F) $(@D)/.tmp_$(@F:.o=.ver); \
  219. else \
  220. mv -f $(@D)/.tmp_$(@F) $@; \
  221. fi;
  222. endif
  223. ifdef CONFIG_FTRACE_MCOUNT_RECORD
  224. ifdef BUILD_C_RECORDMCOUNT
  225. ifeq ("$(origin RECORDMCOUNT_WARN)", "command line")
  226. RECORDMCOUNT_FLAGS = -w
  227. endif
  228. # Due to recursion, we must skip empty.o.
  229. # The empty.o file is created in the make process in order to determine
  230. # the target endianness and word size. It is made before all other C
  231. # files, including recordmcount.
  232. sub_cmd_record_mcount = \
  233. if [ $(@) != "scripts/mod/empty.o" ]; then \
  234. $(objtree)/scripts/recordmcount $(RECORDMCOUNT_FLAGS) "$(@)"; \
  235. fi;
  236. recordmcount_source := $(srctree)/scripts/recordmcount.c \
  237. $(srctree)/scripts/recordmcount.h
  238. else
  239. sub_cmd_record_mcount = set -e ; perl $(srctree)/scripts/recordmcount.pl "$(ARCH)" \
  240. "$(if $(CONFIG_CPU_BIG_ENDIAN),big,little)" \
  241. "$(if $(CONFIG_64BIT),64,32)" \
  242. "$(OBJDUMP)" "$(OBJCOPY)" "$(CC) $(KBUILD_CFLAGS)" \
  243. "$(LD)" "$(NM)" "$(RM)" "$(MV)" \
  244. "$(if $(part-of-module),1,0)" "$(@)";
  245. recordmcount_source := $(srctree)/scripts/recordmcount.pl
  246. endif
  247. cmd_record_mcount = \
  248. if [ "$(findstring -pg,$(_c_flags))" = "-pg" ]; then \
  249. $(sub_cmd_record_mcount) \
  250. fi;
  251. endif
  252. define rule_cc_o_c
  253. $(call echo-cmd,checksrc) $(cmd_checksrc) \
  254. $(call echo-cmd,cc_o_c) $(cmd_cc_o_c); \
  255. $(cmd_modversions) \
  256. $(call echo-cmd,record_mcount) \
  257. $(cmd_record_mcount) \
  258. scripts/basic/fixdep $(depfile) $@ '$(call make-cmd,cc_o_c)' > \
  259. $(dot-target).tmp; \
  260. rm -f $(depfile); \
  261. mv -f $(dot-target).tmp $(dot-target).cmd
  262. endef
  263. # Built-in and composite module parts
  264. $(obj)/%.o: $(src)/%.c $(recordmcount_source) FORCE
  265. $(call cmd,force_checksrc)
  266. $(call if_changed_rule,cc_o_c)
  267. # Single-part modules are special since we need to mark them in $(MODVERDIR)
  268. $(single-used-m): $(obj)/%.o: $(src)/%.c $(recordmcount_source) FORCE
  269. $(call cmd,force_checksrc)
  270. $(call if_changed_rule,cc_o_c)
  271. @{ echo $(@:.o=.ko); echo $@; } > $(MODVERDIR)/$(@F:.o=.mod)
  272. quiet_cmd_cc_lst_c = MKLST $@
  273. cmd_cc_lst_c = $(CC) $(c_flags) -g -c -o $*.o $< && \
  274. $(CONFIG_SHELL) $(srctree)/scripts/makelst $*.o \
  275. System.map $(OBJDUMP) > $@
  276. $(obj)/%.lst: $(src)/%.c FORCE
  277. $(call if_changed_dep,cc_lst_c)
  278. # Compile assembler sources (.S)
  279. # ---------------------------------------------------------------------------
  280. modkern_aflags := $(KBUILD_AFLAGS_KERNEL) $(AFLAGS_KERNEL)
  281. $(real-objs-m) : modkern_aflags := $(KBUILD_AFLAGS_MODULE) $(AFLAGS_MODULE)
  282. $(real-objs-m:.o=.s): modkern_aflags := $(KBUILD_AFLAGS_MODULE) $(AFLAGS_MODULE)
  283. quiet_cmd_as_s_S = CPP $(quiet_modtag) $@
  284. cmd_as_s_S = $(CPP) $(a_flags) -o $@ $<
  285. $(obj)/%.s: $(src)/%.S FORCE
  286. $(call if_changed_dep,as_s_S)
  287. quiet_cmd_as_o_S = AS $(quiet_modtag) $@
  288. cmd_as_o_S = $(CC) $(a_flags) -c -o $@ $<
  289. $(obj)/%.o: $(src)/%.S FORCE
  290. $(call if_changed_dep,as_o_S)
  291. targets += $(real-objs-y) $(real-objs-m) $(lib-y)
  292. targets += $(extra-y) $(MAKECMDGOALS) $(always)
  293. # Linker scripts preprocessor (.lds.S -> .lds)
  294. # ---------------------------------------------------------------------------
  295. quiet_cmd_cpp_lds_S = LDS $@
  296. cmd_cpp_lds_S = $(CPP) $(cpp_flags) -P -C -U$(ARCH) \
  297. -D__ASSEMBLY__ -DLINKER_SCRIPT -o $@ $<
  298. $(obj)/%.lds: $(src)/%.lds.S FORCE
  299. $(call if_changed_dep,cpp_lds_S)
  300. # ASN.1 grammar
  301. # ---------------------------------------------------------------------------
  302. quiet_cmd_asn1_compiler = ASN.1 $@
  303. cmd_asn1_compiler = $(objtree)/scripts/asn1_compiler $< \
  304. $(subst .h,.c,$@) $(subst .c,.h,$@)
  305. .PRECIOUS: $(objtree)/$(obj)/%-asn1.c $(objtree)/$(obj)/%-asn1.h
  306. $(obj)/%-asn1.c $(obj)/%-asn1.h: $(src)/%.asn1 $(objtree)/scripts/asn1_compiler
  307. $(call cmd,asn1_compiler)
  308. # Build the compiled-in targets
  309. # ---------------------------------------------------------------------------
  310. # To build objects in subdirs, we need to descend into the directories
  311. $(sort $(subdir-obj-y)): $(subdir-ym) ;
  312. #
  313. # Rule to compile a set of .o files into one .o file
  314. #
  315. ifdef builtin-target
  316. quiet_cmd_link_o_target = LD $@
  317. # If the list of objects to link is empty, just create an empty built-in.o
  318. cmd_link_o_target = $(if $(strip $(obj-y)),\
  319. $(LD) $(ld_flags) -r -o $@ $(filter $(obj-y), $^) \
  320. $(cmd_secanalysis),\
  321. rm -f $@; $(AR) rcs$(KBUILD_ARFLAGS) $@)
  322. $(builtin-target): $(obj-y) FORCE
  323. $(call if_changed,link_o_target)
  324. targets += $(builtin-target)
  325. endif # builtin-target
  326. #
  327. # Rule to create modules.order file
  328. #
  329. # Create commands to either record .ko file or cat modules.order from
  330. # a subdirectory
  331. modorder-cmds = \
  332. $(foreach m, $(modorder), \
  333. $(if $(filter %/modules.order, $m), \
  334. cat $m;, echo kernel/$m;))
  335. $(modorder-target): $(subdir-ym) FORCE
  336. $(Q)(cat /dev/null; $(modorder-cmds)) > $@
  337. #
  338. # Rule to compile a set of .o files into one .a file
  339. #
  340. ifdef lib-target
  341. quiet_cmd_link_l_target = AR $@
  342. cmd_link_l_target = rm -f $@; $(AR) rcs$(KBUILD_ARFLAGS) $@ $(lib-y)
  343. $(lib-target): $(lib-y) FORCE
  344. $(call if_changed,link_l_target)
  345. targets += $(lib-target)
  346. endif
  347. #
  348. # Rule to link composite objects
  349. #
  350. # Composite objects are specified in kbuild makefile as follows:
  351. # <composite-object>-objs := <list of .o files>
  352. # or
  353. # <composite-object>-y := <list of .o files>
  354. link_multi_deps = \
  355. $(filter $(addprefix $(obj)/, \
  356. $($(subst $(obj)/,,$(@:.o=-objs))) \
  357. $($(subst $(obj)/,,$(@:.o=-y)))), $^)
  358. quiet_cmd_link_multi-y = LD $@
  359. cmd_link_multi-y = $(LD) $(ld_flags) -r -o $@ $(link_multi_deps) $(cmd_secanalysis)
  360. quiet_cmd_link_multi-m = LD [M] $@
  361. cmd_link_multi-m = $(cmd_link_multi-y)
  362. # We would rather have a list of rules like
  363. # foo.o: $(foo-objs)
  364. # but that's not so easy, so we rather make all composite objects depend
  365. # on the set of all their parts
  366. $(multi-used-y) : %.o: $(multi-objs-y) FORCE
  367. $(call if_changed,link_multi-y)
  368. $(multi-used-m) : %.o: $(multi-objs-m) FORCE
  369. $(call if_changed,link_multi-m)
  370. @{ echo $(@:.o=.ko); echo $(link_multi_deps); } > $(MODVERDIR)/$(@F:.o=.mod)
  371. targets += $(multi-used-y) $(multi-used-m)
  372. # Descending
  373. # ---------------------------------------------------------------------------
  374. PHONY += $(subdir-ym)
  375. $(subdir-ym):
  376. $(Q)$(MAKE) $(build)=$@
  377. # Add FORCE to the prequisites of a target to force it to be always rebuilt.
  378. # ---------------------------------------------------------------------------
  379. PHONY += FORCE
  380. FORCE:
  381. # Read all saved command lines and dependencies for the $(targets) we
  382. # may be building above, using $(if_changed{,_dep}). As an
  383. # optimization, we don't need to read them if the target does not
  384. # exist, we will rebuild anyway in that case.
  385. targets := $(wildcard $(sort $(targets)))
  386. cmd_files := $(wildcard $(foreach f,$(targets),$(dir $(f)).$(notdir $(f)).cmd))
  387. ifneq ($(cmd_files),)
  388. include $(cmd_files)
  389. endif
  390. # Declare the contents of the .PHONY variable as phony. We keep that
  391. # information in a variable se we can use it in if_changed and friends.
  392. .PHONY: $(PHONY)