phy_common.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include <linux/export.h>
  30. #include "../wifi.h"
  31. #include "../rtl8192ce/reg.h"
  32. #include "../rtl8192ce/def.h"
  33. #include "dm_common.h"
  34. #include "phy_common.h"
  35. u32 rtl92c_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask)
  36. {
  37. struct rtl_priv *rtlpriv = rtl_priv(hw);
  38. u32 returnvalue, originalvalue, bitshift;
  39. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "regaddr(%#x), bitmask(%#x)\n",
  40. regaddr, bitmask);
  41. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  42. bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
  43. returnvalue = (originalvalue & bitmask) >> bitshift;
  44. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  45. "BBR MASK=0x%x Addr[0x%x]=0x%x\n",
  46. bitmask, regaddr, originalvalue);
  47. return returnvalue;
  48. }
  49. EXPORT_SYMBOL(rtl92c_phy_query_bb_reg);
  50. void rtl92c_phy_set_bb_reg(struct ieee80211_hw *hw,
  51. u32 regaddr, u32 bitmask, u32 data)
  52. {
  53. struct rtl_priv *rtlpriv = rtl_priv(hw);
  54. u32 originalvalue, bitshift;
  55. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  56. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  57. regaddr, bitmask, data);
  58. if (bitmask != MASKDWORD) {
  59. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  60. bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
  61. data = ((originalvalue & (~bitmask)) | (data << bitshift));
  62. }
  63. rtl_write_dword(rtlpriv, regaddr, data);
  64. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  65. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  66. regaddr, bitmask, data);
  67. }
  68. EXPORT_SYMBOL(rtl92c_phy_set_bb_reg);
  69. u32 _rtl92c_phy_fw_rf_serial_read(struct ieee80211_hw *hw,
  70. enum radio_path rfpath, u32 offset)
  71. {
  72. RT_ASSERT(false, "deprecated!\n");
  73. return 0;
  74. }
  75. EXPORT_SYMBOL(_rtl92c_phy_fw_rf_serial_read);
  76. void _rtl92c_phy_fw_rf_serial_write(struct ieee80211_hw *hw,
  77. enum radio_path rfpath, u32 offset,
  78. u32 data)
  79. {
  80. RT_ASSERT(false, "deprecated!\n");
  81. }
  82. EXPORT_SYMBOL(_rtl92c_phy_fw_rf_serial_write);
  83. u32 _rtl92c_phy_rf_serial_read(struct ieee80211_hw *hw,
  84. enum radio_path rfpath, u32 offset)
  85. {
  86. struct rtl_priv *rtlpriv = rtl_priv(hw);
  87. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  88. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  89. u32 newoffset;
  90. u32 tmplong, tmplong2;
  91. u8 rfpi_enable = 0;
  92. u32 retvalue;
  93. offset &= 0x3f;
  94. newoffset = offset;
  95. if (RT_CANNOT_IO(hw)) {
  96. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "return all one\n");
  97. return 0xFFFFFFFF;
  98. }
  99. tmplong = rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD);
  100. if (rfpath == RF90_PATH_A)
  101. tmplong2 = tmplong;
  102. else
  103. tmplong2 = rtl_get_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD);
  104. tmplong2 = (tmplong2 & (~BLSSIREADADDRESS)) |
  105. (newoffset << 23) | BLSSIREADEDGE;
  106. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
  107. tmplong & (~BLSSIREADEDGE));
  108. mdelay(1);
  109. rtl_set_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD, tmplong2);
  110. mdelay(1);
  111. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
  112. tmplong | BLSSIREADEDGE);
  113. mdelay(1);
  114. if (rfpath == RF90_PATH_A)
  115. rfpi_enable = (u8) rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER1,
  116. BIT(8));
  117. else if (rfpath == RF90_PATH_B)
  118. rfpi_enable = (u8) rtl_get_bbreg(hw, RFPGA0_XB_HSSIPARAMETER1,
  119. BIT(8));
  120. if (rfpi_enable)
  121. retvalue = rtl_get_bbreg(hw, pphyreg->rf_rbpi,
  122. BLSSIREADBACKDATA);
  123. else
  124. retvalue = rtl_get_bbreg(hw, pphyreg->rf_rb,
  125. BLSSIREADBACKDATA);
  126. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "RFR-%d Addr[0x%x]=0x%x\n",
  127. rfpath, pphyreg->rf_rb, retvalue);
  128. return retvalue;
  129. }
  130. EXPORT_SYMBOL(_rtl92c_phy_rf_serial_read);
  131. void _rtl92c_phy_rf_serial_write(struct ieee80211_hw *hw,
  132. enum radio_path rfpath, u32 offset,
  133. u32 data)
  134. {
  135. u32 data_and_addr;
  136. u32 newoffset;
  137. struct rtl_priv *rtlpriv = rtl_priv(hw);
  138. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  139. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  140. if (RT_CANNOT_IO(hw)) {
  141. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "stop\n");
  142. return;
  143. }
  144. offset &= 0x3f;
  145. newoffset = offset;
  146. data_and_addr = ((newoffset << 20) | (data & 0x000fffff)) & 0x0fffffff;
  147. rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
  148. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "RFW-%d Addr[0x%x]=0x%x\n",
  149. rfpath, pphyreg->rf3wire_offset, data_and_addr);
  150. }
  151. EXPORT_SYMBOL(_rtl92c_phy_rf_serial_write);
  152. u32 _rtl92c_phy_calculate_bit_shift(u32 bitmask)
  153. {
  154. u32 i;
  155. for (i = 0; i <= 31; i++) {
  156. if ((bitmask >> i) & 0x1)
  157. break;
  158. }
  159. return i;
  160. }
  161. EXPORT_SYMBOL(_rtl92c_phy_calculate_bit_shift);
  162. static void _rtl92c_phy_bb_config_1t(struct ieee80211_hw *hw)
  163. {
  164. rtl_set_bbreg(hw, RFPGA0_TXINFO, 0x3, 0x2);
  165. rtl_set_bbreg(hw, RFPGA1_TXINFO, 0x300033, 0x200022);
  166. rtl_set_bbreg(hw, RCCK0_AFESETTING, MASKBYTE3, 0x45);
  167. rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE, MASKBYTE0, 0x23);
  168. rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, 0x30, 0x1);
  169. rtl_set_bbreg(hw, 0xe74, 0x0c000000, 0x2);
  170. rtl_set_bbreg(hw, 0xe78, 0x0c000000, 0x2);
  171. rtl_set_bbreg(hw, 0xe7c, 0x0c000000, 0x2);
  172. rtl_set_bbreg(hw, 0xe80, 0x0c000000, 0x2);
  173. rtl_set_bbreg(hw, 0xe88, 0x0c000000, 0x2);
  174. }
  175. bool rtl92c_phy_rf_config(struct ieee80211_hw *hw)
  176. {
  177. struct rtl_priv *rtlpriv = rtl_priv(hw);
  178. return rtlpriv->cfg->ops->phy_rf6052_config(hw);
  179. }
  180. EXPORT_SYMBOL(rtl92c_phy_rf_config);
  181. bool _rtl92c_phy_bb8192c_config_parafile(struct ieee80211_hw *hw)
  182. {
  183. struct rtl_priv *rtlpriv = rtl_priv(hw);
  184. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  185. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  186. bool rtstatus;
  187. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "==>\n");
  188. rtstatus = rtlpriv->cfg->ops->config_bb_with_headerfile(hw,
  189. BASEBAND_CONFIG_PHY_REG);
  190. if (!rtstatus) {
  191. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Write BB Reg Fail!!\n");
  192. return false;
  193. }
  194. if (rtlphy->rf_type == RF_1T2R) {
  195. _rtl92c_phy_bb_config_1t(hw);
  196. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Config to 1T!!\n");
  197. }
  198. if (rtlefuse->autoload_failflag == false) {
  199. rtlphy->pwrgroup_cnt = 0;
  200. rtstatus = rtlpriv->cfg->ops->config_bb_with_pgheaderfile(hw,
  201. BASEBAND_CONFIG_PHY_REG);
  202. }
  203. if (!rtstatus) {
  204. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "BB_PG Reg Fail!!\n");
  205. return false;
  206. }
  207. rtstatus = rtlpriv->cfg->ops->config_bb_with_headerfile(hw,
  208. BASEBAND_CONFIG_AGC_TAB);
  209. if (!rtstatus) {
  210. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "AGC Table Fail\n");
  211. return false;
  212. }
  213. rtlphy->cck_high_power = (bool) (rtl_get_bbreg(hw,
  214. RFPGA0_XA_HSSIPARAMETER2,
  215. 0x200));
  216. return true;
  217. }
  218. EXPORT_SYMBOL(_rtl92c_phy_bb8192c_config_parafile);
  219. void _rtl92c_store_pwrIndex_diffrate_offset(struct ieee80211_hw *hw,
  220. u32 regaddr, u32 bitmask,
  221. u32 data)
  222. {
  223. struct rtl_priv *rtlpriv = rtl_priv(hw);
  224. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  225. int index;
  226. if (regaddr == RTXAGC_A_RATE18_06)
  227. index = 0;
  228. else if (regaddr == RTXAGC_A_RATE54_24)
  229. index = 1;
  230. else if (regaddr == RTXAGC_A_CCK1_MCS32)
  231. index = 6;
  232. else if (regaddr == RTXAGC_B_CCK11_A_CCK2_11 && bitmask == 0xffffff00)
  233. index = 7;
  234. else if (regaddr == RTXAGC_A_MCS03_MCS00)
  235. index = 2;
  236. else if (regaddr == RTXAGC_A_MCS07_MCS04)
  237. index = 3;
  238. else if (regaddr == RTXAGC_A_MCS11_MCS08)
  239. index = 4;
  240. else if (regaddr == RTXAGC_A_MCS15_MCS12)
  241. index = 5;
  242. else if (regaddr == RTXAGC_B_RATE18_06)
  243. index = 8;
  244. else if (regaddr == RTXAGC_B_RATE54_24)
  245. index = 9;
  246. else if (regaddr == RTXAGC_B_CCK1_55_MCS32)
  247. index = 14;
  248. else if (regaddr == RTXAGC_B_CCK11_A_CCK2_11 && bitmask == 0x000000ff)
  249. index = 15;
  250. else if (regaddr == RTXAGC_B_MCS03_MCS00)
  251. index = 10;
  252. else if (regaddr == RTXAGC_B_MCS07_MCS04)
  253. index = 11;
  254. else if (regaddr == RTXAGC_B_MCS11_MCS08)
  255. index = 12;
  256. else if (regaddr == RTXAGC_B_MCS15_MCS12)
  257. index = 13;
  258. else
  259. return;
  260. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][index] = data;
  261. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  262. "MCSTxPowerLevelOriginalOffset[%d][%d] = 0x%x\n",
  263. rtlphy->pwrgroup_cnt, index,
  264. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][index]);
  265. if (index == 13)
  266. rtlphy->pwrgroup_cnt++;
  267. }
  268. EXPORT_SYMBOL(_rtl92c_store_pwrIndex_diffrate_offset);
  269. void rtl92c_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
  270. {
  271. struct rtl_priv *rtlpriv = rtl_priv(hw);
  272. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  273. rtlphy->default_initialgain[0] =
  274. (u8) rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
  275. rtlphy->default_initialgain[1] =
  276. (u8) rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
  277. rtlphy->default_initialgain[2] =
  278. (u8) rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
  279. rtlphy->default_initialgain[3] =
  280. (u8) rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
  281. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  282. "Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x\n",
  283. rtlphy->default_initialgain[0],
  284. rtlphy->default_initialgain[1],
  285. rtlphy->default_initialgain[2],
  286. rtlphy->default_initialgain[3]);
  287. rtlphy->framesync = (u8) rtl_get_bbreg(hw,
  288. ROFDM0_RXDETECTOR3, MASKBYTE0);
  289. rtlphy->framesync_c34 = rtl_get_bbreg(hw,
  290. ROFDM0_RXDETECTOR2, MASKDWORD);
  291. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  292. "Default framesync (0x%x) = 0x%x\n",
  293. ROFDM0_RXDETECTOR3, rtlphy->framesync);
  294. }
  295. void _rtl92c_phy_init_bb_rf_register_definition(struct ieee80211_hw *hw)
  296. {
  297. struct rtl_priv *rtlpriv = rtl_priv(hw);
  298. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  299. rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  300. rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  301. rtlphy->phyreg_def[RF90_PATH_C].rfintfs = RFPGA0_XCD_RFINTERFACESW;
  302. rtlphy->phyreg_def[RF90_PATH_D].rfintfs = RFPGA0_XCD_RFINTERFACESW;
  303. rtlphy->phyreg_def[RF90_PATH_A].rfintfi = RFPGA0_XAB_RFINTERFACERB;
  304. rtlphy->phyreg_def[RF90_PATH_B].rfintfi = RFPGA0_XAB_RFINTERFACERB;
  305. rtlphy->phyreg_def[RF90_PATH_C].rfintfi = RFPGA0_XCD_RFINTERFACERB;
  306. rtlphy->phyreg_def[RF90_PATH_D].rfintfi = RFPGA0_XCD_RFINTERFACERB;
  307. rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
  308. rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
  309. rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
  310. rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
  311. rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset =
  312. RFPGA0_XA_LSSIPARAMETER;
  313. rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset =
  314. RFPGA0_XB_LSSIPARAMETER;
  315. rtlphy->phyreg_def[RF90_PATH_A].rflssi_select = rFPGA0_XAB_RFPARAMETER;
  316. rtlphy->phyreg_def[RF90_PATH_B].rflssi_select = rFPGA0_XAB_RFPARAMETER;
  317. rtlphy->phyreg_def[RF90_PATH_C].rflssi_select = rFPGA0_XCD_RFPARAMETER;
  318. rtlphy->phyreg_def[RF90_PATH_D].rflssi_select = rFPGA0_XCD_RFPARAMETER;
  319. rtlphy->phyreg_def[RF90_PATH_A].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  320. rtlphy->phyreg_def[RF90_PATH_B].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  321. rtlphy->phyreg_def[RF90_PATH_C].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  322. rtlphy->phyreg_def[RF90_PATH_D].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  323. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para1 = RFPGA0_XA_HSSIPARAMETER1;
  324. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para1 = RFPGA0_XB_HSSIPARAMETER1;
  325. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RFPGA0_XA_HSSIPARAMETER2;
  326. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RFPGA0_XB_HSSIPARAMETER2;
  327. rtlphy->phyreg_def[RF90_PATH_A].rfsw_ctrl = RFPGA0_XAB_SWITCHCONTROL;
  328. rtlphy->phyreg_def[RF90_PATH_B].rfsw_ctrl = RFPGA0_XAB_SWITCHCONTROL;
  329. rtlphy->phyreg_def[RF90_PATH_C].rfsw_ctrl = RFPGA0_XCD_SWITCHCONTROL;
  330. rtlphy->phyreg_def[RF90_PATH_D].rfsw_ctrl = RFPGA0_XCD_SWITCHCONTROL;
  331. rtlphy->phyreg_def[RF90_PATH_A].rfagc_control1 = ROFDM0_XAAGCCORE1;
  332. rtlphy->phyreg_def[RF90_PATH_B].rfagc_control1 = ROFDM0_XBAGCCORE1;
  333. rtlphy->phyreg_def[RF90_PATH_C].rfagc_control1 = ROFDM0_XCAGCCORE1;
  334. rtlphy->phyreg_def[RF90_PATH_D].rfagc_control1 = ROFDM0_XDAGCCORE1;
  335. rtlphy->phyreg_def[RF90_PATH_A].rfagc_control2 = ROFDM0_XAAGCCORE2;
  336. rtlphy->phyreg_def[RF90_PATH_B].rfagc_control2 = ROFDM0_XBAGCCORE2;
  337. rtlphy->phyreg_def[RF90_PATH_C].rfagc_control2 = ROFDM0_XCAGCCORE2;
  338. rtlphy->phyreg_def[RF90_PATH_D].rfagc_control2 = ROFDM0_XDAGCCORE2;
  339. rtlphy->phyreg_def[RF90_PATH_A].rfrxiq_imbal = ROFDM0_XARXIQIMBALANCE;
  340. rtlphy->phyreg_def[RF90_PATH_B].rfrxiq_imbal = ROFDM0_XBRXIQIMBALANCE;
  341. rtlphy->phyreg_def[RF90_PATH_C].rfrxiq_imbal = ROFDM0_XCRXIQIMBANLANCE;
  342. rtlphy->phyreg_def[RF90_PATH_D].rfrxiq_imbal = ROFDM0_XDRXIQIMBALANCE;
  343. rtlphy->phyreg_def[RF90_PATH_A].rfrx_afe = ROFDM0_XARXAFE;
  344. rtlphy->phyreg_def[RF90_PATH_B].rfrx_afe = ROFDM0_XBRXAFE;
  345. rtlphy->phyreg_def[RF90_PATH_C].rfrx_afe = ROFDM0_XCRXAFE;
  346. rtlphy->phyreg_def[RF90_PATH_D].rfrx_afe = ROFDM0_XDRXAFE;
  347. rtlphy->phyreg_def[RF90_PATH_A].rftxiq_imbal = ROFDM0_XATXIQIMBALANCE;
  348. rtlphy->phyreg_def[RF90_PATH_B].rftxiq_imbal = ROFDM0_XBTXIQIMBALANCE;
  349. rtlphy->phyreg_def[RF90_PATH_C].rftxiq_imbal = ROFDM0_XCTXIQIMBALANCE;
  350. rtlphy->phyreg_def[RF90_PATH_D].rftxiq_imbal = ROFDM0_XDTXIQIMBALANCE;
  351. rtlphy->phyreg_def[RF90_PATH_A].rftx_afe = ROFDM0_XATXAFE;
  352. rtlphy->phyreg_def[RF90_PATH_B].rftx_afe = ROFDM0_XBTXAFE;
  353. rtlphy->phyreg_def[RF90_PATH_C].rftx_afe = ROFDM0_XCTXAFE;
  354. rtlphy->phyreg_def[RF90_PATH_D].rftx_afe = ROFDM0_XDTXAFE;
  355. rtlphy->phyreg_def[RF90_PATH_A].rf_rb = RFPGA0_XA_LSSIREADBACK;
  356. rtlphy->phyreg_def[RF90_PATH_B].rf_rb = RFPGA0_XB_LSSIREADBACK;
  357. rtlphy->phyreg_def[RF90_PATH_C].rf_rb = RFPGA0_XC_LSSIREADBACK;
  358. rtlphy->phyreg_def[RF90_PATH_D].rf_rb = RFPGA0_XD_LSSIREADBACK;
  359. rtlphy->phyreg_def[RF90_PATH_A].rf_rbpi = TRANSCEIVEA_HSPI_READBACK;
  360. rtlphy->phyreg_def[RF90_PATH_B].rf_rbpi = TRANSCEIVEB_HSPI_READBACK;
  361. }
  362. EXPORT_SYMBOL(_rtl92c_phy_init_bb_rf_register_definition);
  363. void rtl92c_phy_get_txpower_level(struct ieee80211_hw *hw, long *powerlevel)
  364. {
  365. struct rtl_priv *rtlpriv = rtl_priv(hw);
  366. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  367. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  368. u8 txpwr_level;
  369. long txpwr_dbm;
  370. txpwr_level = rtlphy->cur_cck_txpwridx;
  371. txpwr_dbm = _rtl92c_phy_txpwr_idx_to_dbm(hw,
  372. WIRELESS_MODE_B, txpwr_level);
  373. txpwr_level = rtlphy->cur_ofdm24g_txpwridx +
  374. rtlefuse->legacy_ht_txpowerdiff;
  375. if (_rtl92c_phy_txpwr_idx_to_dbm(hw,
  376. WIRELESS_MODE_G,
  377. txpwr_level) > txpwr_dbm)
  378. txpwr_dbm =
  379. _rtl92c_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G,
  380. txpwr_level);
  381. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  382. if (_rtl92c_phy_txpwr_idx_to_dbm(hw,
  383. WIRELESS_MODE_N_24G,
  384. txpwr_level) > txpwr_dbm)
  385. txpwr_dbm =
  386. _rtl92c_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_N_24G,
  387. txpwr_level);
  388. *powerlevel = txpwr_dbm;
  389. }
  390. static void _rtl92c_get_txpower_index(struct ieee80211_hw *hw, u8 channel,
  391. u8 *cckpowerlevel, u8 *ofdmpowerlevel)
  392. {
  393. struct rtl_priv *rtlpriv = rtl_priv(hw);
  394. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  395. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  396. u8 index = (channel - 1);
  397. cckpowerlevel[RF90_PATH_A] =
  398. rtlefuse->txpwrlevel_cck[RF90_PATH_A][index];
  399. cckpowerlevel[RF90_PATH_B] =
  400. rtlefuse->txpwrlevel_cck[RF90_PATH_B][index];
  401. if (get_rf_type(rtlphy) == RF_1T2R || get_rf_type(rtlphy) == RF_1T1R) {
  402. ofdmpowerlevel[RF90_PATH_A] =
  403. rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_A][index];
  404. ofdmpowerlevel[RF90_PATH_B] =
  405. rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_B][index];
  406. } else if (get_rf_type(rtlphy) == RF_2T2R) {
  407. ofdmpowerlevel[RF90_PATH_A] =
  408. rtlefuse->txpwrlevel_ht40_2s[RF90_PATH_A][index];
  409. ofdmpowerlevel[RF90_PATH_B] =
  410. rtlefuse->txpwrlevel_ht40_2s[RF90_PATH_B][index];
  411. }
  412. }
  413. static void _rtl92c_ccxpower_index_check(struct ieee80211_hw *hw,
  414. u8 channel, u8 *cckpowerlevel,
  415. u8 *ofdmpowerlevel)
  416. {
  417. struct rtl_priv *rtlpriv = rtl_priv(hw);
  418. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  419. rtlphy->cur_cck_txpwridx = cckpowerlevel[0];
  420. rtlphy->cur_ofdm24g_txpwridx = ofdmpowerlevel[0];
  421. }
  422. void rtl92c_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
  423. {
  424. struct rtl_priv *rtlpriv = rtl_priv(hw);
  425. struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
  426. u8 cckpowerlevel[2], ofdmpowerlevel[2];
  427. if (!rtlefuse->txpwr_fromeprom)
  428. return;
  429. _rtl92c_get_txpower_index(hw, channel,
  430. &cckpowerlevel[0], &ofdmpowerlevel[0]);
  431. _rtl92c_ccxpower_index_check(hw,
  432. channel, &cckpowerlevel[0],
  433. &ofdmpowerlevel[0]);
  434. rtlpriv->cfg->ops->phy_rf6052_set_cck_txpower(hw, &cckpowerlevel[0]);
  435. rtlpriv->cfg->ops->phy_rf6052_set_ofdm_txpower(hw, &ofdmpowerlevel[0],
  436. channel);
  437. }
  438. EXPORT_SYMBOL(rtl92c_phy_set_txpower_level);
  439. bool rtl92c_phy_update_txpower_dbm(struct ieee80211_hw *hw, long power_indbm)
  440. {
  441. struct rtl_priv *rtlpriv = rtl_priv(hw);
  442. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  443. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  444. u8 idx;
  445. u8 rf_path;
  446. u8 ccktxpwridx = _rtl92c_phy_dbm_to_txpwr_Idx(hw,
  447. WIRELESS_MODE_B,
  448. power_indbm);
  449. u8 ofdmtxpwridx = _rtl92c_phy_dbm_to_txpwr_Idx(hw,
  450. WIRELESS_MODE_N_24G,
  451. power_indbm);
  452. if (ofdmtxpwridx - rtlefuse->legacy_ht_txpowerdiff > 0)
  453. ofdmtxpwridx -= rtlefuse->legacy_ht_txpowerdiff;
  454. else
  455. ofdmtxpwridx = 0;
  456. RT_TRACE(rtlpriv, COMP_TXAGC, DBG_TRACE,
  457. "%lx dBm, ccktxpwridx = %d, ofdmtxpwridx = %d\n",
  458. power_indbm, ccktxpwridx, ofdmtxpwridx);
  459. for (idx = 0; idx < 14; idx++) {
  460. for (rf_path = 0; rf_path < 2; rf_path++) {
  461. rtlefuse->txpwrlevel_cck[rf_path][idx] = ccktxpwridx;
  462. rtlefuse->txpwrlevel_ht40_1s[rf_path][idx] =
  463. ofdmtxpwridx;
  464. rtlefuse->txpwrlevel_ht40_2s[rf_path][idx] =
  465. ofdmtxpwridx;
  466. }
  467. }
  468. rtl92c_phy_set_txpower_level(hw, rtlphy->current_channel);
  469. return true;
  470. }
  471. EXPORT_SYMBOL(rtl92c_phy_update_txpower_dbm);
  472. u8 _rtl92c_phy_dbm_to_txpwr_Idx(struct ieee80211_hw *hw,
  473. enum wireless_mode wirelessmode,
  474. long power_indbm)
  475. {
  476. u8 txpwridx;
  477. long offset;
  478. switch (wirelessmode) {
  479. case WIRELESS_MODE_B:
  480. offset = -7;
  481. break;
  482. case WIRELESS_MODE_G:
  483. case WIRELESS_MODE_N_24G:
  484. offset = -8;
  485. break;
  486. default:
  487. offset = -8;
  488. break;
  489. }
  490. if ((power_indbm - offset) > 0)
  491. txpwridx = (u8) ((power_indbm - offset) * 2);
  492. else
  493. txpwridx = 0;
  494. if (txpwridx > MAX_TXPWR_IDX_NMODE_92S)
  495. txpwridx = MAX_TXPWR_IDX_NMODE_92S;
  496. return txpwridx;
  497. }
  498. EXPORT_SYMBOL(_rtl92c_phy_dbm_to_txpwr_Idx);
  499. long _rtl92c_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  500. enum wireless_mode wirelessmode,
  501. u8 txpwridx)
  502. {
  503. long offset;
  504. long pwrout_dbm;
  505. switch (wirelessmode) {
  506. case WIRELESS_MODE_B:
  507. offset = -7;
  508. break;
  509. case WIRELESS_MODE_G:
  510. case WIRELESS_MODE_N_24G:
  511. offset = -8;
  512. break;
  513. default:
  514. offset = -8;
  515. break;
  516. }
  517. pwrout_dbm = txpwridx / 2 + offset;
  518. return pwrout_dbm;
  519. }
  520. EXPORT_SYMBOL(_rtl92c_phy_txpwr_idx_to_dbm);
  521. void rtl92c_phy_set_bw_mode(struct ieee80211_hw *hw,
  522. enum nl80211_channel_type ch_type)
  523. {
  524. struct rtl_priv *rtlpriv = rtl_priv(hw);
  525. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  526. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  527. u8 tmp_bw = rtlphy->current_chan_bw;
  528. if (rtlphy->set_bwmode_inprogress)
  529. return;
  530. rtlphy->set_bwmode_inprogress = true;
  531. if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  532. rtlpriv->cfg->ops->phy_set_bw_mode_callback(hw);
  533. } else {
  534. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  535. "FALSE driver sleep or unload\n");
  536. rtlphy->set_bwmode_inprogress = false;
  537. rtlphy->current_chan_bw = tmp_bw;
  538. }
  539. }
  540. EXPORT_SYMBOL(rtl92c_phy_set_bw_mode);
  541. void rtl92c_phy_sw_chnl_callback(struct ieee80211_hw *hw)
  542. {
  543. struct rtl_priv *rtlpriv = rtl_priv(hw);
  544. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  545. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  546. u32 delay;
  547. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  548. "switch to channel%d\n", rtlphy->current_channel);
  549. if (is_hal_stop(rtlhal))
  550. return;
  551. do {
  552. if (!rtlphy->sw_chnl_inprogress)
  553. break;
  554. if (!_rtl92c_phy_sw_chnl_step_by_step
  555. (hw, rtlphy->current_channel, &rtlphy->sw_chnl_stage,
  556. &rtlphy->sw_chnl_step, &delay)) {
  557. if (delay > 0)
  558. mdelay(delay);
  559. else
  560. continue;
  561. } else {
  562. rtlphy->sw_chnl_inprogress = false;
  563. }
  564. break;
  565. } while (true);
  566. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "<==\n");
  567. }
  568. EXPORT_SYMBOL(rtl92c_phy_sw_chnl_callback);
  569. u8 rtl92c_phy_sw_chnl(struct ieee80211_hw *hw)
  570. {
  571. struct rtl_priv *rtlpriv = rtl_priv(hw);
  572. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  573. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  574. if (rtlphy->sw_chnl_inprogress)
  575. return 0;
  576. if (rtlphy->set_bwmode_inprogress)
  577. return 0;
  578. RT_ASSERT((rtlphy->current_channel <= 14),
  579. "WIRELESS_MODE_G but channel>14\n");
  580. rtlphy->sw_chnl_inprogress = true;
  581. rtlphy->sw_chnl_stage = 0;
  582. rtlphy->sw_chnl_step = 0;
  583. if (!(is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  584. rtl92c_phy_sw_chnl_callback(hw);
  585. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  586. "sw_chnl_inprogress false schedule workitem\n");
  587. rtlphy->sw_chnl_inprogress = false;
  588. } else {
  589. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  590. "sw_chnl_inprogress false driver sleep or unload\n");
  591. rtlphy->sw_chnl_inprogress = false;
  592. }
  593. return 1;
  594. }
  595. EXPORT_SYMBOL(rtl92c_phy_sw_chnl);
  596. static void _rtl92c_phy_sw_rf_setting(struct ieee80211_hw *hw, u8 channel)
  597. {
  598. struct rtl_priv *rtlpriv = rtl_priv(hw);
  599. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  600. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  601. if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version)) {
  602. if (channel == 6 && rtlphy->current_chan_bw ==
  603. HT_CHANNEL_WIDTH_20)
  604. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD,
  605. 0x00255);
  606. else{
  607. u32 backupRF0x1A = (u32)rtl_get_rfreg(hw, RF90_PATH_A,
  608. RF_RX_G1, RFREG_OFFSET_MASK);
  609. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD,
  610. backupRF0x1A);
  611. }
  612. }
  613. }
  614. static bool _rtl92c_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
  615. u32 cmdtableidx, u32 cmdtablesz,
  616. enum swchnlcmd_id cmdid,
  617. u32 para1, u32 para2, u32 msdelay)
  618. {
  619. struct swchnlcmd *pcmd;
  620. if (cmdtable == NULL) {
  621. RT_ASSERT(false, "cmdtable cannot be NULL\n");
  622. return false;
  623. }
  624. if (cmdtableidx >= cmdtablesz)
  625. return false;
  626. pcmd = cmdtable + cmdtableidx;
  627. pcmd->cmdid = cmdid;
  628. pcmd->para1 = para1;
  629. pcmd->para2 = para2;
  630. pcmd->msdelay = msdelay;
  631. return true;
  632. }
  633. bool _rtl92c_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  634. u8 channel, u8 *stage, u8 *step,
  635. u32 *delay)
  636. {
  637. struct rtl_priv *rtlpriv = rtl_priv(hw);
  638. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  639. struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
  640. u32 precommoncmdcnt;
  641. struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
  642. u32 postcommoncmdcnt;
  643. struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
  644. u32 rfdependcmdcnt;
  645. struct swchnlcmd *currentcmd = NULL;
  646. u8 rfpath;
  647. u8 num_total_rfpath = rtlphy->num_total_rfpath;
  648. precommoncmdcnt = 0;
  649. _rtl92c_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  650. MAX_PRECMD_CNT,
  651. CMDID_SET_TXPOWEROWER_LEVEL, 0, 0, 0);
  652. _rtl92c_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  653. MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
  654. postcommoncmdcnt = 0;
  655. _rtl92c_phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
  656. MAX_POSTCMD_CNT, CMDID_END, 0, 0, 0);
  657. rfdependcmdcnt = 0;
  658. RT_ASSERT((channel >= 1 && channel <= 14),
  659. "invalid channel for Zebra: %d\n", channel);
  660. _rtl92c_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  661. MAX_RFDEPENDCMD_CNT, CMDID_RF_WRITEREG,
  662. RF_CHNLBW, channel, 10);
  663. _rtl92c_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  664. MAX_RFDEPENDCMD_CNT, CMDID_END, 0, 0,
  665. 0);
  666. do {
  667. switch (*stage) {
  668. case 0:
  669. currentcmd = &precommoncmd[*step];
  670. break;
  671. case 1:
  672. currentcmd = &rfdependcmd[*step];
  673. break;
  674. case 2:
  675. currentcmd = &postcommoncmd[*step];
  676. break;
  677. }
  678. if (currentcmd->cmdid == CMDID_END) {
  679. if ((*stage) == 2) {
  680. return true;
  681. } else {
  682. (*stage)++;
  683. (*step) = 0;
  684. continue;
  685. }
  686. }
  687. switch (currentcmd->cmdid) {
  688. case CMDID_SET_TXPOWEROWER_LEVEL:
  689. rtl92c_phy_set_txpower_level(hw, channel);
  690. break;
  691. case CMDID_WRITEPORT_ULONG:
  692. rtl_write_dword(rtlpriv, currentcmd->para1,
  693. currentcmd->para2);
  694. break;
  695. case CMDID_WRITEPORT_USHORT:
  696. rtl_write_word(rtlpriv, currentcmd->para1,
  697. (u16) currentcmd->para2);
  698. break;
  699. case CMDID_WRITEPORT_UCHAR:
  700. rtl_write_byte(rtlpriv, currentcmd->para1,
  701. (u8) currentcmd->para2);
  702. break;
  703. case CMDID_RF_WRITEREG:
  704. for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
  705. rtlphy->rfreg_chnlval[rfpath] =
  706. ((rtlphy->rfreg_chnlval[rfpath] &
  707. 0xfffffc00) | currentcmd->para2);
  708. rtl_set_rfreg(hw, (enum radio_path)rfpath,
  709. currentcmd->para1,
  710. RFREG_OFFSET_MASK,
  711. rtlphy->rfreg_chnlval[rfpath]);
  712. _rtl92c_phy_sw_rf_setting(hw, channel);
  713. }
  714. break;
  715. default:
  716. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  717. "switch case not processed\n");
  718. break;
  719. }
  720. break;
  721. } while (true);
  722. (*delay) = currentcmd->msdelay;
  723. (*step)++;
  724. return false;
  725. }
  726. bool rtl8192_phy_check_is_legal_rfpath(struct ieee80211_hw *hw, u32 rfpath)
  727. {
  728. return true;
  729. }
  730. EXPORT_SYMBOL(rtl8192_phy_check_is_legal_rfpath);
  731. static u8 _rtl92c_phy_path_a_iqk(struct ieee80211_hw *hw, bool config_pathb)
  732. {
  733. u32 reg_eac, reg_e94, reg_e9c, reg_ea4;
  734. u8 result = 0x00;
  735. rtl_set_bbreg(hw, 0xe30, MASKDWORD, 0x10008c1f);
  736. rtl_set_bbreg(hw, 0xe34, MASKDWORD, 0x10008c1f);
  737. rtl_set_bbreg(hw, 0xe38, MASKDWORD, 0x82140102);
  738. rtl_set_bbreg(hw, 0xe3c, MASKDWORD,
  739. config_pathb ? 0x28160202 : 0x28160502);
  740. if (config_pathb) {
  741. rtl_set_bbreg(hw, 0xe50, MASKDWORD, 0x10008c22);
  742. rtl_set_bbreg(hw, 0xe54, MASKDWORD, 0x10008c22);
  743. rtl_set_bbreg(hw, 0xe58, MASKDWORD, 0x82140102);
  744. rtl_set_bbreg(hw, 0xe5c, MASKDWORD, 0x28160202);
  745. }
  746. rtl_set_bbreg(hw, 0xe4c, MASKDWORD, 0x001028d1);
  747. rtl_set_bbreg(hw, 0xe48, MASKDWORD, 0xf9000000);
  748. rtl_set_bbreg(hw, 0xe48, MASKDWORD, 0xf8000000);
  749. mdelay(IQK_DELAY_TIME);
  750. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  751. reg_e94 = rtl_get_bbreg(hw, 0xe94, MASKDWORD);
  752. reg_e9c = rtl_get_bbreg(hw, 0xe9c, MASKDWORD);
  753. reg_ea4 = rtl_get_bbreg(hw, 0xea4, MASKDWORD);
  754. if (!(reg_eac & BIT(28)) &&
  755. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  756. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  757. result |= 0x01;
  758. else
  759. return result;
  760. if (!(reg_eac & BIT(27)) &&
  761. (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
  762. (((reg_eac & 0x03FF0000) >> 16) != 0x36))
  763. result |= 0x02;
  764. return result;
  765. }
  766. static u8 _rtl92c_phy_path_b_iqk(struct ieee80211_hw *hw)
  767. {
  768. u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
  769. u8 result = 0x00;
  770. rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0x00000002);
  771. rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0x00000000);
  772. mdelay(IQK_DELAY_TIME);
  773. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  774. reg_eb4 = rtl_get_bbreg(hw, 0xeb4, MASKDWORD);
  775. reg_ebc = rtl_get_bbreg(hw, 0xebc, MASKDWORD);
  776. reg_ec4 = rtl_get_bbreg(hw, 0xec4, MASKDWORD);
  777. reg_ecc = rtl_get_bbreg(hw, 0xecc, MASKDWORD);
  778. if (!(reg_eac & BIT(31)) &&
  779. (((reg_eb4 & 0x03FF0000) >> 16) != 0x142) &&
  780. (((reg_ebc & 0x03FF0000) >> 16) != 0x42))
  781. result |= 0x01;
  782. else
  783. return result;
  784. if (!(reg_eac & BIT(30)) &&
  785. (((reg_ec4 & 0x03FF0000) >> 16) != 0x132) &&
  786. (((reg_ecc & 0x03FF0000) >> 16) != 0x36))
  787. result |= 0x02;
  788. return result;
  789. }
  790. static void _rtl92c_phy_path_a_fill_iqk_matrix(struct ieee80211_hw *hw,
  791. bool iqk_ok, long result[][8],
  792. u8 final_candidate, bool btxonly)
  793. {
  794. u32 oldval_0, x, tx0_a, reg;
  795. long y, tx0_c;
  796. if (final_candidate == 0xFF) {
  797. return;
  798. } else if (iqk_ok) {
  799. oldval_0 = (rtl_get_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  800. MASKDWORD) >> 22) & 0x3FF;
  801. x = result[final_candidate][0];
  802. if ((x & 0x00000200) != 0)
  803. x = x | 0xFFFFFC00;
  804. tx0_a = (x * oldval_0) >> 8;
  805. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x3FF, tx0_a);
  806. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(31),
  807. ((x * oldval_0 >> 7) & 0x1));
  808. y = result[final_candidate][1];
  809. if ((y & 0x00000200) != 0)
  810. y = y | 0xFFFFFC00;
  811. tx0_c = (y * oldval_0) >> 8;
  812. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, 0xF0000000,
  813. ((tx0_c & 0x3C0) >> 6));
  814. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x003F0000,
  815. (tx0_c & 0x3F));
  816. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(29),
  817. ((y * oldval_0 >> 7) & 0x1));
  818. if (btxonly)
  819. return;
  820. reg = result[final_candidate][2];
  821. rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0x3FF, reg);
  822. reg = result[final_candidate][3] & 0x3F;
  823. rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0xFC00, reg);
  824. reg = (result[final_candidate][3] >> 6) & 0xF;
  825. rtl_set_bbreg(hw, 0xca0, 0xF0000000, reg);
  826. }
  827. }
  828. static void _rtl92c_phy_path_b_fill_iqk_matrix(struct ieee80211_hw *hw,
  829. bool iqk_ok, long result[][8],
  830. u8 final_candidate, bool btxonly)
  831. {
  832. u32 oldval_1, x, tx1_a, reg;
  833. long y, tx1_c;
  834. if (final_candidate == 0xFF) {
  835. return;
  836. } else if (iqk_ok) {
  837. oldval_1 = (rtl_get_bbreg(hw, ROFDM0_XBTXIQIMBALANCE,
  838. MASKDWORD) >> 22) & 0x3FF;
  839. x = result[final_candidate][4];
  840. if ((x & 0x00000200) != 0)
  841. x = x | 0xFFFFFC00;
  842. tx1_a = (x * oldval_1) >> 8;
  843. rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x3FF, tx1_a);
  844. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(27),
  845. ((x * oldval_1 >> 7) & 0x1));
  846. y = result[final_candidate][5];
  847. if ((y & 0x00000200) != 0)
  848. y = y | 0xFFFFFC00;
  849. tx1_c = (y * oldval_1) >> 8;
  850. rtl_set_bbreg(hw, ROFDM0_XDTXAFE, 0xF0000000,
  851. ((tx1_c & 0x3C0) >> 6));
  852. rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x003F0000,
  853. (tx1_c & 0x3F));
  854. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(25),
  855. ((y * oldval_1 >> 7) & 0x1));
  856. if (btxonly)
  857. return;
  858. reg = result[final_candidate][6];
  859. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0x3FF, reg);
  860. reg = result[final_candidate][7] & 0x3F;
  861. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0xFC00, reg);
  862. reg = (result[final_candidate][7] >> 6) & 0xF;
  863. rtl_set_bbreg(hw, ROFDM0_AGCRSSITABLE, 0x0000F000, reg);
  864. }
  865. }
  866. static void _rtl92c_phy_save_adda_registers(struct ieee80211_hw *hw,
  867. u32 *addareg, u32 *addabackup,
  868. u32 registernum)
  869. {
  870. u32 i;
  871. for (i = 0; i < registernum; i++)
  872. addabackup[i] = rtl_get_bbreg(hw, addareg[i], MASKDWORD);
  873. }
  874. static void _rtl92c_phy_save_mac_registers(struct ieee80211_hw *hw,
  875. u32 *macreg, u32 *macbackup)
  876. {
  877. struct rtl_priv *rtlpriv = rtl_priv(hw);
  878. u32 i;
  879. for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
  880. macbackup[i] = rtl_read_byte(rtlpriv, macreg[i]);
  881. macbackup[i] = rtl_read_dword(rtlpriv, macreg[i]);
  882. }
  883. static void _rtl92c_phy_reload_adda_registers(struct ieee80211_hw *hw,
  884. u32 *addareg, u32 *addabackup,
  885. u32 regiesternum)
  886. {
  887. u32 i;
  888. for (i = 0; i < regiesternum; i++)
  889. rtl_set_bbreg(hw, addareg[i], MASKDWORD, addabackup[i]);
  890. }
  891. static void _rtl92c_phy_reload_mac_registers(struct ieee80211_hw *hw,
  892. u32 *macreg, u32 *macbackup)
  893. {
  894. struct rtl_priv *rtlpriv = rtl_priv(hw);
  895. u32 i;
  896. for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
  897. rtl_write_byte(rtlpriv, macreg[i], (u8) macbackup[i]);
  898. rtl_write_dword(rtlpriv, macreg[i], macbackup[i]);
  899. }
  900. static void _rtl92c_phy_path_adda_on(struct ieee80211_hw *hw,
  901. u32 *addareg, bool is_patha_on, bool is2t)
  902. {
  903. u32 pathOn;
  904. u32 i;
  905. pathOn = is_patha_on ? 0x04db25a4 : 0x0b1b25a4;
  906. if (false == is2t) {
  907. pathOn = 0x0bdb25a0;
  908. rtl_set_bbreg(hw, addareg[0], MASKDWORD, 0x0b1b25a0);
  909. } else {
  910. rtl_set_bbreg(hw, addareg[0], MASKDWORD, pathOn);
  911. }
  912. for (i = 1; i < IQK_ADDA_REG_NUM; i++)
  913. rtl_set_bbreg(hw, addareg[i], MASKDWORD, pathOn);
  914. }
  915. static void _rtl92c_phy_mac_setting_calibration(struct ieee80211_hw *hw,
  916. u32 *macreg, u32 *macbackup)
  917. {
  918. struct rtl_priv *rtlpriv = rtl_priv(hw);
  919. u32 i;
  920. rtl_write_byte(rtlpriv, macreg[0], 0x3F);
  921. for (i = 1; i < (IQK_MAC_REG_NUM - 1); i++)
  922. rtl_write_byte(rtlpriv, macreg[i],
  923. (u8) (macbackup[i] & (~BIT(3))));
  924. rtl_write_byte(rtlpriv, macreg[i], (u8) (macbackup[i] & (~BIT(5))));
  925. }
  926. static void _rtl92c_phy_path_a_standby(struct ieee80211_hw *hw)
  927. {
  928. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x0);
  929. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00010000);
  930. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
  931. }
  932. static void _rtl92c_phy_pi_mode_switch(struct ieee80211_hw *hw, bool pi_mode)
  933. {
  934. u32 mode;
  935. mode = pi_mode ? 0x01000100 : 0x01000000;
  936. rtl_set_bbreg(hw, 0x820, MASKDWORD, mode);
  937. rtl_set_bbreg(hw, 0x828, MASKDWORD, mode);
  938. }
  939. static bool _rtl92c_phy_simularity_compare(struct ieee80211_hw *hw,
  940. long result[][8], u8 c1, u8 c2)
  941. {
  942. u32 i, j, diff, simularity_bitmap, bound;
  943. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  944. u8 final_candidate[2] = { 0xFF, 0xFF };
  945. bool bresult = true, is2t = IS_92C_SERIAL(rtlhal->version);
  946. if (is2t)
  947. bound = 8;
  948. else
  949. bound = 4;
  950. simularity_bitmap = 0;
  951. for (i = 0; i < bound; i++) {
  952. diff = (result[c1][i] > result[c2][i]) ?
  953. (result[c1][i] - result[c2][i]) :
  954. (result[c2][i] - result[c1][i]);
  955. if (diff > MAX_TOLERANCE) {
  956. if ((i == 2 || i == 6) && !simularity_bitmap) {
  957. if (result[c1][i] + result[c1][i + 1] == 0)
  958. final_candidate[(i / 4)] = c2;
  959. else if (result[c2][i] + result[c2][i + 1] == 0)
  960. final_candidate[(i / 4)] = c1;
  961. else
  962. simularity_bitmap = simularity_bitmap |
  963. (1 << i);
  964. } else
  965. simularity_bitmap =
  966. simularity_bitmap | (1 << i);
  967. }
  968. }
  969. if (simularity_bitmap == 0) {
  970. for (i = 0; i < (bound / 4); i++) {
  971. if (final_candidate[i] != 0xFF) {
  972. for (j = i * 4; j < (i + 1) * 4 - 2; j++)
  973. result[3][j] =
  974. result[final_candidate[i]][j];
  975. bresult = false;
  976. }
  977. }
  978. return bresult;
  979. } else if (!(simularity_bitmap & 0x0F)) {
  980. for (i = 0; i < 4; i++)
  981. result[3][i] = result[c1][i];
  982. return false;
  983. } else if (!(simularity_bitmap & 0xF0) && is2t) {
  984. for (i = 4; i < 8; i++)
  985. result[3][i] = result[c1][i];
  986. return false;
  987. } else {
  988. return false;
  989. }
  990. }
  991. static void _rtl92c_phy_iq_calibrate(struct ieee80211_hw *hw,
  992. long result[][8], u8 t, bool is2t)
  993. {
  994. struct rtl_priv *rtlpriv = rtl_priv(hw);
  995. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  996. u32 i;
  997. u8 patha_ok, pathb_ok;
  998. u32 adda_reg[IQK_ADDA_REG_NUM] = {
  999. 0x85c, 0xe6c, 0xe70, 0xe74,
  1000. 0xe78, 0xe7c, 0xe80, 0xe84,
  1001. 0xe88, 0xe8c, 0xed0, 0xed4,
  1002. 0xed8, 0xedc, 0xee0, 0xeec
  1003. };
  1004. u32 iqk_mac_reg[IQK_MAC_REG_NUM] = {
  1005. 0x522, 0x550, 0x551, 0x040
  1006. };
  1007. u32 iqk_bb_reg_92C[9] = {
  1008. 0xc04, 0xc08, 0x874, 0xb68,
  1009. 0xb6c, 0x870, 0x860, 0x864,
  1010. 0x800
  1011. };
  1012. const u32 retrycount = 2;
  1013. if (t == 0) {
  1014. /* dummy read */
  1015. rtl_get_bbreg(hw, 0x800, MASKDWORD);
  1016. _rtl92c_phy_save_adda_registers(hw, adda_reg,
  1017. rtlphy->adda_backup, 16);
  1018. _rtl92c_phy_save_mac_registers(hw, iqk_mac_reg,
  1019. rtlphy->iqk_mac_backup);
  1020. _rtl92c_phy_save_adda_registers(hw, iqk_bb_reg_92C,
  1021. rtlphy->iqk_bb_backup, 9);
  1022. }
  1023. _rtl92c_phy_path_adda_on(hw, adda_reg, true, is2t);
  1024. if (t == 0) {
  1025. rtlphy->rfpi_enable = (u8) rtl_get_bbreg(hw,
  1026. RFPGA0_XA_HSSIPARAMETER1,
  1027. BIT(8));
  1028. }
  1029. if (!rtlphy->rfpi_enable)
  1030. _rtl92c_phy_pi_mode_switch(hw, true);
  1031. rtl_set_bbreg(hw, 0x800, BIT(24), 0x0);
  1032. rtl_set_bbreg(hw, 0xc04, MASKDWORD, 0x03a05600);
  1033. rtl_set_bbreg(hw, 0xc08, MASKDWORD, 0x000800e4);
  1034. rtl_set_bbreg(hw, 0x874, MASKDWORD, 0x22204000);
  1035. rtl_set_bbreg(hw, 0x870, BIT(10), 0x1);
  1036. rtl_set_bbreg(hw, 0x870, BIT(26), 0x1);
  1037. rtl_set_bbreg(hw, 0x860, BIT(10), 0x0);
  1038. rtl_set_bbreg(hw, 0x864, BIT(10), 0x0);
  1039. if (is2t) {
  1040. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00010000);
  1041. rtl_set_bbreg(hw, 0x844, MASKDWORD, 0x00010000);
  1042. }
  1043. _rtl92c_phy_mac_setting_calibration(hw, iqk_mac_reg,
  1044. rtlphy->iqk_mac_backup);
  1045. rtl_set_bbreg(hw, 0xb68, MASKDWORD, 0x00080000);
  1046. if (is2t)
  1047. rtl_set_bbreg(hw, 0xb6c, MASKDWORD, 0x00080000);
  1048. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
  1049. rtl_set_bbreg(hw, 0xe40, MASKDWORD, 0x01007c00);
  1050. rtl_set_bbreg(hw, 0xe44, MASKDWORD, 0x01004800);
  1051. for (i = 0; i < retrycount; i++) {
  1052. patha_ok = _rtl92c_phy_path_a_iqk(hw, is2t);
  1053. if (patha_ok == 0x03) {
  1054. result[t][0] = (rtl_get_bbreg(hw, 0xe94, MASKDWORD) &
  1055. 0x3FF0000) >> 16;
  1056. result[t][1] = (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) &
  1057. 0x3FF0000) >> 16;
  1058. result[t][2] = (rtl_get_bbreg(hw, 0xea4, MASKDWORD) &
  1059. 0x3FF0000) >> 16;
  1060. result[t][3] = (rtl_get_bbreg(hw, 0xeac, MASKDWORD) &
  1061. 0x3FF0000) >> 16;
  1062. break;
  1063. } else if (i == (retrycount - 1) && patha_ok == 0x01)
  1064. result[t][0] = (rtl_get_bbreg(hw, 0xe94,
  1065. MASKDWORD) & 0x3FF0000) >>
  1066. 16;
  1067. result[t][1] =
  1068. (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) & 0x3FF0000) >> 16;
  1069. }
  1070. if (is2t) {
  1071. _rtl92c_phy_path_a_standby(hw);
  1072. _rtl92c_phy_path_adda_on(hw, adda_reg, false, is2t);
  1073. for (i = 0; i < retrycount; i++) {
  1074. pathb_ok = _rtl92c_phy_path_b_iqk(hw);
  1075. if (pathb_ok == 0x03) {
  1076. result[t][4] = (rtl_get_bbreg(hw,
  1077. 0xeb4,
  1078. MASKDWORD) &
  1079. 0x3FF0000) >> 16;
  1080. result[t][5] =
  1081. (rtl_get_bbreg(hw, 0xebc, MASKDWORD) &
  1082. 0x3FF0000) >> 16;
  1083. result[t][6] =
  1084. (rtl_get_bbreg(hw, 0xec4, MASKDWORD) &
  1085. 0x3FF0000) >> 16;
  1086. result[t][7] =
  1087. (rtl_get_bbreg(hw, 0xecc, MASKDWORD) &
  1088. 0x3FF0000) >> 16;
  1089. break;
  1090. } else if (i == (retrycount - 1) && pathb_ok == 0x01) {
  1091. result[t][4] = (rtl_get_bbreg(hw,
  1092. 0xeb4,
  1093. MASKDWORD) &
  1094. 0x3FF0000) >> 16;
  1095. }
  1096. result[t][5] = (rtl_get_bbreg(hw, 0xebc, MASKDWORD) &
  1097. 0x3FF0000) >> 16;
  1098. }
  1099. }
  1100. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0);
  1101. if (t != 0) {
  1102. if (!rtlphy->rfpi_enable)
  1103. _rtl92c_phy_pi_mode_switch(hw, false);
  1104. _rtl92c_phy_reload_adda_registers(hw, adda_reg,
  1105. rtlphy->adda_backup, 16);
  1106. _rtl92c_phy_reload_mac_registers(hw, iqk_mac_reg,
  1107. rtlphy->iqk_mac_backup);
  1108. _rtl92c_phy_reload_adda_registers(hw, iqk_bb_reg_92C,
  1109. rtlphy->iqk_bb_backup, 9);
  1110. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00032ed3);
  1111. if (is2t)
  1112. rtl_set_bbreg(hw, 0x844, MASKDWORD, 0x00032ed3);
  1113. rtl_set_bbreg(hw, 0xe30, MASKDWORD, 0x01008c00);
  1114. rtl_set_bbreg(hw, 0xe34, MASKDWORD, 0x01008c00);
  1115. }
  1116. }
  1117. static void _rtl92c_phy_ap_calibrate(struct ieee80211_hw *hw,
  1118. char delta, bool is2t)
  1119. {
  1120. #if 0 /* This routine is deliberately dummied out for later fixes */
  1121. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1122. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1123. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1124. u32 reg_d[PATH_NUM];
  1125. u32 tmpreg, index, offset, path, i, pathbound = PATH_NUM, apkbound;
  1126. u32 bb_backup[APK_BB_REG_NUM];
  1127. u32 bb_reg[APK_BB_REG_NUM] = {
  1128. 0x904, 0xc04, 0x800, 0xc08, 0x874
  1129. };
  1130. u32 bb_ap_mode[APK_BB_REG_NUM] = {
  1131. 0x00000020, 0x00a05430, 0x02040000,
  1132. 0x000800e4, 0x00204000
  1133. };
  1134. u32 bb_normal_ap_mode[APK_BB_REG_NUM] = {
  1135. 0x00000020, 0x00a05430, 0x02040000,
  1136. 0x000800e4, 0x22204000
  1137. };
  1138. u32 afe_backup[APK_AFE_REG_NUM];
  1139. u32 afe_reg[APK_AFE_REG_NUM] = {
  1140. 0x85c, 0xe6c, 0xe70, 0xe74, 0xe78,
  1141. 0xe7c, 0xe80, 0xe84, 0xe88, 0xe8c,
  1142. 0xed0, 0xed4, 0xed8, 0xedc, 0xee0,
  1143. 0xeec
  1144. };
  1145. u32 mac_backup[IQK_MAC_REG_NUM];
  1146. u32 mac_reg[IQK_MAC_REG_NUM] = {
  1147. 0x522, 0x550, 0x551, 0x040
  1148. };
  1149. u32 apk_rf_init_value[PATH_NUM][APK_BB_REG_NUM] = {
  1150. {0x0852c, 0x1852c, 0x5852c, 0x1852c, 0x5852c},
  1151. {0x2852e, 0x0852e, 0x3852e, 0x0852e, 0x0852e}
  1152. };
  1153. u32 apk_normal_rf_init_value[PATH_NUM][APK_BB_REG_NUM] = {
  1154. {0x0852c, 0x0a52c, 0x3a52c, 0x5a52c, 0x5a52c},
  1155. {0x0852c, 0x0a52c, 0x5a52c, 0x5a52c, 0x5a52c}
  1156. };
  1157. u32 apk_rf_value_0[PATH_NUM][APK_BB_REG_NUM] = {
  1158. {0x52019, 0x52014, 0x52013, 0x5200f, 0x5208d},
  1159. {0x5201a, 0x52019, 0x52016, 0x52033, 0x52050}
  1160. };
  1161. u32 apk_normal_rf_value_0[PATH_NUM][APK_BB_REG_NUM] = {
  1162. {0x52019, 0x52017, 0x52010, 0x5200d, 0x5206a},
  1163. {0x52019, 0x52017, 0x52010, 0x5200d, 0x5206a}
  1164. };
  1165. u32 afe_on_off[PATH_NUM] = {
  1166. 0x04db25a4, 0x0b1b25a4
  1167. };
  1168. const u32 apk_offset[PATH_NUM] = { 0xb68, 0xb6c };
  1169. u32 apk_normal_offset[PATH_NUM] = { 0xb28, 0xb98 };
  1170. u32 apk_value[PATH_NUM] = { 0x92fc0000, 0x12fc0000 };
  1171. u32 apk_normal_value[PATH_NUM] = { 0x92680000, 0x12680000 };
  1172. const char apk_delta_mapping[APK_BB_REG_NUM][13] = {
  1173. {-4, -3, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1174. {-4, -3, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1175. {-6, -4, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1176. {-1, -1, -1, -1, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1177. {-11, -9, -7, -5, -3, -1, 0, 0, 0, 0, 0, 0, 0}
  1178. };
  1179. const u32 apk_normal_setting_value_1[13] = {
  1180. 0x01017018, 0xf7ed8f84, 0x1b1a1816, 0x2522201e, 0x322e2b28,
  1181. 0x433f3a36, 0x5b544e49, 0x7b726a62, 0xa69a8f84, 0xdfcfc0b3,
  1182. 0x12680000, 0x00880000, 0x00880000
  1183. };
  1184. const u32 apk_normal_setting_value_2[16] = {
  1185. 0x01c7021d, 0x01670183, 0x01000123, 0x00bf00e2, 0x008d00a3,
  1186. 0x0068007b, 0x004d0059, 0x003a0042, 0x002b0031, 0x001f0025,
  1187. 0x0017001b, 0x00110014, 0x000c000f, 0x0009000b, 0x00070008,
  1188. 0x00050006
  1189. };
  1190. u32 apk_result[PATH_NUM][APK_BB_REG_NUM];
  1191. long bb_offset, delta_v, delta_offset;
  1192. if (!is2t)
  1193. pathbound = 1;
  1194. return;
  1195. for (index = 0; index < PATH_NUM; index++) {
  1196. apk_offset[index] = apk_normal_offset[index];
  1197. apk_value[index] = apk_normal_value[index];
  1198. afe_on_off[index] = 0x6fdb25a4;
  1199. }
  1200. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1201. for (path = 0; path < pathbound; path++) {
  1202. apk_rf_init_value[path][index] =
  1203. apk_normal_rf_init_value[path][index];
  1204. apk_rf_value_0[path][index] =
  1205. apk_normal_rf_value_0[path][index];
  1206. }
  1207. bb_ap_mode[index] = bb_normal_ap_mode[index];
  1208. apkbound = 6;
  1209. }
  1210. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1211. if (index == 0)
  1212. continue;
  1213. bb_backup[index] = rtl_get_bbreg(hw, bb_reg[index], MASKDWORD);
  1214. }
  1215. _rtl92c_phy_save_mac_registers(hw, mac_reg, mac_backup);
  1216. _rtl92c_phy_save_adda_registers(hw, afe_reg, afe_backup, 16);
  1217. for (path = 0; path < pathbound; path++) {
  1218. if (path == RF90_PATH_A) {
  1219. offset = 0xb00;
  1220. for (index = 0; index < 11; index++) {
  1221. rtl_set_bbreg(hw, offset, MASKDWORD,
  1222. apk_normal_setting_value_1
  1223. [index]);
  1224. offset += 0x04;
  1225. }
  1226. rtl_set_bbreg(hw, 0xb98, MASKDWORD, 0x12680000);
  1227. offset = 0xb68;
  1228. for (; index < 13; index++) {
  1229. rtl_set_bbreg(hw, offset, MASKDWORD,
  1230. apk_normal_setting_value_1
  1231. [index]);
  1232. offset += 0x04;
  1233. }
  1234. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x40000000);
  1235. offset = 0xb00;
  1236. for (index = 0; index < 16; index++) {
  1237. rtl_set_bbreg(hw, offset, MASKDWORD,
  1238. apk_normal_setting_value_2
  1239. [index]);
  1240. offset += 0x04;
  1241. }
  1242. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
  1243. } else if (path == RF90_PATH_B) {
  1244. offset = 0xb70;
  1245. for (index = 0; index < 10; index++) {
  1246. rtl_set_bbreg(hw, offset, MASKDWORD,
  1247. apk_normal_setting_value_1
  1248. [index]);
  1249. offset += 0x04;
  1250. }
  1251. rtl_set_bbreg(hw, 0xb28, MASKDWORD, 0x12680000);
  1252. rtl_set_bbreg(hw, 0xb98, MASKDWORD, 0x12680000);
  1253. offset = 0xb68;
  1254. index = 11;
  1255. for (; index < 13; index++) {
  1256. rtl_set_bbreg(hw, offset, MASKDWORD,
  1257. apk_normal_setting_value_1
  1258. [index]);
  1259. offset += 0x04;
  1260. }
  1261. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x40000000);
  1262. offset = 0xb60;
  1263. for (index = 0; index < 16; index++) {
  1264. rtl_set_bbreg(hw, offset, MASKDWORD,
  1265. apk_normal_setting_value_2
  1266. [index]);
  1267. offset += 0x04;
  1268. }
  1269. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
  1270. }
  1271. reg_d[path] = rtl_get_rfreg(hw, (enum radio_path)path,
  1272. 0xd, MASKDWORD);
  1273. for (index = 0; index < APK_AFE_REG_NUM; index++)
  1274. rtl_set_bbreg(hw, afe_reg[index], MASKDWORD,
  1275. afe_on_off[path]);
  1276. if (path == RF90_PATH_A) {
  1277. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1278. if (index == 0)
  1279. continue;
  1280. rtl_set_bbreg(hw, bb_reg[index], MASKDWORD,
  1281. bb_ap_mode[index]);
  1282. }
  1283. }
  1284. _rtl92c_phy_mac_setting_calibration(hw, mac_reg, mac_backup);
  1285. if (path == 0) {
  1286. rtl_set_rfreg(hw, RF90_PATH_B, 0x0, MASKDWORD, 0x10000);
  1287. } else {
  1288. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASKDWORD,
  1289. 0x10000);
  1290. rtl_set_rfreg(hw, RF90_PATH_A, 0x10, MASKDWORD,
  1291. 0x1000f);
  1292. rtl_set_rfreg(hw, RF90_PATH_A, 0x11, MASKDWORD,
  1293. 0x20103);
  1294. }
  1295. delta_offset = ((delta + 14) / 2);
  1296. if (delta_offset < 0)
  1297. delta_offset = 0;
  1298. else if (delta_offset > 12)
  1299. delta_offset = 12;
  1300. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1301. if (index != 1)
  1302. continue;
  1303. tmpreg = apk_rf_init_value[path][index];
  1304. if (!rtlefuse->apk_thermalmeterignore) {
  1305. bb_offset = (tmpreg & 0xF0000) >> 16;
  1306. if (!(tmpreg & BIT(15)))
  1307. bb_offset = -bb_offset;
  1308. delta_v =
  1309. apk_delta_mapping[index][delta_offset];
  1310. bb_offset += delta_v;
  1311. if (bb_offset < 0) {
  1312. tmpreg = tmpreg & (~BIT(15));
  1313. bb_offset = -bb_offset;
  1314. } else {
  1315. tmpreg = tmpreg | BIT(15);
  1316. }
  1317. tmpreg =
  1318. (tmpreg & 0xFFF0FFFF) | (bb_offset << 16);
  1319. }
  1320. rtl_set_rfreg(hw, (enum radio_path)path, 0xc,
  1321. MASKDWORD, 0x8992e);
  1322. rtl_set_rfreg(hw, (enum radio_path)path, 0x0,
  1323. MASKDWORD, apk_rf_value_0[path][index]);
  1324. rtl_set_rfreg(hw, (enum radio_path)path, 0xd,
  1325. MASKDWORD, tmpreg);
  1326. i = 0;
  1327. do {
  1328. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80000000);
  1329. rtl_set_bbreg(hw, apk_offset[path],
  1330. MASKDWORD, apk_value[0]);
  1331. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  1332. ("PHY_APCalibrate() offset 0x%x "
  1333. "value 0x%x\n",
  1334. apk_offset[path],
  1335. rtl_get_bbreg(hw, apk_offset[path],
  1336. MASKDWORD)));
  1337. mdelay(3);
  1338. rtl_set_bbreg(hw, apk_offset[path],
  1339. MASKDWORD, apk_value[1]);
  1340. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  1341. ("PHY_APCalibrate() offset 0x%x "
  1342. "value 0x%x\n",
  1343. apk_offset[path],
  1344. rtl_get_bbreg(hw, apk_offset[path],
  1345. MASKDWORD)));
  1346. mdelay(20);
  1347. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
  1348. if (path == RF90_PATH_A)
  1349. tmpreg = rtl_get_bbreg(hw, 0xbd8,
  1350. 0x03E00000);
  1351. else
  1352. tmpreg = rtl_get_bbreg(hw, 0xbd8,
  1353. 0xF8000000);
  1354. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  1355. ("PHY_APCalibrate() offset "
  1356. "0xbd8[25:21] %x\n", tmpreg));
  1357. i++;
  1358. } while (tmpreg > apkbound && i < 4);
  1359. apk_result[path][index] = tmpreg;
  1360. }
  1361. }
  1362. _rtl92c_phy_reload_mac_registers(hw, mac_reg, mac_backup);
  1363. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1364. if (index == 0)
  1365. continue;
  1366. rtl_set_bbreg(hw, bb_reg[index], MASKDWORD, bb_backup[index]);
  1367. }
  1368. _rtl92c_phy_reload_adda_registers(hw, afe_reg, afe_backup, 16);
  1369. for (path = 0; path < pathbound; path++) {
  1370. rtl_set_rfreg(hw, (enum radio_path)path, 0xd,
  1371. MASKDWORD, reg_d[path]);
  1372. if (path == RF90_PATH_B) {
  1373. rtl_set_rfreg(hw, RF90_PATH_A, 0x10, MASKDWORD,
  1374. 0x1000f);
  1375. rtl_set_rfreg(hw, RF90_PATH_A, 0x11, MASKDWORD,
  1376. 0x20101);
  1377. }
  1378. if (apk_result[path][1] > 6)
  1379. apk_result[path][1] = 6;
  1380. }
  1381. for (path = 0; path < pathbound; path++) {
  1382. rtl_set_rfreg(hw, (enum radio_path)path, 0x3, MASKDWORD,
  1383. ((apk_result[path][1] << 15) |
  1384. (apk_result[path][1] << 10) |
  1385. (apk_result[path][1] << 5) |
  1386. apk_result[path][1]));
  1387. if (path == RF90_PATH_A)
  1388. rtl_set_rfreg(hw, (enum radio_path)path, 0x4, MASKDWORD,
  1389. ((apk_result[path][1] << 15) |
  1390. (apk_result[path][1] << 10) |
  1391. (0x00 << 5) | 0x05));
  1392. else
  1393. rtl_set_rfreg(hw, (enum radio_path)path, 0x4, MASKDWORD,
  1394. ((apk_result[path][1] << 15) |
  1395. (apk_result[path][1] << 10) |
  1396. (0x02 << 5) | 0x05));
  1397. rtl_set_rfreg(hw, (enum radio_path)path, 0xe, MASKDWORD,
  1398. ((0x08 << 15) | (0x08 << 10) | (0x08 << 5) |
  1399. 0x08));
  1400. }
  1401. rtlphy->b_apk_done = true;
  1402. #endif
  1403. }
  1404. static void _rtl92c_phy_set_rfpath_switch(struct ieee80211_hw *hw,
  1405. bool bmain, bool is2t)
  1406. {
  1407. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1408. if (is_hal_stop(rtlhal)) {
  1409. rtl_set_bbreg(hw, REG_LEDCFG0, BIT(23), 0x01);
  1410. rtl_set_bbreg(hw, rFPGA0_XAB_RFPARAMETER, BIT(13), 0x01);
  1411. }
  1412. if (is2t) {
  1413. if (bmain)
  1414. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  1415. BIT(5) | BIT(6), 0x1);
  1416. else
  1417. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  1418. BIT(5) | BIT(6), 0x2);
  1419. } else {
  1420. if (bmain)
  1421. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, 0x300, 0x2);
  1422. else
  1423. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, 0x300, 0x1);
  1424. }
  1425. }
  1426. #undef IQK_ADDA_REG_NUM
  1427. #undef IQK_DELAY_TIME
  1428. void rtl92c_phy_iq_calibrate(struct ieee80211_hw *hw, bool recovery)
  1429. {
  1430. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1431. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1432. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1433. long result[4][8];
  1434. u8 i, final_candidate;
  1435. bool patha_ok, pathb_ok;
  1436. long reg_e94, reg_e9c, reg_ea4, reg_eb4, reg_ebc, reg_ec4, reg_tmp = 0;
  1437. bool is12simular, is13simular, is23simular;
  1438. bool start_conttx = false, singletone = false;
  1439. u32 iqk_bb_reg[10] = {
  1440. ROFDM0_XARXIQIMBALANCE,
  1441. ROFDM0_XBRXIQIMBALANCE,
  1442. ROFDM0_ECCATHRESHOLD,
  1443. ROFDM0_AGCRSSITABLE,
  1444. ROFDM0_XATXIQIMBALANCE,
  1445. ROFDM0_XBTXIQIMBALANCE,
  1446. ROFDM0_XCTXIQIMBALANCE,
  1447. ROFDM0_XCTXAFE,
  1448. ROFDM0_XDTXAFE,
  1449. ROFDM0_RXIQEXTANTA
  1450. };
  1451. if (recovery) {
  1452. _rtl92c_phy_reload_adda_registers(hw,
  1453. iqk_bb_reg,
  1454. rtlphy->iqk_bb_backup, 10);
  1455. return;
  1456. }
  1457. if (start_conttx || singletone)
  1458. return;
  1459. for (i = 0; i < 8; i++) {
  1460. result[0][i] = 0;
  1461. result[1][i] = 0;
  1462. result[2][i] = 0;
  1463. result[3][i] = 0;
  1464. }
  1465. final_candidate = 0xff;
  1466. patha_ok = false;
  1467. pathb_ok = false;
  1468. is12simular = false;
  1469. is23simular = false;
  1470. is13simular = false;
  1471. for (i = 0; i < 3; i++) {
  1472. if (IS_92C_SERIAL(rtlhal->version))
  1473. _rtl92c_phy_iq_calibrate(hw, result, i, true);
  1474. else
  1475. _rtl92c_phy_iq_calibrate(hw, result, i, false);
  1476. if (i == 1) {
  1477. is12simular = _rtl92c_phy_simularity_compare(hw,
  1478. result, 0,
  1479. 1);
  1480. if (is12simular) {
  1481. final_candidate = 0;
  1482. break;
  1483. }
  1484. }
  1485. if (i == 2) {
  1486. is13simular = _rtl92c_phy_simularity_compare(hw,
  1487. result, 0,
  1488. 2);
  1489. if (is13simular) {
  1490. final_candidate = 0;
  1491. break;
  1492. }
  1493. is23simular = _rtl92c_phy_simularity_compare(hw,
  1494. result, 1,
  1495. 2);
  1496. if (is23simular)
  1497. final_candidate = 1;
  1498. else {
  1499. for (i = 0; i < 8; i++)
  1500. reg_tmp += result[3][i];
  1501. if (reg_tmp != 0)
  1502. final_candidate = 3;
  1503. else
  1504. final_candidate = 0xFF;
  1505. }
  1506. }
  1507. }
  1508. for (i = 0; i < 4; i++) {
  1509. reg_e94 = result[i][0];
  1510. reg_e9c = result[i][1];
  1511. reg_ea4 = result[i][2];
  1512. reg_eb4 = result[i][4];
  1513. reg_ebc = result[i][5];
  1514. reg_ec4 = result[i][6];
  1515. }
  1516. if (final_candidate != 0xff) {
  1517. rtlphy->reg_e94 = reg_e94 = result[final_candidate][0];
  1518. rtlphy->reg_e9c = reg_e9c = result[final_candidate][1];
  1519. reg_ea4 = result[final_candidate][2];
  1520. rtlphy->reg_eb4 = reg_eb4 = result[final_candidate][4];
  1521. rtlphy->reg_ebc = reg_ebc = result[final_candidate][5];
  1522. reg_ec4 = result[final_candidate][6];
  1523. patha_ok = pathb_ok = true;
  1524. } else {
  1525. rtlphy->reg_e94 = rtlphy->reg_eb4 = 0x100;
  1526. rtlphy->reg_e9c = rtlphy->reg_ebc = 0x0;
  1527. }
  1528. if (reg_e94 != 0) /*&&(reg_ea4 != 0) */
  1529. _rtl92c_phy_path_a_fill_iqk_matrix(hw, patha_ok, result,
  1530. final_candidate,
  1531. (reg_ea4 == 0));
  1532. if (IS_92C_SERIAL(rtlhal->version)) {
  1533. if (reg_eb4 != 0) /*&&(reg_ec4 != 0) */
  1534. _rtl92c_phy_path_b_fill_iqk_matrix(hw, pathb_ok,
  1535. result,
  1536. final_candidate,
  1537. (reg_ec4 == 0));
  1538. }
  1539. _rtl92c_phy_save_adda_registers(hw, iqk_bb_reg,
  1540. rtlphy->iqk_bb_backup, 10);
  1541. }
  1542. EXPORT_SYMBOL(rtl92c_phy_iq_calibrate);
  1543. void rtl92c_phy_lc_calibrate(struct ieee80211_hw *hw)
  1544. {
  1545. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1546. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1547. bool start_conttx = false, singletone = false;
  1548. if (start_conttx || singletone)
  1549. return;
  1550. if (IS_92C_SERIAL(rtlhal->version))
  1551. rtlpriv->cfg->ops->phy_lc_calibrate(hw, true);
  1552. else
  1553. rtlpriv->cfg->ops->phy_lc_calibrate(hw, false);
  1554. }
  1555. EXPORT_SYMBOL(rtl92c_phy_lc_calibrate);
  1556. void rtl92c_phy_ap_calibrate(struct ieee80211_hw *hw, char delta)
  1557. {
  1558. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1559. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1560. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1561. if (rtlphy->apk_done)
  1562. return;
  1563. if (IS_92C_SERIAL(rtlhal->version))
  1564. _rtl92c_phy_ap_calibrate(hw, delta, true);
  1565. else
  1566. _rtl92c_phy_ap_calibrate(hw, delta, false);
  1567. }
  1568. EXPORT_SYMBOL(rtl92c_phy_ap_calibrate);
  1569. void rtl92c_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
  1570. {
  1571. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1572. if (IS_92C_SERIAL(rtlhal->version))
  1573. _rtl92c_phy_set_rfpath_switch(hw, bmain, true);
  1574. else
  1575. _rtl92c_phy_set_rfpath_switch(hw, bmain, false);
  1576. }
  1577. EXPORT_SYMBOL(rtl92c_phy_set_rfpath_switch);
  1578. bool rtl92c_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
  1579. {
  1580. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1581. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1582. bool postprocessing = false;
  1583. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1584. "-->IO Cmd(%#x), set_io_inprogress(%d)\n",
  1585. iotype, rtlphy->set_io_inprogress);
  1586. do {
  1587. switch (iotype) {
  1588. case IO_CMD_RESUME_DM_BY_SCAN:
  1589. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1590. "[IO CMD] Resume DM after scan\n");
  1591. postprocessing = true;
  1592. break;
  1593. case IO_CMD_PAUSE_DM_BY_SCAN:
  1594. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1595. "[IO CMD] Pause DM before scan\n");
  1596. postprocessing = true;
  1597. break;
  1598. default:
  1599. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1600. "switch case not processed\n");
  1601. break;
  1602. }
  1603. } while (false);
  1604. if (postprocessing && !rtlphy->set_io_inprogress) {
  1605. rtlphy->set_io_inprogress = true;
  1606. rtlphy->current_io_type = iotype;
  1607. } else {
  1608. return false;
  1609. }
  1610. rtl92c_phy_set_io(hw);
  1611. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, "<--IO Type(%#x)\n", iotype);
  1612. return true;
  1613. }
  1614. EXPORT_SYMBOL(rtl92c_phy_set_io_cmd);
  1615. void rtl92c_phy_set_io(struct ieee80211_hw *hw)
  1616. {
  1617. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1618. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1619. struct dig_t dm_digtable = rtlpriv->dm_digtable;
  1620. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1621. "--->Cmd(%#x), set_io_inprogress(%d)\n",
  1622. rtlphy->current_io_type, rtlphy->set_io_inprogress);
  1623. switch (rtlphy->current_io_type) {
  1624. case IO_CMD_RESUME_DM_BY_SCAN:
  1625. dm_digtable.cur_igvalue = rtlphy->initgain_backup.xaagccore1;
  1626. rtl92c_dm_write_dig(hw);
  1627. rtl92c_phy_set_txpower_level(hw, rtlphy->current_channel);
  1628. break;
  1629. case IO_CMD_PAUSE_DM_BY_SCAN:
  1630. rtlphy->initgain_backup.xaagccore1 = dm_digtable.cur_igvalue;
  1631. dm_digtable.cur_igvalue = 0x37;
  1632. rtl92c_dm_write_dig(hw);
  1633. break;
  1634. default:
  1635. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1636. "switch case not processed\n");
  1637. break;
  1638. }
  1639. rtlphy->set_io_inprogress = false;
  1640. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, "<---(%#x)\n",
  1641. rtlphy->current_io_type);
  1642. }
  1643. EXPORT_SYMBOL(rtl92c_phy_set_io);
  1644. void rtl92ce_phy_set_rf_on(struct ieee80211_hw *hw)
  1645. {
  1646. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1647. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  1648. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1649. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);
  1650. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1651. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1652. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  1653. }
  1654. EXPORT_SYMBOL(rtl92ce_phy_set_rf_on);
  1655. void _rtl92c_phy_set_rf_sleep(struct ieee80211_hw *hw)
  1656. {
  1657. u32 u4b_tmp;
  1658. u8 delay = 5;
  1659. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1660. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1661. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1662. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1663. u4b_tmp = rtl_get_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK);
  1664. while (u4b_tmp != 0 && delay > 0) {
  1665. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x0);
  1666. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1667. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1668. u4b_tmp = rtl_get_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK);
  1669. delay--;
  1670. }
  1671. if (delay == 0) {
  1672. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);
  1673. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1674. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1675. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  1676. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  1677. "Switch RF timeout !!!\n");
  1678. return;
  1679. }
  1680. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1681. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x22);
  1682. }
  1683. EXPORT_SYMBOL(_rtl92c_phy_set_rf_sleep);