main.c 146 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  9. SDIO support
  10. Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
  11. Some parts of the code in this file are derived from the ipw2200
  12. driver Copyright(c) 2003 - 2004 Intel Corporation.
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; see the file COPYING. If not, write to
  23. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  24. Boston, MA 02110-1301, USA.
  25. */
  26. #include <linux/delay.h>
  27. #include <linux/init.h>
  28. #include <linux/module.h>
  29. #include <linux/if_arp.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/firmware.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/io.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/slab.h>
  37. #include <asm/unaligned.h>
  38. #include "b43.h"
  39. #include "main.h"
  40. #include "debugfs.h"
  41. #include "phy_common.h"
  42. #include "phy_g.h"
  43. #include "phy_n.h"
  44. #include "dma.h"
  45. #include "pio.h"
  46. #include "sysfs.h"
  47. #include "xmit.h"
  48. #include "lo.h"
  49. #include "pcmcia.h"
  50. #include "sdio.h"
  51. #include <linux/mmc/sdio_func.h>
  52. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  53. MODULE_AUTHOR("Martin Langer");
  54. MODULE_AUTHOR("Stefano Brivio");
  55. MODULE_AUTHOR("Michael Buesch");
  56. MODULE_AUTHOR("Gábor Stefanik");
  57. MODULE_AUTHOR("Rafał Miłecki");
  58. MODULE_LICENSE("GPL");
  59. MODULE_FIRMWARE("b43/ucode11.fw");
  60. MODULE_FIRMWARE("b43/ucode13.fw");
  61. MODULE_FIRMWARE("b43/ucode14.fw");
  62. MODULE_FIRMWARE("b43/ucode15.fw");
  63. MODULE_FIRMWARE("b43/ucode16_mimo.fw");
  64. MODULE_FIRMWARE("b43/ucode5.fw");
  65. MODULE_FIRMWARE("b43/ucode9.fw");
  66. static int modparam_bad_frames_preempt;
  67. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  68. MODULE_PARM_DESC(bad_frames_preempt,
  69. "enable(1) / disable(0) Bad Frames Preemption");
  70. static char modparam_fwpostfix[16];
  71. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  72. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  73. static int modparam_hwpctl;
  74. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  75. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  76. static int modparam_nohwcrypt;
  77. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  78. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  79. static int modparam_hwtkip;
  80. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  81. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  82. static int modparam_qos = 1;
  83. module_param_named(qos, modparam_qos, int, 0444);
  84. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  85. static int modparam_btcoex = 1;
  86. module_param_named(btcoex, modparam_btcoex, int, 0444);
  87. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  88. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  89. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  90. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  91. static int b43_modparam_pio = 0;
  92. module_param_named(pio, b43_modparam_pio, int, 0644);
  93. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  94. static int modparam_allhwsupport = !IS_ENABLED(CONFIG_BRCMSMAC);
  95. module_param_named(allhwsupport, modparam_allhwsupport, int, 0444);
  96. MODULE_PARM_DESC(allhwsupport, "Enable support for all hardware (even it if overlaps with the brcmsmac driver)");
  97. #ifdef CONFIG_B43_BCMA
  98. static const struct bcma_device_id b43_bcma_tbl[] = {
  99. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
  100. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
  101. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
  102. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
  103. BCMA_CORETABLE_END
  104. };
  105. MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
  106. #endif
  107. #ifdef CONFIG_B43_SSB
  108. static const struct ssb_device_id b43_ssb_tbl[] = {
  109. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  110. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  111. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  112. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  113. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  114. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  115. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  116. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  117. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  118. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  119. SSB_DEVTABLE_END
  120. };
  121. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  122. #endif
  123. /* Channel and ratetables are shared for all devices.
  124. * They can't be const, because ieee80211 puts some precalculated
  125. * data in there. This data is the same for all devices, so we don't
  126. * get concurrency issues */
  127. #define RATETAB_ENT(_rateid, _flags) \
  128. { \
  129. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  130. .hw_value = (_rateid), \
  131. .flags = (_flags), \
  132. }
  133. /*
  134. * NOTE: When changing this, sync with xmit.c's
  135. * b43_plcp_get_bitrate_idx_* functions!
  136. */
  137. static struct ieee80211_rate __b43_ratetable[] = {
  138. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  139. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  140. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  141. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  142. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  143. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  144. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  145. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  146. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  147. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  148. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  149. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  150. };
  151. #define b43_a_ratetable (__b43_ratetable + 4)
  152. #define b43_a_ratetable_size 8
  153. #define b43_b_ratetable (__b43_ratetable + 0)
  154. #define b43_b_ratetable_size 4
  155. #define b43_g_ratetable (__b43_ratetable + 0)
  156. #define b43_g_ratetable_size 12
  157. #define CHAN2G(_channel, _freq, _flags) { \
  158. .band = IEEE80211_BAND_2GHZ, \
  159. .center_freq = (_freq), \
  160. .hw_value = (_channel), \
  161. .flags = (_flags), \
  162. .max_antenna_gain = 0, \
  163. .max_power = 30, \
  164. }
  165. static struct ieee80211_channel b43_2ghz_chantable[] = {
  166. CHAN2G(1, 2412, 0),
  167. CHAN2G(2, 2417, 0),
  168. CHAN2G(3, 2422, 0),
  169. CHAN2G(4, 2427, 0),
  170. CHAN2G(5, 2432, 0),
  171. CHAN2G(6, 2437, 0),
  172. CHAN2G(7, 2442, 0),
  173. CHAN2G(8, 2447, 0),
  174. CHAN2G(9, 2452, 0),
  175. CHAN2G(10, 2457, 0),
  176. CHAN2G(11, 2462, 0),
  177. CHAN2G(12, 2467, 0),
  178. CHAN2G(13, 2472, 0),
  179. CHAN2G(14, 2484, 0),
  180. };
  181. #undef CHAN2G
  182. #define CHAN4G(_channel, _flags) { \
  183. .band = IEEE80211_BAND_5GHZ, \
  184. .center_freq = 4000 + (5 * (_channel)), \
  185. .hw_value = (_channel), \
  186. .flags = (_flags), \
  187. .max_antenna_gain = 0, \
  188. .max_power = 30, \
  189. }
  190. #define CHAN5G(_channel, _flags) { \
  191. .band = IEEE80211_BAND_5GHZ, \
  192. .center_freq = 5000 + (5 * (_channel)), \
  193. .hw_value = (_channel), \
  194. .flags = (_flags), \
  195. .max_antenna_gain = 0, \
  196. .max_power = 30, \
  197. }
  198. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  199. CHAN4G(184, 0), CHAN4G(186, 0),
  200. CHAN4G(188, 0), CHAN4G(190, 0),
  201. CHAN4G(192, 0), CHAN4G(194, 0),
  202. CHAN4G(196, 0), CHAN4G(198, 0),
  203. CHAN4G(200, 0), CHAN4G(202, 0),
  204. CHAN4G(204, 0), CHAN4G(206, 0),
  205. CHAN4G(208, 0), CHAN4G(210, 0),
  206. CHAN4G(212, 0), CHAN4G(214, 0),
  207. CHAN4G(216, 0), CHAN4G(218, 0),
  208. CHAN4G(220, 0), CHAN4G(222, 0),
  209. CHAN4G(224, 0), CHAN4G(226, 0),
  210. CHAN4G(228, 0),
  211. CHAN5G(32, 0), CHAN5G(34, 0),
  212. CHAN5G(36, 0), CHAN5G(38, 0),
  213. CHAN5G(40, 0), CHAN5G(42, 0),
  214. CHAN5G(44, 0), CHAN5G(46, 0),
  215. CHAN5G(48, 0), CHAN5G(50, 0),
  216. CHAN5G(52, 0), CHAN5G(54, 0),
  217. CHAN5G(56, 0), CHAN5G(58, 0),
  218. CHAN5G(60, 0), CHAN5G(62, 0),
  219. CHAN5G(64, 0), CHAN5G(66, 0),
  220. CHAN5G(68, 0), CHAN5G(70, 0),
  221. CHAN5G(72, 0), CHAN5G(74, 0),
  222. CHAN5G(76, 0), CHAN5G(78, 0),
  223. CHAN5G(80, 0), CHAN5G(82, 0),
  224. CHAN5G(84, 0), CHAN5G(86, 0),
  225. CHAN5G(88, 0), CHAN5G(90, 0),
  226. CHAN5G(92, 0), CHAN5G(94, 0),
  227. CHAN5G(96, 0), CHAN5G(98, 0),
  228. CHAN5G(100, 0), CHAN5G(102, 0),
  229. CHAN5G(104, 0), CHAN5G(106, 0),
  230. CHAN5G(108, 0), CHAN5G(110, 0),
  231. CHAN5G(112, 0), CHAN5G(114, 0),
  232. CHAN5G(116, 0), CHAN5G(118, 0),
  233. CHAN5G(120, 0), CHAN5G(122, 0),
  234. CHAN5G(124, 0), CHAN5G(126, 0),
  235. CHAN5G(128, 0), CHAN5G(130, 0),
  236. CHAN5G(132, 0), CHAN5G(134, 0),
  237. CHAN5G(136, 0), CHAN5G(138, 0),
  238. CHAN5G(140, 0), CHAN5G(142, 0),
  239. CHAN5G(144, 0), CHAN5G(145, 0),
  240. CHAN5G(146, 0), CHAN5G(147, 0),
  241. CHAN5G(148, 0), CHAN5G(149, 0),
  242. CHAN5G(150, 0), CHAN5G(151, 0),
  243. CHAN5G(152, 0), CHAN5G(153, 0),
  244. CHAN5G(154, 0), CHAN5G(155, 0),
  245. CHAN5G(156, 0), CHAN5G(157, 0),
  246. CHAN5G(158, 0), CHAN5G(159, 0),
  247. CHAN5G(160, 0), CHAN5G(161, 0),
  248. CHAN5G(162, 0), CHAN5G(163, 0),
  249. CHAN5G(164, 0), CHAN5G(165, 0),
  250. CHAN5G(166, 0), CHAN5G(168, 0),
  251. CHAN5G(170, 0), CHAN5G(172, 0),
  252. CHAN5G(174, 0), CHAN5G(176, 0),
  253. CHAN5G(178, 0), CHAN5G(180, 0),
  254. CHAN5G(182, 0),
  255. };
  256. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  257. CHAN5G(34, 0), CHAN5G(36, 0),
  258. CHAN5G(38, 0), CHAN5G(40, 0),
  259. CHAN5G(42, 0), CHAN5G(44, 0),
  260. CHAN5G(46, 0), CHAN5G(48, 0),
  261. CHAN5G(52, 0), CHAN5G(56, 0),
  262. CHAN5G(60, 0), CHAN5G(64, 0),
  263. CHAN5G(100, 0), CHAN5G(104, 0),
  264. CHAN5G(108, 0), CHAN5G(112, 0),
  265. CHAN5G(116, 0), CHAN5G(120, 0),
  266. CHAN5G(124, 0), CHAN5G(128, 0),
  267. CHAN5G(132, 0), CHAN5G(136, 0),
  268. CHAN5G(140, 0), CHAN5G(149, 0),
  269. CHAN5G(153, 0), CHAN5G(157, 0),
  270. CHAN5G(161, 0), CHAN5G(165, 0),
  271. CHAN5G(184, 0), CHAN5G(188, 0),
  272. CHAN5G(192, 0), CHAN5G(196, 0),
  273. CHAN5G(200, 0), CHAN5G(204, 0),
  274. CHAN5G(208, 0), CHAN5G(212, 0),
  275. CHAN5G(216, 0),
  276. };
  277. #undef CHAN4G
  278. #undef CHAN5G
  279. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  280. .band = IEEE80211_BAND_5GHZ,
  281. .channels = b43_5ghz_nphy_chantable,
  282. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  283. .bitrates = b43_a_ratetable,
  284. .n_bitrates = b43_a_ratetable_size,
  285. };
  286. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  287. .band = IEEE80211_BAND_5GHZ,
  288. .channels = b43_5ghz_aphy_chantable,
  289. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  290. .bitrates = b43_a_ratetable,
  291. .n_bitrates = b43_a_ratetable_size,
  292. };
  293. static struct ieee80211_supported_band b43_band_2GHz = {
  294. .band = IEEE80211_BAND_2GHZ,
  295. .channels = b43_2ghz_chantable,
  296. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  297. .bitrates = b43_g_ratetable,
  298. .n_bitrates = b43_g_ratetable_size,
  299. };
  300. static void b43_wireless_core_exit(struct b43_wldev *dev);
  301. static int b43_wireless_core_init(struct b43_wldev *dev);
  302. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  303. static int b43_wireless_core_start(struct b43_wldev *dev);
  304. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  305. struct ieee80211_vif *vif,
  306. struct ieee80211_bss_conf *conf,
  307. u32 changed);
  308. static int b43_ratelimit(struct b43_wl *wl)
  309. {
  310. if (!wl || !wl->current_dev)
  311. return 1;
  312. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  313. return 1;
  314. /* We are up and running.
  315. * Ratelimit the messages to avoid DoS over the net. */
  316. return net_ratelimit();
  317. }
  318. void b43info(struct b43_wl *wl, const char *fmt, ...)
  319. {
  320. struct va_format vaf;
  321. va_list args;
  322. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  323. return;
  324. if (!b43_ratelimit(wl))
  325. return;
  326. va_start(args, fmt);
  327. vaf.fmt = fmt;
  328. vaf.va = &args;
  329. printk(KERN_INFO "b43-%s: %pV",
  330. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  331. va_end(args);
  332. }
  333. void b43err(struct b43_wl *wl, const char *fmt, ...)
  334. {
  335. struct va_format vaf;
  336. va_list args;
  337. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  338. return;
  339. if (!b43_ratelimit(wl))
  340. return;
  341. va_start(args, fmt);
  342. vaf.fmt = fmt;
  343. vaf.va = &args;
  344. printk(KERN_ERR "b43-%s ERROR: %pV",
  345. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  346. va_end(args);
  347. }
  348. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  349. {
  350. struct va_format vaf;
  351. va_list args;
  352. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  353. return;
  354. if (!b43_ratelimit(wl))
  355. return;
  356. va_start(args, fmt);
  357. vaf.fmt = fmt;
  358. vaf.va = &args;
  359. printk(KERN_WARNING "b43-%s warning: %pV",
  360. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  361. va_end(args);
  362. }
  363. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  364. {
  365. struct va_format vaf;
  366. va_list args;
  367. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  368. return;
  369. va_start(args, fmt);
  370. vaf.fmt = fmt;
  371. vaf.va = &args;
  372. printk(KERN_DEBUG "b43-%s debug: %pV",
  373. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  374. va_end(args);
  375. }
  376. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  377. {
  378. u32 macctl;
  379. B43_WARN_ON(offset % 4 != 0);
  380. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  381. if (macctl & B43_MACCTL_BE)
  382. val = swab32(val);
  383. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  384. mmiowb();
  385. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  386. }
  387. static inline void b43_shm_control_word(struct b43_wldev *dev,
  388. u16 routing, u16 offset)
  389. {
  390. u32 control;
  391. /* "offset" is the WORD offset. */
  392. control = routing;
  393. control <<= 16;
  394. control |= offset;
  395. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  396. }
  397. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  398. {
  399. u32 ret;
  400. if (routing == B43_SHM_SHARED) {
  401. B43_WARN_ON(offset & 0x0001);
  402. if (offset & 0x0003) {
  403. /* Unaligned access */
  404. b43_shm_control_word(dev, routing, offset >> 2);
  405. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  406. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  407. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  408. goto out;
  409. }
  410. offset >>= 2;
  411. }
  412. b43_shm_control_word(dev, routing, offset);
  413. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  414. out:
  415. return ret;
  416. }
  417. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  418. {
  419. u16 ret;
  420. if (routing == B43_SHM_SHARED) {
  421. B43_WARN_ON(offset & 0x0001);
  422. if (offset & 0x0003) {
  423. /* Unaligned access */
  424. b43_shm_control_word(dev, routing, offset >> 2);
  425. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  426. goto out;
  427. }
  428. offset >>= 2;
  429. }
  430. b43_shm_control_word(dev, routing, offset);
  431. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  432. out:
  433. return ret;
  434. }
  435. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  436. {
  437. if (routing == B43_SHM_SHARED) {
  438. B43_WARN_ON(offset & 0x0001);
  439. if (offset & 0x0003) {
  440. /* Unaligned access */
  441. b43_shm_control_word(dev, routing, offset >> 2);
  442. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  443. value & 0xFFFF);
  444. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  445. b43_write16(dev, B43_MMIO_SHM_DATA,
  446. (value >> 16) & 0xFFFF);
  447. return;
  448. }
  449. offset >>= 2;
  450. }
  451. b43_shm_control_word(dev, routing, offset);
  452. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  453. }
  454. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  455. {
  456. if (routing == B43_SHM_SHARED) {
  457. B43_WARN_ON(offset & 0x0001);
  458. if (offset & 0x0003) {
  459. /* Unaligned access */
  460. b43_shm_control_word(dev, routing, offset >> 2);
  461. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  462. return;
  463. }
  464. offset >>= 2;
  465. }
  466. b43_shm_control_word(dev, routing, offset);
  467. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  468. }
  469. /* Read HostFlags */
  470. u64 b43_hf_read(struct b43_wldev *dev)
  471. {
  472. u64 ret;
  473. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3);
  474. ret <<= 16;
  475. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2);
  476. ret <<= 16;
  477. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1);
  478. return ret;
  479. }
  480. /* Write HostFlags */
  481. void b43_hf_write(struct b43_wldev *dev, u64 value)
  482. {
  483. u16 lo, mi, hi;
  484. lo = (value & 0x00000000FFFFULL);
  485. mi = (value & 0x0000FFFF0000ULL) >> 16;
  486. hi = (value & 0xFFFF00000000ULL) >> 32;
  487. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1, lo);
  488. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2, mi);
  489. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3, hi);
  490. }
  491. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  492. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  493. {
  494. B43_WARN_ON(!dev->fw.opensource);
  495. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  496. }
  497. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  498. {
  499. u32 low, high;
  500. B43_WARN_ON(dev->dev->core_rev < 3);
  501. /* The hardware guarantees us an atomic read, if we
  502. * read the low register first. */
  503. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  504. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  505. *tsf = high;
  506. *tsf <<= 32;
  507. *tsf |= low;
  508. }
  509. static void b43_time_lock(struct b43_wldev *dev)
  510. {
  511. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
  512. /* Commit the write */
  513. b43_read32(dev, B43_MMIO_MACCTL);
  514. }
  515. static void b43_time_unlock(struct b43_wldev *dev)
  516. {
  517. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
  518. /* Commit the write */
  519. b43_read32(dev, B43_MMIO_MACCTL);
  520. }
  521. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  522. {
  523. u32 low, high;
  524. B43_WARN_ON(dev->dev->core_rev < 3);
  525. low = tsf;
  526. high = (tsf >> 32);
  527. /* The hardware guarantees us an atomic write, if we
  528. * write the low register first. */
  529. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  530. mmiowb();
  531. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  532. mmiowb();
  533. }
  534. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  535. {
  536. b43_time_lock(dev);
  537. b43_tsf_write_locked(dev, tsf);
  538. b43_time_unlock(dev);
  539. }
  540. static
  541. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  542. {
  543. static const u8 zero_addr[ETH_ALEN] = { 0 };
  544. u16 data;
  545. if (!mac)
  546. mac = zero_addr;
  547. offset |= 0x0020;
  548. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  549. data = mac[0];
  550. data |= mac[1] << 8;
  551. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  552. data = mac[2];
  553. data |= mac[3] << 8;
  554. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  555. data = mac[4];
  556. data |= mac[5] << 8;
  557. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  558. }
  559. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  560. {
  561. const u8 *mac;
  562. const u8 *bssid;
  563. u8 mac_bssid[ETH_ALEN * 2];
  564. int i;
  565. u32 tmp;
  566. bssid = dev->wl->bssid;
  567. mac = dev->wl->mac_addr;
  568. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  569. memcpy(mac_bssid, mac, ETH_ALEN);
  570. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  571. /* Write our MAC address and BSSID to template ram */
  572. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  573. tmp = (u32) (mac_bssid[i + 0]);
  574. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  575. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  576. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  577. b43_ram_write(dev, 0x20 + i, tmp);
  578. }
  579. }
  580. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  581. {
  582. b43_write_mac_bssid_templates(dev);
  583. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  584. }
  585. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  586. {
  587. /* slot_time is in usec. */
  588. /* This test used to exit for all but a G PHY. */
  589. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  590. return;
  591. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  592. /* Shared memory location 0x0010 is the slot time and should be
  593. * set to slot_time; however, this register is initially 0 and changing
  594. * the value adversely affects the transmit rate for BCM4311
  595. * devices. Until this behavior is unterstood, delete this step
  596. *
  597. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  598. */
  599. }
  600. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  601. {
  602. b43_set_slot_time(dev, 9);
  603. }
  604. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  605. {
  606. b43_set_slot_time(dev, 20);
  607. }
  608. /* DummyTransmission function, as documented on
  609. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  610. */
  611. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  612. {
  613. struct b43_phy *phy = &dev->phy;
  614. unsigned int i, max_loop;
  615. u16 value;
  616. u32 buffer[5] = {
  617. 0x00000000,
  618. 0x00D40000,
  619. 0x00000000,
  620. 0x01000000,
  621. 0x00000000,
  622. };
  623. if (ofdm) {
  624. max_loop = 0x1E;
  625. buffer[0] = 0x000201CC;
  626. } else {
  627. max_loop = 0xFA;
  628. buffer[0] = 0x000B846E;
  629. }
  630. for (i = 0; i < 5; i++)
  631. b43_ram_write(dev, i * 4, buffer[i]);
  632. b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
  633. if (dev->dev->core_rev < 11)
  634. b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
  635. else
  636. b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
  637. value = (ofdm ? 0x41 : 0x40);
  638. b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
  639. if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
  640. phy->type == B43_PHYTYPE_LCN)
  641. b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
  642. b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
  643. b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
  644. b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
  645. b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
  646. b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
  647. b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
  648. if (!pa_on && phy->type == B43_PHYTYPE_N)
  649. ; /*b43_nphy_pa_override(dev, false) */
  650. switch (phy->type) {
  651. case B43_PHYTYPE_N:
  652. case B43_PHYTYPE_LCN:
  653. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
  654. break;
  655. case B43_PHYTYPE_LP:
  656. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
  657. break;
  658. default:
  659. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
  660. }
  661. b43_read16(dev, B43_MMIO_TXE0_AUX);
  662. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  663. b43_radio_write16(dev, 0x0051, 0x0017);
  664. for (i = 0x00; i < max_loop; i++) {
  665. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  666. if (value & 0x0080)
  667. break;
  668. udelay(10);
  669. }
  670. for (i = 0x00; i < 0x0A; i++) {
  671. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  672. if (value & 0x0400)
  673. break;
  674. udelay(10);
  675. }
  676. for (i = 0x00; i < 0x19; i++) {
  677. value = b43_read16(dev, B43_MMIO_IFSSTAT);
  678. if (!(value & 0x0100))
  679. break;
  680. udelay(10);
  681. }
  682. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  683. b43_radio_write16(dev, 0x0051, 0x0037);
  684. }
  685. static void key_write(struct b43_wldev *dev,
  686. u8 index, u8 algorithm, const u8 *key)
  687. {
  688. unsigned int i;
  689. u32 offset;
  690. u16 value;
  691. u16 kidx;
  692. /* Key index/algo block */
  693. kidx = b43_kidx_to_fw(dev, index);
  694. value = ((kidx << 4) | algorithm);
  695. b43_shm_write16(dev, B43_SHM_SHARED,
  696. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  697. /* Write the key to the Key Table Pointer offset */
  698. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  699. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  700. value = key[i];
  701. value |= (u16) (key[i + 1]) << 8;
  702. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  703. }
  704. }
  705. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  706. {
  707. u32 addrtmp[2] = { 0, 0, };
  708. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  709. if (b43_new_kidx_api(dev))
  710. pairwise_keys_start = B43_NR_GROUP_KEYS;
  711. B43_WARN_ON(index < pairwise_keys_start);
  712. /* We have four default TX keys and possibly four default RX keys.
  713. * Physical mac 0 is mapped to physical key 4 or 8, depending
  714. * on the firmware version.
  715. * So we must adjust the index here.
  716. */
  717. index -= pairwise_keys_start;
  718. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  719. if (addr) {
  720. addrtmp[0] = addr[0];
  721. addrtmp[0] |= ((u32) (addr[1]) << 8);
  722. addrtmp[0] |= ((u32) (addr[2]) << 16);
  723. addrtmp[0] |= ((u32) (addr[3]) << 24);
  724. addrtmp[1] = addr[4];
  725. addrtmp[1] |= ((u32) (addr[5]) << 8);
  726. }
  727. /* Receive match transmitter address (RCMTA) mechanism */
  728. b43_shm_write32(dev, B43_SHM_RCMTA,
  729. (index * 2) + 0, addrtmp[0]);
  730. b43_shm_write16(dev, B43_SHM_RCMTA,
  731. (index * 2) + 1, addrtmp[1]);
  732. }
  733. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  734. * When a packet is received, the iv32 is checked.
  735. * - if it doesn't the packet is returned without modification (and software
  736. * decryption can be done). That's what happen when iv16 wrap.
  737. * - if it does, the rc4 key is computed, and decryption is tried.
  738. * Either it will success and B43_RX_MAC_DEC is returned,
  739. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  740. * and the packet is not usable (it got modified by the ucode).
  741. * So in order to never have B43_RX_MAC_DECERR, we should provide
  742. * a iv32 and phase1key that match. Because we drop packets in case of
  743. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  744. * packets will be lost without higher layer knowing (ie no resync possible
  745. * until next wrap).
  746. *
  747. * NOTE : this should support 50 key like RCMTA because
  748. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  749. */
  750. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  751. u16 *phase1key)
  752. {
  753. unsigned int i;
  754. u32 offset;
  755. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  756. if (!modparam_hwtkip)
  757. return;
  758. if (b43_new_kidx_api(dev))
  759. pairwise_keys_start = B43_NR_GROUP_KEYS;
  760. B43_WARN_ON(index < pairwise_keys_start);
  761. /* We have four default TX keys and possibly four default RX keys.
  762. * Physical mac 0 is mapped to physical key 4 or 8, depending
  763. * on the firmware version.
  764. * So we must adjust the index here.
  765. */
  766. index -= pairwise_keys_start;
  767. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  768. if (b43_debug(dev, B43_DBG_KEYS)) {
  769. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  770. index, iv32);
  771. }
  772. /* Write the key to the RX tkip shared mem */
  773. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  774. for (i = 0; i < 10; i += 2) {
  775. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  776. phase1key ? phase1key[i / 2] : 0);
  777. }
  778. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  779. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  780. }
  781. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  782. struct ieee80211_vif *vif,
  783. struct ieee80211_key_conf *keyconf,
  784. struct ieee80211_sta *sta,
  785. u32 iv32, u16 *phase1key)
  786. {
  787. struct b43_wl *wl = hw_to_b43_wl(hw);
  788. struct b43_wldev *dev;
  789. int index = keyconf->hw_key_idx;
  790. if (B43_WARN_ON(!modparam_hwtkip))
  791. return;
  792. /* This is only called from the RX path through mac80211, where
  793. * our mutex is already locked. */
  794. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  795. dev = wl->current_dev;
  796. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  797. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  798. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  799. /* only pairwise TKIP keys are supported right now */
  800. if (WARN_ON(!sta))
  801. return;
  802. keymac_write(dev, index, sta->addr);
  803. }
  804. static void do_key_write(struct b43_wldev *dev,
  805. u8 index, u8 algorithm,
  806. const u8 *key, size_t key_len, const u8 *mac_addr)
  807. {
  808. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  809. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  810. if (b43_new_kidx_api(dev))
  811. pairwise_keys_start = B43_NR_GROUP_KEYS;
  812. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  813. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  814. if (index >= pairwise_keys_start)
  815. keymac_write(dev, index, NULL); /* First zero out mac. */
  816. if (algorithm == B43_SEC_ALGO_TKIP) {
  817. /*
  818. * We should provide an initial iv32, phase1key pair.
  819. * We could start with iv32=0 and compute the corresponding
  820. * phase1key, but this means calling ieee80211_get_tkip_key
  821. * with a fake skb (or export other tkip function).
  822. * Because we are lazy we hope iv32 won't start with
  823. * 0xffffffff and let's b43_op_update_tkip_key provide a
  824. * correct pair.
  825. */
  826. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  827. } else if (index >= pairwise_keys_start) /* clear it */
  828. rx_tkip_phase1_write(dev, index, 0, NULL);
  829. if (key)
  830. memcpy(buf, key, key_len);
  831. key_write(dev, index, algorithm, buf);
  832. if (index >= pairwise_keys_start)
  833. keymac_write(dev, index, mac_addr);
  834. dev->key[index].algorithm = algorithm;
  835. }
  836. static int b43_key_write(struct b43_wldev *dev,
  837. int index, u8 algorithm,
  838. const u8 *key, size_t key_len,
  839. const u8 *mac_addr,
  840. struct ieee80211_key_conf *keyconf)
  841. {
  842. int i;
  843. int pairwise_keys_start;
  844. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  845. * - Temporal Encryption Key (128 bits)
  846. * - Temporal Authenticator Tx MIC Key (64 bits)
  847. * - Temporal Authenticator Rx MIC Key (64 bits)
  848. *
  849. * Hardware only store TEK
  850. */
  851. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  852. key_len = 16;
  853. if (key_len > B43_SEC_KEYSIZE)
  854. return -EINVAL;
  855. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  856. /* Check that we don't already have this key. */
  857. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  858. }
  859. if (index < 0) {
  860. /* Pairwise key. Get an empty slot for the key. */
  861. if (b43_new_kidx_api(dev))
  862. pairwise_keys_start = B43_NR_GROUP_KEYS;
  863. else
  864. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  865. for (i = pairwise_keys_start;
  866. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  867. i++) {
  868. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  869. if (!dev->key[i].keyconf) {
  870. /* found empty */
  871. index = i;
  872. break;
  873. }
  874. }
  875. if (index < 0) {
  876. b43warn(dev->wl, "Out of hardware key memory\n");
  877. return -ENOSPC;
  878. }
  879. } else
  880. B43_WARN_ON(index > 3);
  881. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  882. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  883. /* Default RX key */
  884. B43_WARN_ON(mac_addr);
  885. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  886. }
  887. keyconf->hw_key_idx = index;
  888. dev->key[index].keyconf = keyconf;
  889. return 0;
  890. }
  891. static int b43_key_clear(struct b43_wldev *dev, int index)
  892. {
  893. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  894. return -EINVAL;
  895. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  896. NULL, B43_SEC_KEYSIZE, NULL);
  897. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  898. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  899. NULL, B43_SEC_KEYSIZE, NULL);
  900. }
  901. dev->key[index].keyconf = NULL;
  902. return 0;
  903. }
  904. static void b43_clear_keys(struct b43_wldev *dev)
  905. {
  906. int i, count;
  907. if (b43_new_kidx_api(dev))
  908. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  909. else
  910. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  911. for (i = 0; i < count; i++)
  912. b43_key_clear(dev, i);
  913. }
  914. static void b43_dump_keymemory(struct b43_wldev *dev)
  915. {
  916. unsigned int i, index, count, offset, pairwise_keys_start;
  917. u8 mac[ETH_ALEN];
  918. u16 algo;
  919. u32 rcmta0;
  920. u16 rcmta1;
  921. u64 hf;
  922. struct b43_key *key;
  923. if (!b43_debug(dev, B43_DBG_KEYS))
  924. return;
  925. hf = b43_hf_read(dev);
  926. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  927. !!(hf & B43_HF_USEDEFKEYS));
  928. if (b43_new_kidx_api(dev)) {
  929. pairwise_keys_start = B43_NR_GROUP_KEYS;
  930. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  931. } else {
  932. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  933. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  934. }
  935. for (index = 0; index < count; index++) {
  936. key = &(dev->key[index]);
  937. printk(KERN_DEBUG "Key slot %02u: %s",
  938. index, (key->keyconf == NULL) ? " " : "*");
  939. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  940. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  941. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  942. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  943. }
  944. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  945. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  946. printk(" Algo: %04X/%02X", algo, key->algorithm);
  947. if (index >= pairwise_keys_start) {
  948. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  949. printk(" TKIP: ");
  950. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  951. for (i = 0; i < 14; i += 2) {
  952. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  953. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  954. }
  955. }
  956. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  957. ((index - pairwise_keys_start) * 2) + 0);
  958. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  959. ((index - pairwise_keys_start) * 2) + 1);
  960. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  961. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  962. printk(" MAC: %pM", mac);
  963. } else
  964. printk(" DEFAULT KEY");
  965. printk("\n");
  966. }
  967. }
  968. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  969. {
  970. u32 macctl;
  971. u16 ucstat;
  972. bool hwps;
  973. bool awake;
  974. int i;
  975. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  976. (ps_flags & B43_PS_DISABLED));
  977. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  978. if (ps_flags & B43_PS_ENABLED) {
  979. hwps = true;
  980. } else if (ps_flags & B43_PS_DISABLED) {
  981. hwps = false;
  982. } else {
  983. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  984. // and thus is not an AP and we are associated, set bit 25
  985. }
  986. if (ps_flags & B43_PS_AWAKE) {
  987. awake = true;
  988. } else if (ps_flags & B43_PS_ASLEEP) {
  989. awake = false;
  990. } else {
  991. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  992. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  993. // successful, set bit26
  994. }
  995. /* FIXME: For now we force awake-on and hwps-off */
  996. hwps = false;
  997. awake = true;
  998. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  999. if (hwps)
  1000. macctl |= B43_MACCTL_HWPS;
  1001. else
  1002. macctl &= ~B43_MACCTL_HWPS;
  1003. if (awake)
  1004. macctl |= B43_MACCTL_AWAKE;
  1005. else
  1006. macctl &= ~B43_MACCTL_AWAKE;
  1007. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1008. /* Commit write */
  1009. b43_read32(dev, B43_MMIO_MACCTL);
  1010. if (awake && dev->dev->core_rev >= 5) {
  1011. /* Wait for the microcode to wake up. */
  1012. for (i = 0; i < 100; i++) {
  1013. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  1014. B43_SHM_SH_UCODESTAT);
  1015. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  1016. break;
  1017. udelay(10);
  1018. }
  1019. }
  1020. }
  1021. #ifdef CONFIG_B43_BCMA
  1022. static void b43_bcma_phy_reset(struct b43_wldev *dev)
  1023. {
  1024. u32 flags;
  1025. /* Put PHY into reset */
  1026. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1027. flags |= B43_BCMA_IOCTL_PHY_RESET;
  1028. flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
  1029. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1030. udelay(2);
  1031. b43_phy_take_out_of_reset(dev);
  1032. }
  1033. static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1034. {
  1035. u32 req = B43_BCMA_CLKCTLST_80211_PLL_REQ |
  1036. B43_BCMA_CLKCTLST_PHY_PLL_REQ;
  1037. u32 status = B43_BCMA_CLKCTLST_80211_PLL_ST |
  1038. B43_BCMA_CLKCTLST_PHY_PLL_ST;
  1039. u32 flags;
  1040. flags = B43_BCMA_IOCTL_PHY_CLKEN;
  1041. if (gmode)
  1042. flags |= B43_BCMA_IOCTL_GMODE;
  1043. b43_device_enable(dev, flags);
  1044. bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
  1045. b43_bcma_phy_reset(dev);
  1046. bcma_core_pll_ctl(dev->dev->bdev, req, status, true);
  1047. }
  1048. #endif
  1049. #ifdef CONFIG_B43_SSB
  1050. static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1051. {
  1052. u32 flags = 0;
  1053. if (gmode)
  1054. flags |= B43_TMSLOW_GMODE;
  1055. flags |= B43_TMSLOW_PHYCLKEN;
  1056. flags |= B43_TMSLOW_PHYRESET;
  1057. if (dev->phy.type == B43_PHYTYPE_N)
  1058. flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
  1059. b43_device_enable(dev, flags);
  1060. msleep(2); /* Wait for the PLL to turn on. */
  1061. b43_phy_take_out_of_reset(dev);
  1062. }
  1063. #endif
  1064. void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1065. {
  1066. u32 macctl;
  1067. switch (dev->dev->bus_type) {
  1068. #ifdef CONFIG_B43_BCMA
  1069. case B43_BUS_BCMA:
  1070. b43_bcma_wireless_core_reset(dev, gmode);
  1071. break;
  1072. #endif
  1073. #ifdef CONFIG_B43_SSB
  1074. case B43_BUS_SSB:
  1075. b43_ssb_wireless_core_reset(dev, gmode);
  1076. break;
  1077. #endif
  1078. }
  1079. /* Turn Analog ON, but only if we already know the PHY-type.
  1080. * This protects against very early setup where we don't know the
  1081. * PHY-type, yet. wireless_core_reset will be called once again later,
  1082. * when we know the PHY-type. */
  1083. if (dev->phy.ops)
  1084. dev->phy.ops->switch_analog(dev, 1);
  1085. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1086. macctl &= ~B43_MACCTL_GMODE;
  1087. if (gmode)
  1088. macctl |= B43_MACCTL_GMODE;
  1089. macctl |= B43_MACCTL_IHR_ENABLED;
  1090. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1091. }
  1092. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1093. {
  1094. u32 v0, v1;
  1095. u16 tmp;
  1096. struct b43_txstatus stat;
  1097. while (1) {
  1098. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1099. if (!(v0 & 0x00000001))
  1100. break;
  1101. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1102. stat.cookie = (v0 >> 16);
  1103. stat.seq = (v1 & 0x0000FFFF);
  1104. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1105. tmp = (v0 & 0x0000FFFF);
  1106. stat.frame_count = ((tmp & 0xF000) >> 12);
  1107. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1108. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1109. stat.pm_indicated = !!(tmp & 0x0080);
  1110. stat.intermediate = !!(tmp & 0x0040);
  1111. stat.for_ampdu = !!(tmp & 0x0020);
  1112. stat.acked = !!(tmp & 0x0002);
  1113. b43_handle_txstatus(dev, &stat);
  1114. }
  1115. }
  1116. static void drain_txstatus_queue(struct b43_wldev *dev)
  1117. {
  1118. u32 dummy;
  1119. if (dev->dev->core_rev < 5)
  1120. return;
  1121. /* Read all entries from the microcode TXstatus FIFO
  1122. * and throw them away.
  1123. */
  1124. while (1) {
  1125. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1126. if (!(dummy & 0x00000001))
  1127. break;
  1128. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1129. }
  1130. }
  1131. static u32 b43_jssi_read(struct b43_wldev *dev)
  1132. {
  1133. u32 val = 0;
  1134. val = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1);
  1135. val <<= 16;
  1136. val |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0);
  1137. return val;
  1138. }
  1139. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1140. {
  1141. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0,
  1142. (jssi & 0x0000FFFF));
  1143. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1,
  1144. (jssi & 0xFFFF0000) >> 16);
  1145. }
  1146. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1147. {
  1148. b43_jssi_write(dev, 0x7F7F7F7F);
  1149. b43_write32(dev, B43_MMIO_MACCMD,
  1150. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1151. }
  1152. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1153. {
  1154. /* Top half of Link Quality calculation. */
  1155. if (dev->phy.type != B43_PHYTYPE_G)
  1156. return;
  1157. if (dev->noisecalc.calculation_running)
  1158. return;
  1159. dev->noisecalc.calculation_running = true;
  1160. dev->noisecalc.nr_samples = 0;
  1161. b43_generate_noise_sample(dev);
  1162. }
  1163. static void handle_irq_noise(struct b43_wldev *dev)
  1164. {
  1165. struct b43_phy_g *phy = dev->phy.g;
  1166. u16 tmp;
  1167. u8 noise[4];
  1168. u8 i, j;
  1169. s32 average;
  1170. /* Bottom half of Link Quality calculation. */
  1171. if (dev->phy.type != B43_PHYTYPE_G)
  1172. return;
  1173. /* Possible race condition: It might be possible that the user
  1174. * changed to a different channel in the meantime since we
  1175. * started the calculation. We ignore that fact, since it's
  1176. * not really that much of a problem. The background noise is
  1177. * an estimation only anyway. Slightly wrong results will get damped
  1178. * by the averaging of the 8 sample rounds. Additionally the
  1179. * value is shortlived. So it will be replaced by the next noise
  1180. * calculation round soon. */
  1181. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1182. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1183. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1184. noise[2] == 0x7F || noise[3] == 0x7F)
  1185. goto generate_new;
  1186. /* Get the noise samples. */
  1187. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1188. i = dev->noisecalc.nr_samples;
  1189. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1190. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1191. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1192. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1193. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1194. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1195. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1196. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1197. dev->noisecalc.nr_samples++;
  1198. if (dev->noisecalc.nr_samples == 8) {
  1199. /* Calculate the Link Quality by the noise samples. */
  1200. average = 0;
  1201. for (i = 0; i < 8; i++) {
  1202. for (j = 0; j < 4; j++)
  1203. average += dev->noisecalc.samples[i][j];
  1204. }
  1205. average /= (8 * 4);
  1206. average *= 125;
  1207. average += 64;
  1208. average /= 128;
  1209. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1210. tmp = (tmp / 128) & 0x1F;
  1211. if (tmp >= 8)
  1212. average += 2;
  1213. else
  1214. average -= 25;
  1215. if (tmp == 8)
  1216. average -= 72;
  1217. else
  1218. average -= 48;
  1219. dev->stats.link_noise = average;
  1220. dev->noisecalc.calculation_running = false;
  1221. return;
  1222. }
  1223. generate_new:
  1224. b43_generate_noise_sample(dev);
  1225. }
  1226. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1227. {
  1228. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1229. ///TODO: PS TBTT
  1230. } else {
  1231. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1232. b43_power_saving_ctl_bits(dev, 0);
  1233. }
  1234. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1235. dev->dfq_valid = true;
  1236. }
  1237. static void handle_irq_atim_end(struct b43_wldev *dev)
  1238. {
  1239. if (dev->dfq_valid) {
  1240. b43_write32(dev, B43_MMIO_MACCMD,
  1241. b43_read32(dev, B43_MMIO_MACCMD)
  1242. | B43_MACCMD_DFQ_VALID);
  1243. dev->dfq_valid = false;
  1244. }
  1245. }
  1246. static void handle_irq_pmq(struct b43_wldev *dev)
  1247. {
  1248. u32 tmp;
  1249. //TODO: AP mode.
  1250. while (1) {
  1251. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1252. if (!(tmp & 0x00000008))
  1253. break;
  1254. }
  1255. /* 16bit write is odd, but correct. */
  1256. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1257. }
  1258. static void b43_write_template_common(struct b43_wldev *dev,
  1259. const u8 *data, u16 size,
  1260. u16 ram_offset,
  1261. u16 shm_size_offset, u8 rate)
  1262. {
  1263. u32 i, tmp;
  1264. struct b43_plcp_hdr4 plcp;
  1265. plcp.data = 0;
  1266. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1267. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1268. ram_offset += sizeof(u32);
  1269. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1270. * So leave the first two bytes of the next write blank.
  1271. */
  1272. tmp = (u32) (data[0]) << 16;
  1273. tmp |= (u32) (data[1]) << 24;
  1274. b43_ram_write(dev, ram_offset, tmp);
  1275. ram_offset += sizeof(u32);
  1276. for (i = 2; i < size; i += sizeof(u32)) {
  1277. tmp = (u32) (data[i + 0]);
  1278. if (i + 1 < size)
  1279. tmp |= (u32) (data[i + 1]) << 8;
  1280. if (i + 2 < size)
  1281. tmp |= (u32) (data[i + 2]) << 16;
  1282. if (i + 3 < size)
  1283. tmp |= (u32) (data[i + 3]) << 24;
  1284. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1285. }
  1286. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1287. size + sizeof(struct b43_plcp_hdr6));
  1288. }
  1289. /* Check if the use of the antenna that ieee80211 told us to
  1290. * use is possible. This will fall back to DEFAULT.
  1291. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1292. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1293. u8 antenna_nr)
  1294. {
  1295. u8 antenna_mask;
  1296. if (antenna_nr == 0) {
  1297. /* Zero means "use default antenna". That's always OK. */
  1298. return 0;
  1299. }
  1300. /* Get the mask of available antennas. */
  1301. if (dev->phy.gmode)
  1302. antenna_mask = dev->dev->bus_sprom->ant_available_bg;
  1303. else
  1304. antenna_mask = dev->dev->bus_sprom->ant_available_a;
  1305. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1306. /* This antenna is not available. Fall back to default. */
  1307. return 0;
  1308. }
  1309. return antenna_nr;
  1310. }
  1311. /* Convert a b43 antenna number value to the PHY TX control value. */
  1312. static u16 b43_antenna_to_phyctl(int antenna)
  1313. {
  1314. switch (antenna) {
  1315. case B43_ANTENNA0:
  1316. return B43_TXH_PHY_ANT0;
  1317. case B43_ANTENNA1:
  1318. return B43_TXH_PHY_ANT1;
  1319. case B43_ANTENNA2:
  1320. return B43_TXH_PHY_ANT2;
  1321. case B43_ANTENNA3:
  1322. return B43_TXH_PHY_ANT3;
  1323. case B43_ANTENNA_AUTO0:
  1324. case B43_ANTENNA_AUTO1:
  1325. return B43_TXH_PHY_ANT01AUTO;
  1326. }
  1327. B43_WARN_ON(1);
  1328. return 0;
  1329. }
  1330. static void b43_write_beacon_template(struct b43_wldev *dev,
  1331. u16 ram_offset,
  1332. u16 shm_size_offset)
  1333. {
  1334. unsigned int i, len, variable_len;
  1335. const struct ieee80211_mgmt *bcn;
  1336. const u8 *ie;
  1337. bool tim_found = false;
  1338. unsigned int rate;
  1339. u16 ctl;
  1340. int antenna;
  1341. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1342. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1343. len = min_t(size_t, dev->wl->current_beacon->len,
  1344. 0x200 - sizeof(struct b43_plcp_hdr6));
  1345. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1346. b43_write_template_common(dev, (const u8 *)bcn,
  1347. len, ram_offset, shm_size_offset, rate);
  1348. /* Write the PHY TX control parameters. */
  1349. antenna = B43_ANTENNA_DEFAULT;
  1350. antenna = b43_antenna_to_phyctl(antenna);
  1351. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1352. /* We can't send beacons with short preamble. Would get PHY errors. */
  1353. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1354. ctl &= ~B43_TXH_PHY_ANT;
  1355. ctl &= ~B43_TXH_PHY_ENC;
  1356. ctl |= antenna;
  1357. if (b43_is_cck_rate(rate))
  1358. ctl |= B43_TXH_PHY_ENC_CCK;
  1359. else
  1360. ctl |= B43_TXH_PHY_ENC_OFDM;
  1361. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1362. /* Find the position of the TIM and the DTIM_period value
  1363. * and write them to SHM. */
  1364. ie = bcn->u.beacon.variable;
  1365. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1366. for (i = 0; i < variable_len - 2; ) {
  1367. uint8_t ie_id, ie_len;
  1368. ie_id = ie[i];
  1369. ie_len = ie[i + 1];
  1370. if (ie_id == 5) {
  1371. u16 tim_position;
  1372. u16 dtim_period;
  1373. /* This is the TIM Information Element */
  1374. /* Check whether the ie_len is in the beacon data range. */
  1375. if (variable_len < ie_len + 2 + i)
  1376. break;
  1377. /* A valid TIM is at least 4 bytes long. */
  1378. if (ie_len < 4)
  1379. break;
  1380. tim_found = true;
  1381. tim_position = sizeof(struct b43_plcp_hdr6);
  1382. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1383. tim_position += i;
  1384. dtim_period = ie[i + 3];
  1385. b43_shm_write16(dev, B43_SHM_SHARED,
  1386. B43_SHM_SH_TIMBPOS, tim_position);
  1387. b43_shm_write16(dev, B43_SHM_SHARED,
  1388. B43_SHM_SH_DTIMPER, dtim_period);
  1389. break;
  1390. }
  1391. i += ie_len + 2;
  1392. }
  1393. if (!tim_found) {
  1394. /*
  1395. * If ucode wants to modify TIM do it behind the beacon, this
  1396. * will happen, for example, when doing mesh networking.
  1397. */
  1398. b43_shm_write16(dev, B43_SHM_SHARED,
  1399. B43_SHM_SH_TIMBPOS,
  1400. len + sizeof(struct b43_plcp_hdr6));
  1401. b43_shm_write16(dev, B43_SHM_SHARED,
  1402. B43_SHM_SH_DTIMPER, 0);
  1403. }
  1404. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1405. }
  1406. static void b43_upload_beacon0(struct b43_wldev *dev)
  1407. {
  1408. struct b43_wl *wl = dev->wl;
  1409. if (wl->beacon0_uploaded)
  1410. return;
  1411. b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE0, B43_SHM_SH_BTL0);
  1412. wl->beacon0_uploaded = true;
  1413. }
  1414. static void b43_upload_beacon1(struct b43_wldev *dev)
  1415. {
  1416. struct b43_wl *wl = dev->wl;
  1417. if (wl->beacon1_uploaded)
  1418. return;
  1419. b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE1, B43_SHM_SH_BTL1);
  1420. wl->beacon1_uploaded = true;
  1421. }
  1422. static void handle_irq_beacon(struct b43_wldev *dev)
  1423. {
  1424. struct b43_wl *wl = dev->wl;
  1425. u32 cmd, beacon0_valid, beacon1_valid;
  1426. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1427. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
  1428. !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  1429. return;
  1430. /* This is the bottom half of the asynchronous beacon update. */
  1431. /* Ignore interrupt in the future. */
  1432. dev->irq_mask &= ~B43_IRQ_BEACON;
  1433. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1434. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1435. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1436. /* Schedule interrupt manually, if busy. */
  1437. if (beacon0_valid && beacon1_valid) {
  1438. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1439. dev->irq_mask |= B43_IRQ_BEACON;
  1440. return;
  1441. }
  1442. if (unlikely(wl->beacon_templates_virgin)) {
  1443. /* We never uploaded a beacon before.
  1444. * Upload both templates now, but only mark one valid. */
  1445. wl->beacon_templates_virgin = false;
  1446. b43_upload_beacon0(dev);
  1447. b43_upload_beacon1(dev);
  1448. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1449. cmd |= B43_MACCMD_BEACON0_VALID;
  1450. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1451. } else {
  1452. if (!beacon0_valid) {
  1453. b43_upload_beacon0(dev);
  1454. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1455. cmd |= B43_MACCMD_BEACON0_VALID;
  1456. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1457. } else if (!beacon1_valid) {
  1458. b43_upload_beacon1(dev);
  1459. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1460. cmd |= B43_MACCMD_BEACON1_VALID;
  1461. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1462. }
  1463. }
  1464. }
  1465. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1466. {
  1467. u32 old_irq_mask = dev->irq_mask;
  1468. /* update beacon right away or defer to irq */
  1469. handle_irq_beacon(dev);
  1470. if (old_irq_mask != dev->irq_mask) {
  1471. /* The handler updated the IRQ mask. */
  1472. B43_WARN_ON(!dev->irq_mask);
  1473. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1474. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1475. } else {
  1476. /* Device interrupts are currently disabled. That means
  1477. * we just ran the hardirq handler and scheduled the
  1478. * IRQ thread. The thread will write the IRQ mask when
  1479. * it finished, so there's nothing to do here. Writing
  1480. * the mask _here_ would incorrectly re-enable IRQs. */
  1481. }
  1482. }
  1483. }
  1484. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1485. {
  1486. struct b43_wl *wl = container_of(work, struct b43_wl,
  1487. beacon_update_trigger);
  1488. struct b43_wldev *dev;
  1489. mutex_lock(&wl->mutex);
  1490. dev = wl->current_dev;
  1491. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1492. if (b43_bus_host_is_sdio(dev->dev)) {
  1493. /* wl->mutex is enough. */
  1494. b43_do_beacon_update_trigger_work(dev);
  1495. mmiowb();
  1496. } else {
  1497. spin_lock_irq(&wl->hardirq_lock);
  1498. b43_do_beacon_update_trigger_work(dev);
  1499. mmiowb();
  1500. spin_unlock_irq(&wl->hardirq_lock);
  1501. }
  1502. }
  1503. mutex_unlock(&wl->mutex);
  1504. }
  1505. /* Asynchronously update the packet templates in template RAM.
  1506. * Locking: Requires wl->mutex to be locked. */
  1507. static void b43_update_templates(struct b43_wl *wl)
  1508. {
  1509. struct sk_buff *beacon;
  1510. /* This is the top half of the ansynchronous beacon update.
  1511. * The bottom half is the beacon IRQ.
  1512. * Beacon update must be asynchronous to avoid sending an
  1513. * invalid beacon. This can happen for example, if the firmware
  1514. * transmits a beacon while we are updating it. */
  1515. /* We could modify the existing beacon and set the aid bit in
  1516. * the TIM field, but that would probably require resizing and
  1517. * moving of data within the beacon template.
  1518. * Simply request a new beacon and let mac80211 do the hard work. */
  1519. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1520. if (unlikely(!beacon))
  1521. return;
  1522. if (wl->current_beacon)
  1523. dev_kfree_skb_any(wl->current_beacon);
  1524. wl->current_beacon = beacon;
  1525. wl->beacon0_uploaded = false;
  1526. wl->beacon1_uploaded = false;
  1527. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1528. }
  1529. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1530. {
  1531. b43_time_lock(dev);
  1532. if (dev->dev->core_rev >= 3) {
  1533. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1534. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1535. } else {
  1536. b43_write16(dev, 0x606, (beacon_int >> 6));
  1537. b43_write16(dev, 0x610, beacon_int);
  1538. }
  1539. b43_time_unlock(dev);
  1540. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1541. }
  1542. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1543. {
  1544. u16 reason;
  1545. /* Read the register that contains the reason code for the panic. */
  1546. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1547. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1548. switch (reason) {
  1549. default:
  1550. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1551. /* fallthrough */
  1552. case B43_FWPANIC_DIE:
  1553. /* Do not restart the controller or firmware.
  1554. * The device is nonfunctional from now on.
  1555. * Restarting would result in this panic to trigger again,
  1556. * so we avoid that recursion. */
  1557. break;
  1558. case B43_FWPANIC_RESTART:
  1559. b43_controller_restart(dev, "Microcode panic");
  1560. break;
  1561. }
  1562. }
  1563. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1564. {
  1565. unsigned int i, cnt;
  1566. u16 reason, marker_id, marker_line;
  1567. __le16 *buf;
  1568. /* The proprietary firmware doesn't have this IRQ. */
  1569. if (!dev->fw.opensource)
  1570. return;
  1571. /* Read the register that contains the reason code for this IRQ. */
  1572. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1573. switch (reason) {
  1574. case B43_DEBUGIRQ_PANIC:
  1575. b43_handle_firmware_panic(dev);
  1576. break;
  1577. case B43_DEBUGIRQ_DUMP_SHM:
  1578. if (!B43_DEBUG)
  1579. break; /* Only with driver debugging enabled. */
  1580. buf = kmalloc(4096, GFP_ATOMIC);
  1581. if (!buf) {
  1582. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1583. goto out;
  1584. }
  1585. for (i = 0; i < 4096; i += 2) {
  1586. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1587. buf[i / 2] = cpu_to_le16(tmp);
  1588. }
  1589. b43info(dev->wl, "Shared memory dump:\n");
  1590. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1591. 16, 2, buf, 4096, 1);
  1592. kfree(buf);
  1593. break;
  1594. case B43_DEBUGIRQ_DUMP_REGS:
  1595. if (!B43_DEBUG)
  1596. break; /* Only with driver debugging enabled. */
  1597. b43info(dev->wl, "Microcode register dump:\n");
  1598. for (i = 0, cnt = 0; i < 64; i++) {
  1599. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1600. if (cnt == 0)
  1601. printk(KERN_INFO);
  1602. printk("r%02u: 0x%04X ", i, tmp);
  1603. cnt++;
  1604. if (cnt == 6) {
  1605. printk("\n");
  1606. cnt = 0;
  1607. }
  1608. }
  1609. printk("\n");
  1610. break;
  1611. case B43_DEBUGIRQ_MARKER:
  1612. if (!B43_DEBUG)
  1613. break; /* Only with driver debugging enabled. */
  1614. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1615. B43_MARKER_ID_REG);
  1616. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1617. B43_MARKER_LINE_REG);
  1618. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1619. "at line number %u\n",
  1620. marker_id, marker_line);
  1621. break;
  1622. default:
  1623. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1624. reason);
  1625. }
  1626. out:
  1627. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1628. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1629. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1630. }
  1631. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1632. {
  1633. u32 reason;
  1634. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1635. u32 merged_dma_reason = 0;
  1636. int i;
  1637. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1638. return;
  1639. reason = dev->irq_reason;
  1640. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1641. dma_reason[i] = dev->dma_reason[i];
  1642. merged_dma_reason |= dma_reason[i];
  1643. }
  1644. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1645. b43err(dev->wl, "MAC transmission error\n");
  1646. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1647. b43err(dev->wl, "PHY transmission error\n");
  1648. rmb();
  1649. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1650. atomic_set(&dev->phy.txerr_cnt,
  1651. B43_PHY_TX_BADNESS_LIMIT);
  1652. b43err(dev->wl, "Too many PHY TX errors, "
  1653. "restarting the controller\n");
  1654. b43_controller_restart(dev, "PHY TX errors");
  1655. }
  1656. }
  1657. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK))) {
  1658. b43err(dev->wl,
  1659. "Fatal DMA error: 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
  1660. dma_reason[0], dma_reason[1],
  1661. dma_reason[2], dma_reason[3],
  1662. dma_reason[4], dma_reason[5]);
  1663. b43err(dev->wl, "This device does not support DMA "
  1664. "on your system. It will now be switched to PIO.\n");
  1665. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1666. dev->use_pio = true;
  1667. b43_controller_restart(dev, "DMA error");
  1668. return;
  1669. }
  1670. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1671. handle_irq_ucode_debug(dev);
  1672. if (reason & B43_IRQ_TBTT_INDI)
  1673. handle_irq_tbtt_indication(dev);
  1674. if (reason & B43_IRQ_ATIM_END)
  1675. handle_irq_atim_end(dev);
  1676. if (reason & B43_IRQ_BEACON)
  1677. handle_irq_beacon(dev);
  1678. if (reason & B43_IRQ_PMQ)
  1679. handle_irq_pmq(dev);
  1680. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1681. ;/* TODO */
  1682. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1683. handle_irq_noise(dev);
  1684. /* Check the DMA reason registers for received data. */
  1685. if (dma_reason[0] & B43_DMAIRQ_RDESC_UFLOW) {
  1686. if (B43_DEBUG)
  1687. b43warn(dev->wl, "RX descriptor underrun\n");
  1688. b43_dma_handle_rx_overflow(dev->dma.rx_ring);
  1689. }
  1690. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1691. if (b43_using_pio_transfers(dev))
  1692. b43_pio_rx(dev->pio.rx_queue);
  1693. else
  1694. b43_dma_rx(dev->dma.rx_ring);
  1695. }
  1696. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1697. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1698. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1699. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1700. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1701. if (reason & B43_IRQ_TX_OK)
  1702. handle_irq_transmit_status(dev);
  1703. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1704. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1705. #if B43_DEBUG
  1706. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1707. dev->irq_count++;
  1708. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1709. if (reason & (1 << i))
  1710. dev->irq_bit_count[i]++;
  1711. }
  1712. }
  1713. #endif
  1714. }
  1715. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1716. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1717. {
  1718. struct b43_wldev *dev = dev_id;
  1719. mutex_lock(&dev->wl->mutex);
  1720. b43_do_interrupt_thread(dev);
  1721. mmiowb();
  1722. mutex_unlock(&dev->wl->mutex);
  1723. return IRQ_HANDLED;
  1724. }
  1725. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1726. {
  1727. u32 reason;
  1728. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1729. * On SDIO, this runs under wl->mutex. */
  1730. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1731. if (reason == 0xffffffff) /* shared IRQ */
  1732. return IRQ_NONE;
  1733. reason &= dev->irq_mask;
  1734. if (!reason)
  1735. return IRQ_NONE;
  1736. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1737. & 0x0001FC00;
  1738. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1739. & 0x0000DC00;
  1740. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1741. & 0x0000DC00;
  1742. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1743. & 0x0001DC00;
  1744. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1745. & 0x0000DC00;
  1746. /* Unused ring
  1747. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1748. & 0x0000DC00;
  1749. */
  1750. /* ACK the interrupt. */
  1751. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1752. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1753. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1754. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1755. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1756. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1757. /* Unused ring
  1758. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1759. */
  1760. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1761. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1762. /* Save the reason bitmasks for the IRQ thread handler. */
  1763. dev->irq_reason = reason;
  1764. return IRQ_WAKE_THREAD;
  1765. }
  1766. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1767. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1768. {
  1769. struct b43_wldev *dev = dev_id;
  1770. irqreturn_t ret;
  1771. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1772. return IRQ_NONE;
  1773. spin_lock(&dev->wl->hardirq_lock);
  1774. ret = b43_do_interrupt(dev);
  1775. mmiowb();
  1776. spin_unlock(&dev->wl->hardirq_lock);
  1777. return ret;
  1778. }
  1779. /* SDIO interrupt handler. This runs in process context. */
  1780. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1781. {
  1782. struct b43_wl *wl = dev->wl;
  1783. irqreturn_t ret;
  1784. mutex_lock(&wl->mutex);
  1785. ret = b43_do_interrupt(dev);
  1786. if (ret == IRQ_WAKE_THREAD)
  1787. b43_do_interrupt_thread(dev);
  1788. mutex_unlock(&wl->mutex);
  1789. }
  1790. void b43_do_release_fw(struct b43_firmware_file *fw)
  1791. {
  1792. release_firmware(fw->data);
  1793. fw->data = NULL;
  1794. fw->filename = NULL;
  1795. }
  1796. static void b43_release_firmware(struct b43_wldev *dev)
  1797. {
  1798. complete(&dev->fw_load_complete);
  1799. b43_do_release_fw(&dev->fw.ucode);
  1800. b43_do_release_fw(&dev->fw.pcm);
  1801. b43_do_release_fw(&dev->fw.initvals);
  1802. b43_do_release_fw(&dev->fw.initvals_band);
  1803. }
  1804. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1805. {
  1806. const char text[] =
  1807. "You must go to " \
  1808. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1809. "and download the correct firmware for this driver version. " \
  1810. "Please carefully read all instructions on this website.\n";
  1811. if (error)
  1812. b43err(wl, text);
  1813. else
  1814. b43warn(wl, text);
  1815. }
  1816. static void b43_fw_cb(const struct firmware *firmware, void *context)
  1817. {
  1818. struct b43_request_fw_context *ctx = context;
  1819. ctx->blob = firmware;
  1820. complete(&ctx->dev->fw_load_complete);
  1821. }
  1822. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1823. const char *name,
  1824. struct b43_firmware_file *fw, bool async)
  1825. {
  1826. struct b43_fw_header *hdr;
  1827. u32 size;
  1828. int err;
  1829. if (!name) {
  1830. /* Don't fetch anything. Free possibly cached firmware. */
  1831. /* FIXME: We should probably keep it anyway, to save some headache
  1832. * on suspend/resume with multiband devices. */
  1833. b43_do_release_fw(fw);
  1834. return 0;
  1835. }
  1836. if (fw->filename) {
  1837. if ((fw->type == ctx->req_type) &&
  1838. (strcmp(fw->filename, name) == 0))
  1839. return 0; /* Already have this fw. */
  1840. /* Free the cached firmware first. */
  1841. /* FIXME: We should probably do this later after we successfully
  1842. * got the new fw. This could reduce headache with multiband devices.
  1843. * We could also redesign this to cache the firmware for all possible
  1844. * bands all the time. */
  1845. b43_do_release_fw(fw);
  1846. }
  1847. switch (ctx->req_type) {
  1848. case B43_FWTYPE_PROPRIETARY:
  1849. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1850. "b43%s/%s.fw",
  1851. modparam_fwpostfix, name);
  1852. break;
  1853. case B43_FWTYPE_OPENSOURCE:
  1854. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1855. "b43-open%s/%s.fw",
  1856. modparam_fwpostfix, name);
  1857. break;
  1858. default:
  1859. B43_WARN_ON(1);
  1860. return -ENOSYS;
  1861. }
  1862. if (async) {
  1863. /* do this part asynchronously */
  1864. init_completion(&ctx->dev->fw_load_complete);
  1865. err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
  1866. ctx->dev->dev->dev, GFP_KERNEL,
  1867. ctx, b43_fw_cb);
  1868. if (err < 0) {
  1869. pr_err("Unable to load firmware\n");
  1870. return err;
  1871. }
  1872. wait_for_completion(&ctx->dev->fw_load_complete);
  1873. if (ctx->blob)
  1874. goto fw_ready;
  1875. /* On some ARM systems, the async request will fail, but the next sync
  1876. * request works. For this reason, we fall through here
  1877. */
  1878. }
  1879. err = request_firmware(&ctx->blob, ctx->fwname,
  1880. ctx->dev->dev->dev);
  1881. if (err == -ENOENT) {
  1882. snprintf(ctx->errors[ctx->req_type],
  1883. sizeof(ctx->errors[ctx->req_type]),
  1884. "Firmware file \"%s\" not found\n",
  1885. ctx->fwname);
  1886. return err;
  1887. } else if (err) {
  1888. snprintf(ctx->errors[ctx->req_type],
  1889. sizeof(ctx->errors[ctx->req_type]),
  1890. "Firmware file \"%s\" request failed (err=%d)\n",
  1891. ctx->fwname, err);
  1892. return err;
  1893. }
  1894. fw_ready:
  1895. if (ctx->blob->size < sizeof(struct b43_fw_header))
  1896. goto err_format;
  1897. hdr = (struct b43_fw_header *)(ctx->blob->data);
  1898. switch (hdr->type) {
  1899. case B43_FW_TYPE_UCODE:
  1900. case B43_FW_TYPE_PCM:
  1901. size = be32_to_cpu(hdr->size);
  1902. if (size != ctx->blob->size - sizeof(struct b43_fw_header))
  1903. goto err_format;
  1904. /* fallthrough */
  1905. case B43_FW_TYPE_IV:
  1906. if (hdr->ver != 1)
  1907. goto err_format;
  1908. break;
  1909. default:
  1910. goto err_format;
  1911. }
  1912. fw->data = ctx->blob;
  1913. fw->filename = name;
  1914. fw->type = ctx->req_type;
  1915. return 0;
  1916. err_format:
  1917. snprintf(ctx->errors[ctx->req_type],
  1918. sizeof(ctx->errors[ctx->req_type]),
  1919. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1920. release_firmware(ctx->blob);
  1921. return -EPROTO;
  1922. }
  1923. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  1924. {
  1925. struct b43_wldev *dev = ctx->dev;
  1926. struct b43_firmware *fw = &ctx->dev->fw;
  1927. const u8 rev = ctx->dev->dev->core_rev;
  1928. const char *filename;
  1929. u32 tmshigh;
  1930. int err;
  1931. /* Files for HT and LCN were found by trying one by one */
  1932. /* Get microcode */
  1933. if ((rev >= 5) && (rev <= 10)) {
  1934. filename = "ucode5";
  1935. } else if ((rev >= 11) && (rev <= 12)) {
  1936. filename = "ucode11";
  1937. } else if (rev == 13) {
  1938. filename = "ucode13";
  1939. } else if (rev == 14) {
  1940. filename = "ucode14";
  1941. } else if (rev == 15) {
  1942. filename = "ucode15";
  1943. } else {
  1944. switch (dev->phy.type) {
  1945. case B43_PHYTYPE_N:
  1946. if (rev >= 16)
  1947. filename = "ucode16_mimo";
  1948. else
  1949. goto err_no_ucode;
  1950. break;
  1951. case B43_PHYTYPE_HT:
  1952. if (rev == 29)
  1953. filename = "ucode29_mimo";
  1954. else
  1955. goto err_no_ucode;
  1956. break;
  1957. case B43_PHYTYPE_LCN:
  1958. if (rev == 24)
  1959. filename = "ucode24_mimo";
  1960. else
  1961. goto err_no_ucode;
  1962. break;
  1963. default:
  1964. goto err_no_ucode;
  1965. }
  1966. }
  1967. err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
  1968. if (err)
  1969. goto err_load;
  1970. /* Get PCM code */
  1971. if ((rev >= 5) && (rev <= 10))
  1972. filename = "pcm5";
  1973. else if (rev >= 11)
  1974. filename = NULL;
  1975. else
  1976. goto err_no_pcm;
  1977. fw->pcm_request_failed = false;
  1978. err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
  1979. if (err == -ENOENT) {
  1980. /* We did not find a PCM file? Not fatal, but
  1981. * core rev <= 10 must do without hwcrypto then. */
  1982. fw->pcm_request_failed = true;
  1983. } else if (err)
  1984. goto err_load;
  1985. /* Get initvals */
  1986. switch (dev->phy.type) {
  1987. case B43_PHYTYPE_A:
  1988. if ((rev >= 5) && (rev <= 10)) {
  1989. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  1990. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1991. filename = "a0g1initvals5";
  1992. else
  1993. filename = "a0g0initvals5";
  1994. } else
  1995. goto err_no_initvals;
  1996. break;
  1997. case B43_PHYTYPE_G:
  1998. if ((rev >= 5) && (rev <= 10))
  1999. filename = "b0g0initvals5";
  2000. else if (rev >= 13)
  2001. filename = "b0g0initvals13";
  2002. else
  2003. goto err_no_initvals;
  2004. break;
  2005. case B43_PHYTYPE_N:
  2006. if (rev >= 16)
  2007. filename = "n0initvals16";
  2008. else if ((rev >= 11) && (rev <= 12))
  2009. filename = "n0initvals11";
  2010. else
  2011. goto err_no_initvals;
  2012. break;
  2013. case B43_PHYTYPE_LP:
  2014. if (rev == 13)
  2015. filename = "lp0initvals13";
  2016. else if (rev == 14)
  2017. filename = "lp0initvals14";
  2018. else if (rev >= 15)
  2019. filename = "lp0initvals15";
  2020. else
  2021. goto err_no_initvals;
  2022. break;
  2023. case B43_PHYTYPE_HT:
  2024. if (rev == 29)
  2025. filename = "ht0initvals29";
  2026. else
  2027. goto err_no_initvals;
  2028. break;
  2029. case B43_PHYTYPE_LCN:
  2030. if (rev == 24)
  2031. filename = "lcn0initvals24";
  2032. else
  2033. goto err_no_initvals;
  2034. break;
  2035. default:
  2036. goto err_no_initvals;
  2037. }
  2038. err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
  2039. if (err)
  2040. goto err_load;
  2041. /* Get bandswitch initvals */
  2042. switch (dev->phy.type) {
  2043. case B43_PHYTYPE_A:
  2044. if ((rev >= 5) && (rev <= 10)) {
  2045. tmshigh = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  2046. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  2047. filename = "a0g1bsinitvals5";
  2048. else
  2049. filename = "a0g0bsinitvals5";
  2050. } else if (rev >= 11)
  2051. filename = NULL;
  2052. else
  2053. goto err_no_initvals;
  2054. break;
  2055. case B43_PHYTYPE_G:
  2056. if ((rev >= 5) && (rev <= 10))
  2057. filename = "b0g0bsinitvals5";
  2058. else if (rev >= 11)
  2059. filename = NULL;
  2060. else
  2061. goto err_no_initvals;
  2062. break;
  2063. case B43_PHYTYPE_N:
  2064. if (rev >= 16)
  2065. filename = "n0bsinitvals16";
  2066. else if ((rev >= 11) && (rev <= 12))
  2067. filename = "n0bsinitvals11";
  2068. else
  2069. goto err_no_initvals;
  2070. break;
  2071. case B43_PHYTYPE_LP:
  2072. if (rev == 13)
  2073. filename = "lp0bsinitvals13";
  2074. else if (rev == 14)
  2075. filename = "lp0bsinitvals14";
  2076. else if (rev >= 15)
  2077. filename = "lp0bsinitvals15";
  2078. else
  2079. goto err_no_initvals;
  2080. break;
  2081. case B43_PHYTYPE_HT:
  2082. if (rev == 29)
  2083. filename = "ht0bsinitvals29";
  2084. else
  2085. goto err_no_initvals;
  2086. break;
  2087. case B43_PHYTYPE_LCN:
  2088. if (rev == 24)
  2089. filename = "lcn0bsinitvals24";
  2090. else
  2091. goto err_no_initvals;
  2092. break;
  2093. default:
  2094. goto err_no_initvals;
  2095. }
  2096. err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
  2097. if (err)
  2098. goto err_load;
  2099. fw->opensource = (ctx->req_type == B43_FWTYPE_OPENSOURCE);
  2100. return 0;
  2101. err_no_ucode:
  2102. err = ctx->fatal_failure = -EOPNOTSUPP;
  2103. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  2104. "is required for your device (wl-core rev %u)\n", rev);
  2105. goto error;
  2106. err_no_pcm:
  2107. err = ctx->fatal_failure = -EOPNOTSUPP;
  2108. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  2109. "is required for your device (wl-core rev %u)\n", rev);
  2110. goto error;
  2111. err_no_initvals:
  2112. err = ctx->fatal_failure = -EOPNOTSUPP;
  2113. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  2114. "is required for your device (wl-core rev %u)\n", rev);
  2115. goto error;
  2116. err_load:
  2117. /* We failed to load this firmware image. The error message
  2118. * already is in ctx->errors. Return and let our caller decide
  2119. * what to do. */
  2120. goto error;
  2121. error:
  2122. b43_release_firmware(dev);
  2123. return err;
  2124. }
  2125. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
  2126. static void b43_one_core_detach(struct b43_bus_dev *dev);
  2127. static int b43_rng_init(struct b43_wl *wl);
  2128. static void b43_request_firmware(struct work_struct *work)
  2129. {
  2130. struct b43_wl *wl = container_of(work,
  2131. struct b43_wl, firmware_load);
  2132. struct b43_wldev *dev = wl->current_dev;
  2133. struct b43_request_fw_context *ctx;
  2134. unsigned int i;
  2135. int err;
  2136. const char *errmsg;
  2137. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  2138. if (!ctx)
  2139. return;
  2140. ctx->dev = dev;
  2141. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  2142. err = b43_try_request_fw(ctx);
  2143. if (!err)
  2144. goto start_ieee80211; /* Successfully loaded it. */
  2145. /* Was fw version known? */
  2146. if (ctx->fatal_failure)
  2147. goto out;
  2148. /* proprietary fw not found, try open source */
  2149. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  2150. err = b43_try_request_fw(ctx);
  2151. if (!err)
  2152. goto start_ieee80211; /* Successfully loaded it. */
  2153. if(ctx->fatal_failure)
  2154. goto out;
  2155. /* Could not find a usable firmware. Print the errors. */
  2156. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2157. errmsg = ctx->errors[i];
  2158. if (strlen(errmsg))
  2159. b43err(dev->wl, "%s", errmsg);
  2160. }
  2161. b43_print_fw_helptext(dev->wl, 1);
  2162. goto out;
  2163. start_ieee80211:
  2164. wl->hw->queues = B43_QOS_QUEUE_NUM;
  2165. if (!modparam_qos || dev->fw.opensource)
  2166. wl->hw->queues = 1;
  2167. err = ieee80211_register_hw(wl->hw);
  2168. if (err)
  2169. goto err_one_core_detach;
  2170. wl->hw_registred = true;
  2171. b43_leds_register(wl->current_dev);
  2172. /* Register HW RNG driver */
  2173. b43_rng_init(wl);
  2174. goto out;
  2175. err_one_core_detach:
  2176. b43_one_core_detach(dev->dev);
  2177. out:
  2178. kfree(ctx);
  2179. }
  2180. static int b43_upload_microcode(struct b43_wldev *dev)
  2181. {
  2182. struct wiphy *wiphy = dev->wl->hw->wiphy;
  2183. const size_t hdr_len = sizeof(struct b43_fw_header);
  2184. const __be32 *data;
  2185. unsigned int i, len;
  2186. u16 fwrev, fwpatch, fwdate, fwtime;
  2187. u32 tmp, macctl;
  2188. int err = 0;
  2189. /* Jump the microcode PSM to offset 0 */
  2190. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2191. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2192. macctl |= B43_MACCTL_PSM_JMP0;
  2193. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2194. /* Zero out all microcode PSM registers and shared memory. */
  2195. for (i = 0; i < 64; i++)
  2196. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2197. for (i = 0; i < 4096; i += 2)
  2198. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2199. /* Upload Microcode. */
  2200. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2201. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2202. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2203. for (i = 0; i < len; i++) {
  2204. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2205. udelay(10);
  2206. }
  2207. if (dev->fw.pcm.data) {
  2208. /* Upload PCM data. */
  2209. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2210. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2211. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2212. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2213. /* No need for autoinc bit in SHM_HW */
  2214. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2215. for (i = 0; i < len; i++) {
  2216. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2217. udelay(10);
  2218. }
  2219. }
  2220. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2221. /* Start the microcode PSM */
  2222. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
  2223. B43_MACCTL_PSM_RUN);
  2224. /* Wait for the microcode to load and respond */
  2225. i = 0;
  2226. while (1) {
  2227. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2228. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2229. break;
  2230. i++;
  2231. if (i >= 20) {
  2232. b43err(dev->wl, "Microcode not responding\n");
  2233. b43_print_fw_helptext(dev->wl, 1);
  2234. err = -ENODEV;
  2235. goto error;
  2236. }
  2237. msleep(50);
  2238. }
  2239. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2240. /* Get and check the revisions. */
  2241. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2242. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2243. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2244. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2245. if (fwrev <= 0x128) {
  2246. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2247. "binary drivers older than version 4.x is unsupported. "
  2248. "You must upgrade your firmware files.\n");
  2249. b43_print_fw_helptext(dev->wl, 1);
  2250. err = -EOPNOTSUPP;
  2251. goto error;
  2252. }
  2253. dev->fw.rev = fwrev;
  2254. dev->fw.patch = fwpatch;
  2255. if (dev->fw.rev >= 598)
  2256. dev->fw.hdr_format = B43_FW_HDR_598;
  2257. else if (dev->fw.rev >= 410)
  2258. dev->fw.hdr_format = B43_FW_HDR_410;
  2259. else
  2260. dev->fw.hdr_format = B43_FW_HDR_351;
  2261. WARN_ON(dev->fw.opensource != (fwdate == 0xFFFF));
  2262. dev->qos_enabled = dev->wl->hw->queues > 1;
  2263. /* Default to firmware/hardware crypto acceleration. */
  2264. dev->hwcrypto_enabled = true;
  2265. if (dev->fw.opensource) {
  2266. u16 fwcapa;
  2267. /* Patchlevel info is encoded in the "time" field. */
  2268. dev->fw.patch = fwtime;
  2269. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2270. dev->fw.rev, dev->fw.patch);
  2271. fwcapa = b43_fwcapa_read(dev);
  2272. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2273. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2274. /* Disable hardware crypto and fall back to software crypto. */
  2275. dev->hwcrypto_enabled = false;
  2276. }
  2277. /* adding QoS support should use an offline discovery mechanism */
  2278. WARN(fwcapa & B43_FWCAPA_QOS, "QoS in OpenFW not supported\n");
  2279. } else {
  2280. b43info(dev->wl, "Loading firmware version %u.%u "
  2281. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2282. fwrev, fwpatch,
  2283. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2284. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2285. if (dev->fw.pcm_request_failed) {
  2286. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2287. "Hardware accelerated cryptography is disabled.\n");
  2288. b43_print_fw_helptext(dev->wl, 0);
  2289. }
  2290. }
  2291. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  2292. dev->fw.rev, dev->fw.patch);
  2293. wiphy->hw_version = dev->dev->core_id;
  2294. if (dev->fw.hdr_format == B43_FW_HDR_351) {
  2295. /* We're over the deadline, but we keep support for old fw
  2296. * until it turns out to be in major conflict with something new. */
  2297. b43warn(dev->wl, "You are using an old firmware image. "
  2298. "Support for old firmware will be removed soon "
  2299. "(official deadline was July 2008).\n");
  2300. b43_print_fw_helptext(dev->wl, 0);
  2301. }
  2302. return 0;
  2303. error:
  2304. /* Stop the microcode PSM. */
  2305. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  2306. B43_MACCTL_PSM_JMP0);
  2307. return err;
  2308. }
  2309. static int b43_write_initvals(struct b43_wldev *dev,
  2310. const struct b43_iv *ivals,
  2311. size_t count,
  2312. size_t array_size)
  2313. {
  2314. const struct b43_iv *iv;
  2315. u16 offset;
  2316. size_t i;
  2317. bool bit32;
  2318. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2319. iv = ivals;
  2320. for (i = 0; i < count; i++) {
  2321. if (array_size < sizeof(iv->offset_size))
  2322. goto err_format;
  2323. array_size -= sizeof(iv->offset_size);
  2324. offset = be16_to_cpu(iv->offset_size);
  2325. bit32 = !!(offset & B43_IV_32BIT);
  2326. offset &= B43_IV_OFFSET_MASK;
  2327. if (offset >= 0x1000)
  2328. goto err_format;
  2329. if (bit32) {
  2330. u32 value;
  2331. if (array_size < sizeof(iv->data.d32))
  2332. goto err_format;
  2333. array_size -= sizeof(iv->data.d32);
  2334. value = get_unaligned_be32(&iv->data.d32);
  2335. b43_write32(dev, offset, value);
  2336. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2337. sizeof(__be16) +
  2338. sizeof(__be32));
  2339. } else {
  2340. u16 value;
  2341. if (array_size < sizeof(iv->data.d16))
  2342. goto err_format;
  2343. array_size -= sizeof(iv->data.d16);
  2344. value = be16_to_cpu(iv->data.d16);
  2345. b43_write16(dev, offset, value);
  2346. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2347. sizeof(__be16) +
  2348. sizeof(__be16));
  2349. }
  2350. }
  2351. if (array_size)
  2352. goto err_format;
  2353. return 0;
  2354. err_format:
  2355. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2356. b43_print_fw_helptext(dev->wl, 1);
  2357. return -EPROTO;
  2358. }
  2359. static int b43_upload_initvals(struct b43_wldev *dev)
  2360. {
  2361. const size_t hdr_len = sizeof(struct b43_fw_header);
  2362. const struct b43_fw_header *hdr;
  2363. struct b43_firmware *fw = &dev->fw;
  2364. const struct b43_iv *ivals;
  2365. size_t count;
  2366. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2367. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2368. count = be32_to_cpu(hdr->size);
  2369. return b43_write_initvals(dev, ivals, count,
  2370. fw->initvals.data->size - hdr_len);
  2371. }
  2372. static int b43_upload_initvals_band(struct b43_wldev *dev)
  2373. {
  2374. const size_t hdr_len = sizeof(struct b43_fw_header);
  2375. const struct b43_fw_header *hdr;
  2376. struct b43_firmware *fw = &dev->fw;
  2377. const struct b43_iv *ivals;
  2378. size_t count;
  2379. if (!fw->initvals_band.data)
  2380. return 0;
  2381. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2382. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2383. count = be32_to_cpu(hdr->size);
  2384. return b43_write_initvals(dev, ivals, count,
  2385. fw->initvals_band.data->size - hdr_len);
  2386. }
  2387. /* Initialize the GPIOs
  2388. * http://bcm-specs.sipsolutions.net/GPIO
  2389. */
  2390. #ifdef CONFIG_B43_SSB
  2391. static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
  2392. {
  2393. struct ssb_bus *bus = dev->dev->sdev->bus;
  2394. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2395. return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
  2396. #else
  2397. return bus->chipco.dev;
  2398. #endif
  2399. }
  2400. #endif
  2401. static int b43_gpio_init(struct b43_wldev *dev)
  2402. {
  2403. #ifdef CONFIG_B43_SSB
  2404. struct ssb_device *gpiodev;
  2405. #endif
  2406. u32 mask, set;
  2407. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  2408. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
  2409. mask = 0x0000001F;
  2410. set = 0x0000000F;
  2411. if (dev->dev->chip_id == 0x4301) {
  2412. mask |= 0x0060;
  2413. set |= 0x0060;
  2414. } else if (dev->dev->chip_id == 0x5354) {
  2415. /* Don't allow overtaking buttons GPIOs */
  2416. set &= 0x2; /* 0x2 is LED GPIO on BCM5354 */
  2417. }
  2418. if (0 /* FIXME: conditional unknown */ ) {
  2419. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2420. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2421. | 0x0100);
  2422. /* BT Coexistance Input */
  2423. mask |= 0x0080;
  2424. set |= 0x0080;
  2425. /* BT Coexistance Out */
  2426. mask |= 0x0100;
  2427. set |= 0x0100;
  2428. }
  2429. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
  2430. /* PA is controlled by gpio 9, let ucode handle it */
  2431. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2432. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2433. | 0x0200);
  2434. mask |= 0x0200;
  2435. set |= 0x0200;
  2436. }
  2437. switch (dev->dev->bus_type) {
  2438. #ifdef CONFIG_B43_BCMA
  2439. case B43_BUS_BCMA:
  2440. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, mask, set);
  2441. break;
  2442. #endif
  2443. #ifdef CONFIG_B43_SSB
  2444. case B43_BUS_SSB:
  2445. gpiodev = b43_ssb_gpio_dev(dev);
  2446. if (gpiodev)
  2447. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2448. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2449. & ~mask) | set);
  2450. break;
  2451. #endif
  2452. }
  2453. return 0;
  2454. }
  2455. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2456. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2457. {
  2458. #ifdef CONFIG_B43_SSB
  2459. struct ssb_device *gpiodev;
  2460. #endif
  2461. switch (dev->dev->bus_type) {
  2462. #ifdef CONFIG_B43_BCMA
  2463. case B43_BUS_BCMA:
  2464. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, ~0, 0);
  2465. break;
  2466. #endif
  2467. #ifdef CONFIG_B43_SSB
  2468. case B43_BUS_SSB:
  2469. gpiodev = b43_ssb_gpio_dev(dev);
  2470. if (gpiodev)
  2471. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2472. break;
  2473. #endif
  2474. }
  2475. }
  2476. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2477. void b43_mac_enable(struct b43_wldev *dev)
  2478. {
  2479. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2480. u16 fwstate;
  2481. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2482. B43_SHM_SH_UCODESTAT);
  2483. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2484. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2485. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2486. "should be suspended, but current state is %u\n",
  2487. fwstate);
  2488. }
  2489. }
  2490. dev->mac_suspended--;
  2491. B43_WARN_ON(dev->mac_suspended < 0);
  2492. if (dev->mac_suspended == 0) {
  2493. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
  2494. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2495. B43_IRQ_MAC_SUSPENDED);
  2496. /* Commit writes */
  2497. b43_read32(dev, B43_MMIO_MACCTL);
  2498. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2499. b43_power_saving_ctl_bits(dev, 0);
  2500. }
  2501. }
  2502. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2503. void b43_mac_suspend(struct b43_wldev *dev)
  2504. {
  2505. int i;
  2506. u32 tmp;
  2507. might_sleep();
  2508. B43_WARN_ON(dev->mac_suspended < 0);
  2509. if (dev->mac_suspended == 0) {
  2510. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2511. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
  2512. /* force pci to flush the write */
  2513. b43_read32(dev, B43_MMIO_MACCTL);
  2514. for (i = 35; i; i--) {
  2515. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2516. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2517. goto out;
  2518. udelay(10);
  2519. }
  2520. /* Hm, it seems this will take some time. Use msleep(). */
  2521. for (i = 40; i; i--) {
  2522. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2523. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2524. goto out;
  2525. msleep(1);
  2526. }
  2527. b43err(dev->wl, "MAC suspend failed\n");
  2528. }
  2529. out:
  2530. dev->mac_suspended++;
  2531. }
  2532. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2533. void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2534. {
  2535. u32 tmp;
  2536. switch (dev->dev->bus_type) {
  2537. #ifdef CONFIG_B43_BCMA
  2538. case B43_BUS_BCMA:
  2539. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  2540. if (on)
  2541. tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
  2542. else
  2543. tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
  2544. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  2545. break;
  2546. #endif
  2547. #ifdef CONFIG_B43_SSB
  2548. case B43_BUS_SSB:
  2549. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  2550. if (on)
  2551. tmp |= B43_TMSLOW_MACPHYCLKEN;
  2552. else
  2553. tmp &= ~B43_TMSLOW_MACPHYCLKEN;
  2554. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  2555. break;
  2556. #endif
  2557. }
  2558. }
  2559. static void b43_adjust_opmode(struct b43_wldev *dev)
  2560. {
  2561. struct b43_wl *wl = dev->wl;
  2562. u32 ctl;
  2563. u16 cfp_pretbtt;
  2564. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2565. /* Reset status to STA infrastructure mode. */
  2566. ctl &= ~B43_MACCTL_AP;
  2567. ctl &= ~B43_MACCTL_KEEP_CTL;
  2568. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2569. ctl &= ~B43_MACCTL_KEEP_BAD;
  2570. ctl &= ~B43_MACCTL_PROMISC;
  2571. ctl &= ~B43_MACCTL_BEACPROMISC;
  2572. ctl |= B43_MACCTL_INFRA;
  2573. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2574. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2575. ctl |= B43_MACCTL_AP;
  2576. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2577. ctl &= ~B43_MACCTL_INFRA;
  2578. if (wl->filter_flags & FIF_CONTROL)
  2579. ctl |= B43_MACCTL_KEEP_CTL;
  2580. if (wl->filter_flags & FIF_FCSFAIL)
  2581. ctl |= B43_MACCTL_KEEP_BAD;
  2582. if (wl->filter_flags & FIF_PLCPFAIL)
  2583. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2584. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2585. ctl |= B43_MACCTL_PROMISC;
  2586. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2587. ctl |= B43_MACCTL_BEACPROMISC;
  2588. /* Workaround: On old hardware the HW-MAC-address-filter
  2589. * doesn't work properly, so always run promisc in filter
  2590. * it in software. */
  2591. if (dev->dev->core_rev <= 4)
  2592. ctl |= B43_MACCTL_PROMISC;
  2593. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2594. cfp_pretbtt = 2;
  2595. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2596. if (dev->dev->chip_id == 0x4306 &&
  2597. dev->dev->chip_rev == 3)
  2598. cfp_pretbtt = 100;
  2599. else
  2600. cfp_pretbtt = 50;
  2601. }
  2602. b43_write16(dev, 0x612, cfp_pretbtt);
  2603. /* FIXME: We don't currently implement the PMQ mechanism,
  2604. * so always disable it. If we want to implement PMQ,
  2605. * we need to enable it here (clear DISCPMQ) in AP mode.
  2606. */
  2607. if (0 /* ctl & B43_MACCTL_AP */)
  2608. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
  2609. else
  2610. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
  2611. }
  2612. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2613. {
  2614. u16 offset;
  2615. if (is_ofdm) {
  2616. offset = 0x480;
  2617. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2618. } else {
  2619. offset = 0x4C0;
  2620. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2621. }
  2622. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2623. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2624. }
  2625. static void b43_rate_memory_init(struct b43_wldev *dev)
  2626. {
  2627. switch (dev->phy.type) {
  2628. case B43_PHYTYPE_A:
  2629. case B43_PHYTYPE_G:
  2630. case B43_PHYTYPE_N:
  2631. case B43_PHYTYPE_LP:
  2632. case B43_PHYTYPE_HT:
  2633. case B43_PHYTYPE_LCN:
  2634. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2635. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2636. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2637. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2638. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2639. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2640. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2641. if (dev->phy.type == B43_PHYTYPE_A)
  2642. break;
  2643. /* fallthrough */
  2644. case B43_PHYTYPE_B:
  2645. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2646. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2647. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2648. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2649. break;
  2650. default:
  2651. B43_WARN_ON(1);
  2652. }
  2653. }
  2654. /* Set the default values for the PHY TX Control Words. */
  2655. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2656. {
  2657. u16 ctl = 0;
  2658. ctl |= B43_TXH_PHY_ENC_CCK;
  2659. ctl |= B43_TXH_PHY_ANT01AUTO;
  2660. ctl |= B43_TXH_PHY_TXPWR;
  2661. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2662. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2663. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2664. }
  2665. /* Set the TX-Antenna for management frames sent by firmware. */
  2666. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2667. {
  2668. u16 ant;
  2669. u16 tmp;
  2670. ant = b43_antenna_to_phyctl(antenna);
  2671. /* For ACK/CTS */
  2672. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2673. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2674. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2675. /* For Probe Resposes */
  2676. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2677. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2678. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2679. }
  2680. /* This is the opposite of b43_chip_init() */
  2681. static void b43_chip_exit(struct b43_wldev *dev)
  2682. {
  2683. b43_phy_exit(dev);
  2684. b43_gpio_cleanup(dev);
  2685. /* firmware is released later */
  2686. }
  2687. /* Initialize the chip
  2688. * http://bcm-specs.sipsolutions.net/ChipInit
  2689. */
  2690. static int b43_chip_init(struct b43_wldev *dev)
  2691. {
  2692. struct b43_phy *phy = &dev->phy;
  2693. int err;
  2694. u32 macctl;
  2695. u16 value16;
  2696. /* Initialize the MAC control */
  2697. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2698. if (dev->phy.gmode)
  2699. macctl |= B43_MACCTL_GMODE;
  2700. macctl |= B43_MACCTL_INFRA;
  2701. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2702. err = b43_upload_microcode(dev);
  2703. if (err)
  2704. goto out; /* firmware is released later */
  2705. err = b43_gpio_init(dev);
  2706. if (err)
  2707. goto out; /* firmware is released later */
  2708. err = b43_upload_initvals(dev);
  2709. if (err)
  2710. goto err_gpio_clean;
  2711. err = b43_upload_initvals_band(dev);
  2712. if (err)
  2713. goto err_gpio_clean;
  2714. /* Turn the Analog on and initialize the PHY. */
  2715. phy->ops->switch_analog(dev, 1);
  2716. err = b43_phy_init(dev);
  2717. if (err)
  2718. goto err_gpio_clean;
  2719. /* Disable Interference Mitigation. */
  2720. if (phy->ops->interf_mitigation)
  2721. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2722. /* Select the antennae */
  2723. if (phy->ops->set_rx_antenna)
  2724. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2725. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2726. if (phy->type == B43_PHYTYPE_B) {
  2727. value16 = b43_read16(dev, 0x005E);
  2728. value16 |= 0x0004;
  2729. b43_write16(dev, 0x005E, value16);
  2730. }
  2731. b43_write32(dev, 0x0100, 0x01000000);
  2732. if (dev->dev->core_rev < 5)
  2733. b43_write32(dev, 0x010C, 0x01000000);
  2734. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
  2735. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
  2736. /* Probe Response Timeout value */
  2737. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2738. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 0);
  2739. /* Initially set the wireless operation mode. */
  2740. b43_adjust_opmode(dev);
  2741. if (dev->dev->core_rev < 3) {
  2742. b43_write16(dev, 0x060E, 0x0000);
  2743. b43_write16(dev, 0x0610, 0x8000);
  2744. b43_write16(dev, 0x0604, 0x0000);
  2745. b43_write16(dev, 0x0606, 0x0200);
  2746. } else {
  2747. b43_write32(dev, 0x0188, 0x80000000);
  2748. b43_write32(dev, 0x018C, 0x02000000);
  2749. }
  2750. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2751. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001FC00);
  2752. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2753. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2754. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2755. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2756. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2757. b43_mac_phy_clock_set(dev, true);
  2758. switch (dev->dev->bus_type) {
  2759. #ifdef CONFIG_B43_BCMA
  2760. case B43_BUS_BCMA:
  2761. /* FIXME: 0xE74 is quite common, but should be read from CC */
  2762. b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
  2763. break;
  2764. #endif
  2765. #ifdef CONFIG_B43_SSB
  2766. case B43_BUS_SSB:
  2767. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2768. dev->dev->sdev->bus->chipco.fast_pwrup_delay);
  2769. break;
  2770. #endif
  2771. }
  2772. err = 0;
  2773. b43dbg(dev->wl, "Chip initialized\n");
  2774. out:
  2775. return err;
  2776. err_gpio_clean:
  2777. b43_gpio_cleanup(dev);
  2778. return err;
  2779. }
  2780. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2781. {
  2782. const struct b43_phy_operations *ops = dev->phy.ops;
  2783. if (ops->pwork_60sec)
  2784. ops->pwork_60sec(dev);
  2785. /* Force check the TX power emission now. */
  2786. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2787. }
  2788. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2789. {
  2790. /* Update device statistics. */
  2791. b43_calculate_link_quality(dev);
  2792. }
  2793. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2794. {
  2795. struct b43_phy *phy = &dev->phy;
  2796. u16 wdr;
  2797. if (dev->fw.opensource) {
  2798. /* Check if the firmware is still alive.
  2799. * It will reset the watchdog counter to 0 in its idle loop. */
  2800. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2801. if (unlikely(wdr)) {
  2802. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2803. b43_controller_restart(dev, "Firmware watchdog");
  2804. return;
  2805. } else {
  2806. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2807. B43_WATCHDOG_REG, 1);
  2808. }
  2809. }
  2810. if (phy->ops->pwork_15sec)
  2811. phy->ops->pwork_15sec(dev);
  2812. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2813. wmb();
  2814. #if B43_DEBUG
  2815. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2816. unsigned int i;
  2817. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2818. dev->irq_count / 15,
  2819. dev->tx_count / 15,
  2820. dev->rx_count / 15);
  2821. dev->irq_count = 0;
  2822. dev->tx_count = 0;
  2823. dev->rx_count = 0;
  2824. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2825. if (dev->irq_bit_count[i]) {
  2826. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2827. dev->irq_bit_count[i] / 15, i, (1 << i));
  2828. dev->irq_bit_count[i] = 0;
  2829. }
  2830. }
  2831. }
  2832. #endif
  2833. }
  2834. static void do_periodic_work(struct b43_wldev *dev)
  2835. {
  2836. unsigned int state;
  2837. state = dev->periodic_state;
  2838. if (state % 4 == 0)
  2839. b43_periodic_every60sec(dev);
  2840. if (state % 2 == 0)
  2841. b43_periodic_every30sec(dev);
  2842. b43_periodic_every15sec(dev);
  2843. }
  2844. /* Periodic work locking policy:
  2845. * The whole periodic work handler is protected by
  2846. * wl->mutex. If another lock is needed somewhere in the
  2847. * pwork callchain, it's acquired in-place, where it's needed.
  2848. */
  2849. static void b43_periodic_work_handler(struct work_struct *work)
  2850. {
  2851. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2852. periodic_work.work);
  2853. struct b43_wl *wl = dev->wl;
  2854. unsigned long delay;
  2855. mutex_lock(&wl->mutex);
  2856. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2857. goto out;
  2858. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2859. goto out_requeue;
  2860. do_periodic_work(dev);
  2861. dev->periodic_state++;
  2862. out_requeue:
  2863. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2864. delay = msecs_to_jiffies(50);
  2865. else
  2866. delay = round_jiffies_relative(HZ * 15);
  2867. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  2868. out:
  2869. mutex_unlock(&wl->mutex);
  2870. }
  2871. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2872. {
  2873. struct delayed_work *work = &dev->periodic_work;
  2874. dev->periodic_state = 0;
  2875. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2876. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  2877. }
  2878. /* Check if communication with the device works correctly. */
  2879. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2880. {
  2881. u32 v, backup0, backup4;
  2882. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2883. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  2884. /* Check for read/write and endianness problems. */
  2885. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2886. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2887. goto error;
  2888. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2889. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2890. goto error;
  2891. /* Check if unaligned 32bit SHM_SHARED access works properly.
  2892. * However, don't bail out on failure, because it's noncritical. */
  2893. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  2894. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  2895. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  2896. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  2897. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  2898. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  2899. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  2900. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  2901. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  2902. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  2903. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  2904. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  2905. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  2906. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  2907. if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
  2908. /* The 32bit register shadows the two 16bit registers
  2909. * with update sideeffects. Validate this. */
  2910. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2911. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2912. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2913. goto error;
  2914. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2915. goto error;
  2916. }
  2917. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2918. v = b43_read32(dev, B43_MMIO_MACCTL);
  2919. v |= B43_MACCTL_GMODE;
  2920. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2921. goto error;
  2922. return 0;
  2923. error:
  2924. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2925. return -ENODEV;
  2926. }
  2927. static void b43_security_init(struct b43_wldev *dev)
  2928. {
  2929. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2930. /* KTP is a word address, but we address SHM bytewise.
  2931. * So multiply by two.
  2932. */
  2933. dev->ktp *= 2;
  2934. /* Number of RCMTA address slots */
  2935. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  2936. /* Clear the key memory. */
  2937. b43_clear_keys(dev);
  2938. }
  2939. #ifdef CONFIG_B43_HWRNG
  2940. static int b43_rng_read(struct hwrng *rng, u32 *data)
  2941. {
  2942. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2943. struct b43_wldev *dev;
  2944. int count = -ENODEV;
  2945. mutex_lock(&wl->mutex);
  2946. dev = wl->current_dev;
  2947. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  2948. *data = b43_read16(dev, B43_MMIO_RNG);
  2949. count = sizeof(u16);
  2950. }
  2951. mutex_unlock(&wl->mutex);
  2952. return count;
  2953. }
  2954. #endif /* CONFIG_B43_HWRNG */
  2955. static void b43_rng_exit(struct b43_wl *wl)
  2956. {
  2957. #ifdef CONFIG_B43_HWRNG
  2958. if (wl->rng_initialized)
  2959. hwrng_unregister(&wl->rng);
  2960. #endif /* CONFIG_B43_HWRNG */
  2961. }
  2962. static int b43_rng_init(struct b43_wl *wl)
  2963. {
  2964. int err = 0;
  2965. #ifdef CONFIG_B43_HWRNG
  2966. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2967. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2968. wl->rng.name = wl->rng_name;
  2969. wl->rng.data_read = b43_rng_read;
  2970. wl->rng.priv = (unsigned long)wl;
  2971. wl->rng_initialized = true;
  2972. err = hwrng_register(&wl->rng);
  2973. if (err) {
  2974. wl->rng_initialized = false;
  2975. b43err(wl, "Failed to register the random "
  2976. "number generator (%d)\n", err);
  2977. }
  2978. #endif /* CONFIG_B43_HWRNG */
  2979. return err;
  2980. }
  2981. static void b43_tx_work(struct work_struct *work)
  2982. {
  2983. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  2984. struct b43_wldev *dev;
  2985. struct sk_buff *skb;
  2986. int queue_num;
  2987. int err = 0;
  2988. mutex_lock(&wl->mutex);
  2989. dev = wl->current_dev;
  2990. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  2991. mutex_unlock(&wl->mutex);
  2992. return;
  2993. }
  2994. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  2995. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  2996. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  2997. if (b43_using_pio_transfers(dev))
  2998. err = b43_pio_tx(dev, skb);
  2999. else
  3000. err = b43_dma_tx(dev, skb);
  3001. if (err == -ENOSPC) {
  3002. wl->tx_queue_stopped[queue_num] = 1;
  3003. ieee80211_stop_queue(wl->hw, queue_num);
  3004. skb_queue_head(&wl->tx_queue[queue_num], skb);
  3005. break;
  3006. }
  3007. if (unlikely(err))
  3008. ieee80211_free_txskb(wl->hw, skb);
  3009. err = 0;
  3010. }
  3011. if (!err)
  3012. wl->tx_queue_stopped[queue_num] = 0;
  3013. }
  3014. #if B43_DEBUG
  3015. dev->tx_count++;
  3016. #endif
  3017. mutex_unlock(&wl->mutex);
  3018. }
  3019. static void b43_op_tx(struct ieee80211_hw *hw,
  3020. struct ieee80211_tx_control *control,
  3021. struct sk_buff *skb)
  3022. {
  3023. struct b43_wl *wl = hw_to_b43_wl(hw);
  3024. if (unlikely(skb->len < 2 + 2 + 6)) {
  3025. /* Too short, this can't be a valid frame. */
  3026. ieee80211_free_txskb(hw, skb);
  3027. return;
  3028. }
  3029. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  3030. skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
  3031. if (!wl->tx_queue_stopped[skb->queue_mapping]) {
  3032. ieee80211_queue_work(wl->hw, &wl->tx_work);
  3033. } else {
  3034. ieee80211_stop_queue(wl->hw, skb->queue_mapping);
  3035. }
  3036. }
  3037. static void b43_qos_params_upload(struct b43_wldev *dev,
  3038. const struct ieee80211_tx_queue_params *p,
  3039. u16 shm_offset)
  3040. {
  3041. u16 params[B43_NR_QOSPARAMS];
  3042. int bslots, tmp;
  3043. unsigned int i;
  3044. if (!dev->qos_enabled)
  3045. return;
  3046. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  3047. memset(&params, 0, sizeof(params));
  3048. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  3049. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  3050. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  3051. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  3052. params[B43_QOSPARAM_AIFS] = p->aifs;
  3053. params[B43_QOSPARAM_BSLOTS] = bslots;
  3054. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  3055. for (i = 0; i < ARRAY_SIZE(params); i++) {
  3056. if (i == B43_QOSPARAM_STATUS) {
  3057. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  3058. shm_offset + (i * 2));
  3059. /* Mark the parameters as updated. */
  3060. tmp |= 0x100;
  3061. b43_shm_write16(dev, B43_SHM_SHARED,
  3062. shm_offset + (i * 2),
  3063. tmp);
  3064. } else {
  3065. b43_shm_write16(dev, B43_SHM_SHARED,
  3066. shm_offset + (i * 2),
  3067. params[i]);
  3068. }
  3069. }
  3070. }
  3071. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  3072. static const u16 b43_qos_shm_offsets[] = {
  3073. /* [mac80211-queue-nr] = SHM_OFFSET, */
  3074. [0] = B43_QOS_VOICE,
  3075. [1] = B43_QOS_VIDEO,
  3076. [2] = B43_QOS_BESTEFFORT,
  3077. [3] = B43_QOS_BACKGROUND,
  3078. };
  3079. /* Update all QOS parameters in hardware. */
  3080. static void b43_qos_upload_all(struct b43_wldev *dev)
  3081. {
  3082. struct b43_wl *wl = dev->wl;
  3083. struct b43_qos_params *params;
  3084. unsigned int i;
  3085. if (!dev->qos_enabled)
  3086. return;
  3087. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3088. ARRAY_SIZE(wl->qos_params));
  3089. b43_mac_suspend(dev);
  3090. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3091. params = &(wl->qos_params[i]);
  3092. b43_qos_params_upload(dev, &(params->p),
  3093. b43_qos_shm_offsets[i]);
  3094. }
  3095. b43_mac_enable(dev);
  3096. }
  3097. static void b43_qos_clear(struct b43_wl *wl)
  3098. {
  3099. struct b43_qos_params *params;
  3100. unsigned int i;
  3101. /* Initialize QoS parameters to sane defaults. */
  3102. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3103. ARRAY_SIZE(wl->qos_params));
  3104. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3105. params = &(wl->qos_params[i]);
  3106. switch (b43_qos_shm_offsets[i]) {
  3107. case B43_QOS_VOICE:
  3108. params->p.txop = 0;
  3109. params->p.aifs = 2;
  3110. params->p.cw_min = 0x0001;
  3111. params->p.cw_max = 0x0001;
  3112. break;
  3113. case B43_QOS_VIDEO:
  3114. params->p.txop = 0;
  3115. params->p.aifs = 2;
  3116. params->p.cw_min = 0x0001;
  3117. params->p.cw_max = 0x0001;
  3118. break;
  3119. case B43_QOS_BESTEFFORT:
  3120. params->p.txop = 0;
  3121. params->p.aifs = 3;
  3122. params->p.cw_min = 0x0001;
  3123. params->p.cw_max = 0x03FF;
  3124. break;
  3125. case B43_QOS_BACKGROUND:
  3126. params->p.txop = 0;
  3127. params->p.aifs = 7;
  3128. params->p.cw_min = 0x0001;
  3129. params->p.cw_max = 0x03FF;
  3130. break;
  3131. default:
  3132. B43_WARN_ON(1);
  3133. }
  3134. }
  3135. }
  3136. /* Initialize the core's QOS capabilities */
  3137. static void b43_qos_init(struct b43_wldev *dev)
  3138. {
  3139. if (!dev->qos_enabled) {
  3140. /* Disable QOS support. */
  3141. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  3142. b43_write16(dev, B43_MMIO_IFSCTL,
  3143. b43_read16(dev, B43_MMIO_IFSCTL)
  3144. & ~B43_MMIO_IFSCTL_USE_EDCF);
  3145. b43dbg(dev->wl, "QoS disabled\n");
  3146. return;
  3147. }
  3148. /* Upload the current QOS parameters. */
  3149. b43_qos_upload_all(dev);
  3150. /* Enable QOS support. */
  3151. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  3152. b43_write16(dev, B43_MMIO_IFSCTL,
  3153. b43_read16(dev, B43_MMIO_IFSCTL)
  3154. | B43_MMIO_IFSCTL_USE_EDCF);
  3155. b43dbg(dev->wl, "QoS enabled\n");
  3156. }
  3157. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  3158. struct ieee80211_vif *vif, u16 _queue,
  3159. const struct ieee80211_tx_queue_params *params)
  3160. {
  3161. struct b43_wl *wl = hw_to_b43_wl(hw);
  3162. struct b43_wldev *dev;
  3163. unsigned int queue = (unsigned int)_queue;
  3164. int err = -ENODEV;
  3165. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  3166. /* Queue not available or don't support setting
  3167. * params on this queue. Return success to not
  3168. * confuse mac80211. */
  3169. return 0;
  3170. }
  3171. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3172. ARRAY_SIZE(wl->qos_params));
  3173. mutex_lock(&wl->mutex);
  3174. dev = wl->current_dev;
  3175. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  3176. goto out_unlock;
  3177. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  3178. b43_mac_suspend(dev);
  3179. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  3180. b43_qos_shm_offsets[queue]);
  3181. b43_mac_enable(dev);
  3182. err = 0;
  3183. out_unlock:
  3184. mutex_unlock(&wl->mutex);
  3185. return err;
  3186. }
  3187. static int b43_op_get_stats(struct ieee80211_hw *hw,
  3188. struct ieee80211_low_level_stats *stats)
  3189. {
  3190. struct b43_wl *wl = hw_to_b43_wl(hw);
  3191. mutex_lock(&wl->mutex);
  3192. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  3193. mutex_unlock(&wl->mutex);
  3194. return 0;
  3195. }
  3196. static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  3197. {
  3198. struct b43_wl *wl = hw_to_b43_wl(hw);
  3199. struct b43_wldev *dev;
  3200. u64 tsf;
  3201. mutex_lock(&wl->mutex);
  3202. dev = wl->current_dev;
  3203. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3204. b43_tsf_read(dev, &tsf);
  3205. else
  3206. tsf = 0;
  3207. mutex_unlock(&wl->mutex);
  3208. return tsf;
  3209. }
  3210. static void b43_op_set_tsf(struct ieee80211_hw *hw,
  3211. struct ieee80211_vif *vif, u64 tsf)
  3212. {
  3213. struct b43_wl *wl = hw_to_b43_wl(hw);
  3214. struct b43_wldev *dev;
  3215. mutex_lock(&wl->mutex);
  3216. dev = wl->current_dev;
  3217. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3218. b43_tsf_write(dev, tsf);
  3219. mutex_unlock(&wl->mutex);
  3220. }
  3221. static const char *band_to_string(enum ieee80211_band band)
  3222. {
  3223. switch (band) {
  3224. case IEEE80211_BAND_5GHZ:
  3225. return "5";
  3226. case IEEE80211_BAND_2GHZ:
  3227. return "2.4";
  3228. default:
  3229. break;
  3230. }
  3231. B43_WARN_ON(1);
  3232. return "";
  3233. }
  3234. /* Expects wl->mutex locked */
  3235. static int b43_switch_band(struct b43_wldev *dev,
  3236. struct ieee80211_channel *chan)
  3237. {
  3238. struct b43_phy *phy = &dev->phy;
  3239. bool gmode;
  3240. u32 tmp;
  3241. switch (chan->band) {
  3242. case IEEE80211_BAND_5GHZ:
  3243. gmode = false;
  3244. break;
  3245. case IEEE80211_BAND_2GHZ:
  3246. gmode = true;
  3247. break;
  3248. default:
  3249. B43_WARN_ON(1);
  3250. return -EINVAL;
  3251. }
  3252. if (!((gmode && phy->supports_2ghz) ||
  3253. (!gmode && phy->supports_5ghz))) {
  3254. b43err(dev->wl, "This device doesn't support %s-GHz band\n",
  3255. band_to_string(chan->band));
  3256. return -ENODEV;
  3257. }
  3258. if (!!phy->gmode == !!gmode) {
  3259. /* This device is already running. */
  3260. return 0;
  3261. }
  3262. b43dbg(dev->wl, "Switching to %s GHz band\n",
  3263. band_to_string(chan->band));
  3264. /* Some new devices don't need disabling radio for band switching */
  3265. if (!(phy->type == B43_PHYTYPE_N && phy->rev >= 3))
  3266. b43_software_rfkill(dev, true);
  3267. phy->gmode = gmode;
  3268. b43_phy_put_into_reset(dev);
  3269. switch (dev->dev->bus_type) {
  3270. #ifdef CONFIG_B43_BCMA
  3271. case B43_BUS_BCMA:
  3272. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  3273. if (gmode)
  3274. tmp |= B43_BCMA_IOCTL_GMODE;
  3275. else
  3276. tmp &= ~B43_BCMA_IOCTL_GMODE;
  3277. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  3278. break;
  3279. #endif
  3280. #ifdef CONFIG_B43_SSB
  3281. case B43_BUS_SSB:
  3282. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3283. if (gmode)
  3284. tmp |= B43_TMSLOW_GMODE;
  3285. else
  3286. tmp &= ~B43_TMSLOW_GMODE;
  3287. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3288. break;
  3289. #endif
  3290. }
  3291. b43_phy_take_out_of_reset(dev);
  3292. b43_upload_initvals_band(dev);
  3293. b43_phy_init(dev);
  3294. return 0;
  3295. }
  3296. /* Write the short and long frame retry limit values. */
  3297. static void b43_set_retry_limits(struct b43_wldev *dev,
  3298. unsigned int short_retry,
  3299. unsigned int long_retry)
  3300. {
  3301. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3302. * the chip-internal counter. */
  3303. short_retry = min(short_retry, (unsigned int)0xF);
  3304. long_retry = min(long_retry, (unsigned int)0xF);
  3305. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3306. short_retry);
  3307. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3308. long_retry);
  3309. }
  3310. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3311. {
  3312. struct b43_wl *wl = hw_to_b43_wl(hw);
  3313. struct b43_wldev *dev;
  3314. struct b43_phy *phy;
  3315. struct ieee80211_conf *conf = &hw->conf;
  3316. int antenna;
  3317. int err = 0;
  3318. bool reload_bss = false;
  3319. mutex_lock(&wl->mutex);
  3320. dev = wl->current_dev;
  3321. b43_mac_suspend(dev);
  3322. /* Switch the band (if necessary). This might change the active core. */
  3323. err = b43_switch_band(dev, conf->chandef.chan);
  3324. if (err)
  3325. goto out_unlock_mutex;
  3326. /* Need to reload all settings if the core changed */
  3327. if (dev != wl->current_dev) {
  3328. dev = wl->current_dev;
  3329. changed = ~0;
  3330. reload_bss = true;
  3331. }
  3332. phy = &dev->phy;
  3333. if (conf_is_ht(conf))
  3334. phy->is_40mhz =
  3335. (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
  3336. else
  3337. phy->is_40mhz = false;
  3338. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3339. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3340. conf->long_frame_max_tx_count);
  3341. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3342. if (!changed)
  3343. goto out_mac_enable;
  3344. /* Switch to the requested channel.
  3345. * The firmware takes care of races with the TX handler. */
  3346. if (conf->chandef.chan->hw_value != phy->channel)
  3347. b43_switch_channel(dev, conf->chandef.chan->hw_value);
  3348. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3349. /* Adjust the desired TX power level. */
  3350. if (conf->power_level != 0) {
  3351. if (conf->power_level != phy->desired_txpower) {
  3352. phy->desired_txpower = conf->power_level;
  3353. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3354. B43_TXPWR_IGNORE_TSSI);
  3355. }
  3356. }
  3357. /* Antennas for RX and management frame TX. */
  3358. antenna = B43_ANTENNA_DEFAULT;
  3359. b43_mgmtframe_txantenna(dev, antenna);
  3360. antenna = B43_ANTENNA_DEFAULT;
  3361. if (phy->ops->set_rx_antenna)
  3362. phy->ops->set_rx_antenna(dev, antenna);
  3363. if (wl->radio_enabled != phy->radio_on) {
  3364. if (wl->radio_enabled) {
  3365. b43_software_rfkill(dev, false);
  3366. b43info(dev->wl, "Radio turned on by software\n");
  3367. if (!dev->radio_hw_enable) {
  3368. b43info(dev->wl, "The hardware RF-kill button "
  3369. "still turns the radio physically off. "
  3370. "Press the button to turn it on.\n");
  3371. }
  3372. } else {
  3373. b43_software_rfkill(dev, true);
  3374. b43info(dev->wl, "Radio turned off by software\n");
  3375. }
  3376. }
  3377. out_mac_enable:
  3378. b43_mac_enable(dev);
  3379. out_unlock_mutex:
  3380. mutex_unlock(&wl->mutex);
  3381. if (wl->vif && reload_bss)
  3382. b43_op_bss_info_changed(hw, wl->vif, &wl->vif->bss_conf, ~0);
  3383. return err;
  3384. }
  3385. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3386. {
  3387. struct ieee80211_supported_band *sband =
  3388. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3389. struct ieee80211_rate *rate;
  3390. int i;
  3391. u16 basic, direct, offset, basic_offset, rateptr;
  3392. for (i = 0; i < sband->n_bitrates; i++) {
  3393. rate = &sband->bitrates[i];
  3394. if (b43_is_cck_rate(rate->hw_value)) {
  3395. direct = B43_SHM_SH_CCKDIRECT;
  3396. basic = B43_SHM_SH_CCKBASIC;
  3397. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3398. offset &= 0xF;
  3399. } else {
  3400. direct = B43_SHM_SH_OFDMDIRECT;
  3401. basic = B43_SHM_SH_OFDMBASIC;
  3402. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3403. offset &= 0xF;
  3404. }
  3405. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3406. if (b43_is_cck_rate(rate->hw_value)) {
  3407. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3408. basic_offset &= 0xF;
  3409. } else {
  3410. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3411. basic_offset &= 0xF;
  3412. }
  3413. /*
  3414. * Get the pointer that we need to point to
  3415. * from the direct map
  3416. */
  3417. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3418. direct + 2 * basic_offset);
  3419. /* and write it to the basic map */
  3420. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3421. rateptr);
  3422. }
  3423. }
  3424. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3425. struct ieee80211_vif *vif,
  3426. struct ieee80211_bss_conf *conf,
  3427. u32 changed)
  3428. {
  3429. struct b43_wl *wl = hw_to_b43_wl(hw);
  3430. struct b43_wldev *dev;
  3431. mutex_lock(&wl->mutex);
  3432. dev = wl->current_dev;
  3433. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3434. goto out_unlock_mutex;
  3435. B43_WARN_ON(wl->vif != vif);
  3436. if (changed & BSS_CHANGED_BSSID) {
  3437. if (conf->bssid)
  3438. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3439. else
  3440. memset(wl->bssid, 0, ETH_ALEN);
  3441. }
  3442. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3443. if (changed & BSS_CHANGED_BEACON &&
  3444. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3445. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3446. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3447. b43_update_templates(wl);
  3448. if (changed & BSS_CHANGED_BSSID)
  3449. b43_write_mac_bssid_templates(dev);
  3450. }
  3451. b43_mac_suspend(dev);
  3452. /* Update templates for AP/mesh mode. */
  3453. if (changed & BSS_CHANGED_BEACON_INT &&
  3454. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3455. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3456. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
  3457. conf->beacon_int)
  3458. b43_set_beacon_int(dev, conf->beacon_int);
  3459. if (changed & BSS_CHANGED_BASIC_RATES)
  3460. b43_update_basic_rates(dev, conf->basic_rates);
  3461. if (changed & BSS_CHANGED_ERP_SLOT) {
  3462. if (conf->use_short_slot)
  3463. b43_short_slot_timing_enable(dev);
  3464. else
  3465. b43_short_slot_timing_disable(dev);
  3466. }
  3467. b43_mac_enable(dev);
  3468. out_unlock_mutex:
  3469. mutex_unlock(&wl->mutex);
  3470. }
  3471. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3472. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3473. struct ieee80211_key_conf *key)
  3474. {
  3475. struct b43_wl *wl = hw_to_b43_wl(hw);
  3476. struct b43_wldev *dev;
  3477. u8 algorithm;
  3478. u8 index;
  3479. int err;
  3480. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3481. if (modparam_nohwcrypt)
  3482. return -ENOSPC; /* User disabled HW-crypto */
  3483. if ((vif->type == NL80211_IFTYPE_ADHOC ||
  3484. vif->type == NL80211_IFTYPE_MESH_POINT) &&
  3485. (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
  3486. key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
  3487. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
  3488. /*
  3489. * For now, disable hw crypto for the RSN IBSS group keys. This
  3490. * could be optimized in the future, but until that gets
  3491. * implemented, use of software crypto for group addressed
  3492. * frames is a acceptable to allow RSN IBSS to be used.
  3493. */
  3494. return -EOPNOTSUPP;
  3495. }
  3496. mutex_lock(&wl->mutex);
  3497. dev = wl->current_dev;
  3498. err = -ENODEV;
  3499. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3500. goto out_unlock;
  3501. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3502. /* We don't have firmware for the crypto engine.
  3503. * Must use software-crypto. */
  3504. err = -EOPNOTSUPP;
  3505. goto out_unlock;
  3506. }
  3507. err = -EINVAL;
  3508. switch (key->cipher) {
  3509. case WLAN_CIPHER_SUITE_WEP40:
  3510. algorithm = B43_SEC_ALGO_WEP40;
  3511. break;
  3512. case WLAN_CIPHER_SUITE_WEP104:
  3513. algorithm = B43_SEC_ALGO_WEP104;
  3514. break;
  3515. case WLAN_CIPHER_SUITE_TKIP:
  3516. algorithm = B43_SEC_ALGO_TKIP;
  3517. break;
  3518. case WLAN_CIPHER_SUITE_CCMP:
  3519. algorithm = B43_SEC_ALGO_AES;
  3520. break;
  3521. default:
  3522. B43_WARN_ON(1);
  3523. goto out_unlock;
  3524. }
  3525. index = (u8) (key->keyidx);
  3526. if (index > 3)
  3527. goto out_unlock;
  3528. switch (cmd) {
  3529. case SET_KEY:
  3530. if (algorithm == B43_SEC_ALGO_TKIP &&
  3531. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3532. !modparam_hwtkip)) {
  3533. /* We support only pairwise key */
  3534. err = -EOPNOTSUPP;
  3535. goto out_unlock;
  3536. }
  3537. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3538. if (WARN_ON(!sta)) {
  3539. err = -EOPNOTSUPP;
  3540. goto out_unlock;
  3541. }
  3542. /* Pairwise key with an assigned MAC address. */
  3543. err = b43_key_write(dev, -1, algorithm,
  3544. key->key, key->keylen,
  3545. sta->addr, key);
  3546. } else {
  3547. /* Group key */
  3548. err = b43_key_write(dev, index, algorithm,
  3549. key->key, key->keylen, NULL, key);
  3550. }
  3551. if (err)
  3552. goto out_unlock;
  3553. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3554. algorithm == B43_SEC_ALGO_WEP104) {
  3555. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3556. } else {
  3557. b43_hf_write(dev,
  3558. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3559. }
  3560. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3561. if (algorithm == B43_SEC_ALGO_TKIP)
  3562. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3563. break;
  3564. case DISABLE_KEY: {
  3565. err = b43_key_clear(dev, key->hw_key_idx);
  3566. if (err)
  3567. goto out_unlock;
  3568. break;
  3569. }
  3570. default:
  3571. B43_WARN_ON(1);
  3572. }
  3573. out_unlock:
  3574. if (!err) {
  3575. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3576. "mac: %pM\n",
  3577. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3578. sta ? sta->addr : bcast_addr);
  3579. b43_dump_keymemory(dev);
  3580. }
  3581. mutex_unlock(&wl->mutex);
  3582. return err;
  3583. }
  3584. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3585. unsigned int changed, unsigned int *fflags,
  3586. u64 multicast)
  3587. {
  3588. struct b43_wl *wl = hw_to_b43_wl(hw);
  3589. struct b43_wldev *dev;
  3590. mutex_lock(&wl->mutex);
  3591. dev = wl->current_dev;
  3592. if (!dev) {
  3593. *fflags = 0;
  3594. goto out_unlock;
  3595. }
  3596. *fflags &= FIF_PROMISC_IN_BSS |
  3597. FIF_ALLMULTI |
  3598. FIF_FCSFAIL |
  3599. FIF_PLCPFAIL |
  3600. FIF_CONTROL |
  3601. FIF_OTHER_BSS |
  3602. FIF_BCN_PRBRESP_PROMISC;
  3603. changed &= FIF_PROMISC_IN_BSS |
  3604. FIF_ALLMULTI |
  3605. FIF_FCSFAIL |
  3606. FIF_PLCPFAIL |
  3607. FIF_CONTROL |
  3608. FIF_OTHER_BSS |
  3609. FIF_BCN_PRBRESP_PROMISC;
  3610. wl->filter_flags = *fflags;
  3611. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3612. b43_adjust_opmode(dev);
  3613. out_unlock:
  3614. mutex_unlock(&wl->mutex);
  3615. }
  3616. /* Locking: wl->mutex
  3617. * Returns the current dev. This might be different from the passed in dev,
  3618. * because the core might be gone away while we unlocked the mutex. */
  3619. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3620. {
  3621. struct b43_wl *wl;
  3622. struct b43_wldev *orig_dev;
  3623. u32 mask;
  3624. int queue_num;
  3625. if (!dev)
  3626. return NULL;
  3627. wl = dev->wl;
  3628. redo:
  3629. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3630. return dev;
  3631. /* Cancel work. Unlock to avoid deadlocks. */
  3632. mutex_unlock(&wl->mutex);
  3633. cancel_delayed_work_sync(&dev->periodic_work);
  3634. cancel_work_sync(&wl->tx_work);
  3635. mutex_lock(&wl->mutex);
  3636. dev = wl->current_dev;
  3637. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3638. /* Whoops, aliens ate up the device while we were unlocked. */
  3639. return dev;
  3640. }
  3641. /* Disable interrupts on the device. */
  3642. b43_set_status(dev, B43_STAT_INITIALIZED);
  3643. if (b43_bus_host_is_sdio(dev->dev)) {
  3644. /* wl->mutex is locked. That is enough. */
  3645. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3646. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3647. } else {
  3648. spin_lock_irq(&wl->hardirq_lock);
  3649. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3650. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3651. spin_unlock_irq(&wl->hardirq_lock);
  3652. }
  3653. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3654. orig_dev = dev;
  3655. mutex_unlock(&wl->mutex);
  3656. if (b43_bus_host_is_sdio(dev->dev)) {
  3657. b43_sdio_free_irq(dev);
  3658. } else {
  3659. synchronize_irq(dev->dev->irq);
  3660. free_irq(dev->dev->irq, dev);
  3661. }
  3662. mutex_lock(&wl->mutex);
  3663. dev = wl->current_dev;
  3664. if (!dev)
  3665. return dev;
  3666. if (dev != orig_dev) {
  3667. if (b43_status(dev) >= B43_STAT_STARTED)
  3668. goto redo;
  3669. return dev;
  3670. }
  3671. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3672. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3673. /* Drain all TX queues. */
  3674. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  3675. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  3676. struct sk_buff *skb;
  3677. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  3678. ieee80211_free_txskb(wl->hw, skb);
  3679. }
  3680. }
  3681. b43_mac_suspend(dev);
  3682. b43_leds_exit(dev);
  3683. b43dbg(wl, "Wireless interface stopped\n");
  3684. return dev;
  3685. }
  3686. /* Locking: wl->mutex */
  3687. static int b43_wireless_core_start(struct b43_wldev *dev)
  3688. {
  3689. int err;
  3690. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3691. drain_txstatus_queue(dev);
  3692. if (b43_bus_host_is_sdio(dev->dev)) {
  3693. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3694. if (err) {
  3695. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3696. goto out;
  3697. }
  3698. } else {
  3699. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3700. b43_interrupt_thread_handler,
  3701. IRQF_SHARED, KBUILD_MODNAME, dev);
  3702. if (err) {
  3703. b43err(dev->wl, "Cannot request IRQ-%d\n",
  3704. dev->dev->irq);
  3705. goto out;
  3706. }
  3707. }
  3708. /* We are ready to run. */
  3709. ieee80211_wake_queues(dev->wl->hw);
  3710. b43_set_status(dev, B43_STAT_STARTED);
  3711. /* Start data flow (TX/RX). */
  3712. b43_mac_enable(dev);
  3713. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3714. /* Start maintenance work */
  3715. b43_periodic_tasks_setup(dev);
  3716. b43_leds_init(dev);
  3717. b43dbg(dev->wl, "Wireless interface started\n");
  3718. out:
  3719. return err;
  3720. }
  3721. static char *b43_phy_name(struct b43_wldev *dev, u8 phy_type)
  3722. {
  3723. switch (phy_type) {
  3724. case B43_PHYTYPE_A:
  3725. return "A";
  3726. case B43_PHYTYPE_B:
  3727. return "B";
  3728. case B43_PHYTYPE_G:
  3729. return "G";
  3730. case B43_PHYTYPE_N:
  3731. return "N";
  3732. case B43_PHYTYPE_LP:
  3733. return "LP";
  3734. case B43_PHYTYPE_SSLPN:
  3735. return "SSLPN";
  3736. case B43_PHYTYPE_HT:
  3737. return "HT";
  3738. case B43_PHYTYPE_LCN:
  3739. return "LCN";
  3740. case B43_PHYTYPE_LCNXN:
  3741. return "LCNXN";
  3742. case B43_PHYTYPE_LCN40:
  3743. return "LCN40";
  3744. case B43_PHYTYPE_AC:
  3745. return "AC";
  3746. }
  3747. return "UNKNOWN";
  3748. }
  3749. /* Get PHY and RADIO versioning numbers */
  3750. static int b43_phy_versioning(struct b43_wldev *dev)
  3751. {
  3752. struct b43_phy *phy = &dev->phy;
  3753. u32 tmp;
  3754. u8 analog_type;
  3755. u8 phy_type;
  3756. u8 phy_rev;
  3757. u16 radio_manuf;
  3758. u16 radio_ver;
  3759. u16 radio_rev;
  3760. int unsupported = 0;
  3761. /* Get PHY versioning */
  3762. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3763. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3764. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3765. phy_rev = (tmp & B43_PHYVER_VERSION);
  3766. switch (phy_type) {
  3767. case B43_PHYTYPE_A:
  3768. if (phy_rev >= 4)
  3769. unsupported = 1;
  3770. break;
  3771. case B43_PHYTYPE_B:
  3772. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3773. && phy_rev != 7)
  3774. unsupported = 1;
  3775. break;
  3776. case B43_PHYTYPE_G:
  3777. if (phy_rev > 9)
  3778. unsupported = 1;
  3779. break;
  3780. #ifdef CONFIG_B43_PHY_N
  3781. case B43_PHYTYPE_N:
  3782. if (phy_rev > 9)
  3783. unsupported = 1;
  3784. break;
  3785. #endif
  3786. #ifdef CONFIG_B43_PHY_LP
  3787. case B43_PHYTYPE_LP:
  3788. if (phy_rev > 2)
  3789. unsupported = 1;
  3790. break;
  3791. #endif
  3792. #ifdef CONFIG_B43_PHY_HT
  3793. case B43_PHYTYPE_HT:
  3794. if (phy_rev > 1)
  3795. unsupported = 1;
  3796. break;
  3797. #endif
  3798. #ifdef CONFIG_B43_PHY_LCN
  3799. case B43_PHYTYPE_LCN:
  3800. if (phy_rev > 1)
  3801. unsupported = 1;
  3802. break;
  3803. #endif
  3804. default:
  3805. unsupported = 1;
  3806. }
  3807. if (unsupported) {
  3808. b43err(dev->wl, "FOUND UNSUPPORTED PHY (Analog %u, Type %d (%s), Revision %u)\n",
  3809. analog_type, phy_type, b43_phy_name(dev, phy_type),
  3810. phy_rev);
  3811. return -EOPNOTSUPP;
  3812. }
  3813. b43info(dev->wl, "Found PHY: Analog %u, Type %d (%s), Revision %u\n",
  3814. analog_type, phy_type, b43_phy_name(dev, phy_type), phy_rev);
  3815. /* Get RADIO versioning */
  3816. if (dev->dev->core_rev >= 24) {
  3817. u16 radio24[3];
  3818. for (tmp = 0; tmp < 3; tmp++) {
  3819. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, tmp);
  3820. radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3821. }
  3822. /* Broadcom uses "id" for our "ver" and has separated "ver" */
  3823. /* radio_ver = (radio24[0] & 0xF0) >> 4; */
  3824. radio_manuf = 0x17F;
  3825. radio_ver = (radio24[2] << 8) | radio24[1];
  3826. radio_rev = (radio24[0] & 0xF);
  3827. } else {
  3828. if (dev->dev->chip_id == 0x4317) {
  3829. if (dev->dev->chip_rev == 0)
  3830. tmp = 0x3205017F;
  3831. else if (dev->dev->chip_rev == 1)
  3832. tmp = 0x4205017F;
  3833. else
  3834. tmp = 0x5205017F;
  3835. } else {
  3836. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3837. B43_RADIOCTL_ID);
  3838. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3839. b43_write16(dev, B43_MMIO_RADIO_CONTROL,
  3840. B43_RADIOCTL_ID);
  3841. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH)
  3842. << 16;
  3843. }
  3844. radio_manuf = (tmp & 0x00000FFF);
  3845. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3846. radio_rev = (tmp & 0xF0000000) >> 28;
  3847. }
  3848. if (radio_manuf != 0x17F /* Broadcom */)
  3849. unsupported = 1;
  3850. switch (phy_type) {
  3851. case B43_PHYTYPE_A:
  3852. if (radio_ver != 0x2060)
  3853. unsupported = 1;
  3854. if (radio_rev != 1)
  3855. unsupported = 1;
  3856. if (radio_manuf != 0x17F)
  3857. unsupported = 1;
  3858. break;
  3859. case B43_PHYTYPE_B:
  3860. if ((radio_ver & 0xFFF0) != 0x2050)
  3861. unsupported = 1;
  3862. break;
  3863. case B43_PHYTYPE_G:
  3864. if (radio_ver != 0x2050)
  3865. unsupported = 1;
  3866. break;
  3867. case B43_PHYTYPE_N:
  3868. if (radio_ver != 0x2055 && radio_ver != 0x2056)
  3869. unsupported = 1;
  3870. break;
  3871. case B43_PHYTYPE_LP:
  3872. if (radio_ver != 0x2062 && radio_ver != 0x2063)
  3873. unsupported = 1;
  3874. break;
  3875. case B43_PHYTYPE_HT:
  3876. if (radio_ver != 0x2059)
  3877. unsupported = 1;
  3878. break;
  3879. case B43_PHYTYPE_LCN:
  3880. if (radio_ver != 0x2064)
  3881. unsupported = 1;
  3882. break;
  3883. default:
  3884. B43_WARN_ON(1);
  3885. }
  3886. if (unsupported) {
  3887. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3888. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3889. radio_manuf, radio_ver, radio_rev);
  3890. return -EOPNOTSUPP;
  3891. }
  3892. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3893. radio_manuf, radio_ver, radio_rev);
  3894. phy->radio_manuf = radio_manuf;
  3895. phy->radio_ver = radio_ver;
  3896. phy->radio_rev = radio_rev;
  3897. phy->analog = analog_type;
  3898. phy->type = phy_type;
  3899. phy->rev = phy_rev;
  3900. return 0;
  3901. }
  3902. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3903. struct b43_phy *phy)
  3904. {
  3905. phy->hardware_power_control = !!modparam_hwpctl;
  3906. phy->next_txpwr_check_time = jiffies;
  3907. /* PHY TX errors counter. */
  3908. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3909. #if B43_DEBUG
  3910. phy->phy_locked = false;
  3911. phy->radio_locked = false;
  3912. #endif
  3913. }
  3914. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3915. {
  3916. dev->dfq_valid = false;
  3917. /* Assume the radio is enabled. If it's not enabled, the state will
  3918. * immediately get fixed on the first periodic work run. */
  3919. dev->radio_hw_enable = true;
  3920. /* Stats */
  3921. memset(&dev->stats, 0, sizeof(dev->stats));
  3922. setup_struct_phy_for_init(dev, &dev->phy);
  3923. /* IRQ related flags */
  3924. dev->irq_reason = 0;
  3925. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3926. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  3927. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  3928. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  3929. dev->mac_suspended = 1;
  3930. /* Noise calculation context */
  3931. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3932. }
  3933. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3934. {
  3935. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3936. u64 hf;
  3937. if (!modparam_btcoex)
  3938. return;
  3939. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3940. return;
  3941. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3942. return;
  3943. hf = b43_hf_read(dev);
  3944. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3945. hf |= B43_HF_BTCOEXALT;
  3946. else
  3947. hf |= B43_HF_BTCOEX;
  3948. b43_hf_write(dev, hf);
  3949. }
  3950. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3951. {
  3952. if (!modparam_btcoex)
  3953. return;
  3954. //TODO
  3955. }
  3956. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3957. {
  3958. struct ssb_bus *bus;
  3959. u32 tmp;
  3960. #ifdef CONFIG_B43_SSB
  3961. if (dev->dev->bus_type != B43_BUS_SSB)
  3962. return;
  3963. #else
  3964. return;
  3965. #endif
  3966. bus = dev->dev->sdev->bus;
  3967. if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
  3968. (bus->chip_id == 0x4312)) {
  3969. tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
  3970. tmp &= ~SSB_IMCFGLO_REQTO;
  3971. tmp &= ~SSB_IMCFGLO_SERTO;
  3972. tmp |= 0x3;
  3973. ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
  3974. ssb_commit_settings(bus);
  3975. }
  3976. }
  3977. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3978. {
  3979. u16 pu_delay;
  3980. /* The time value is in microseconds. */
  3981. if (dev->phy.type == B43_PHYTYPE_A)
  3982. pu_delay = 3700;
  3983. else
  3984. pu_delay = 1050;
  3985. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  3986. pu_delay = 500;
  3987. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3988. pu_delay = max(pu_delay, (u16)2400);
  3989. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3990. }
  3991. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3992. static void b43_set_pretbtt(struct b43_wldev *dev)
  3993. {
  3994. u16 pretbtt;
  3995. /* The time value is in microseconds. */
  3996. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  3997. pretbtt = 2;
  3998. } else {
  3999. if (dev->phy.type == B43_PHYTYPE_A)
  4000. pretbtt = 120;
  4001. else
  4002. pretbtt = 250;
  4003. }
  4004. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  4005. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  4006. }
  4007. /* Shutdown a wireless core */
  4008. /* Locking: wl->mutex */
  4009. static void b43_wireless_core_exit(struct b43_wldev *dev)
  4010. {
  4011. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  4012. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  4013. return;
  4014. b43_set_status(dev, B43_STAT_UNINIT);
  4015. /* Stop the microcode PSM. */
  4016. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  4017. B43_MACCTL_PSM_JMP0);
  4018. switch (dev->dev->bus_type) {
  4019. #ifdef CONFIG_B43_BCMA
  4020. case B43_BUS_BCMA:
  4021. bcma_core_pci_down(dev->dev->bdev->bus);
  4022. break;
  4023. #endif
  4024. #ifdef CONFIG_B43_SSB
  4025. case B43_BUS_SSB:
  4026. /* TODO */
  4027. break;
  4028. #endif
  4029. }
  4030. b43_dma_free(dev);
  4031. b43_pio_free(dev);
  4032. b43_chip_exit(dev);
  4033. dev->phy.ops->switch_analog(dev, 0);
  4034. if (dev->wl->current_beacon) {
  4035. dev_kfree_skb_any(dev->wl->current_beacon);
  4036. dev->wl->current_beacon = NULL;
  4037. }
  4038. b43_device_disable(dev, 0);
  4039. b43_bus_may_powerdown(dev);
  4040. }
  4041. /* Initialize a wireless core */
  4042. static int b43_wireless_core_init(struct b43_wldev *dev)
  4043. {
  4044. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4045. struct b43_phy *phy = &dev->phy;
  4046. int err;
  4047. u64 hf;
  4048. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4049. err = b43_bus_powerup(dev, 0);
  4050. if (err)
  4051. goto out;
  4052. if (!b43_device_is_enabled(dev))
  4053. b43_wireless_core_reset(dev, phy->gmode);
  4054. /* Reset all data structures. */
  4055. setup_struct_wldev_for_init(dev);
  4056. phy->ops->prepare_structs(dev);
  4057. /* Enable IRQ routing to this device. */
  4058. switch (dev->dev->bus_type) {
  4059. #ifdef CONFIG_B43_BCMA
  4060. case B43_BUS_BCMA:
  4061. bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci[0],
  4062. dev->dev->bdev, true);
  4063. bcma_core_pci_up(dev->dev->bdev->bus);
  4064. break;
  4065. #endif
  4066. #ifdef CONFIG_B43_SSB
  4067. case B43_BUS_SSB:
  4068. ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
  4069. dev->dev->sdev);
  4070. break;
  4071. #endif
  4072. }
  4073. b43_imcfglo_timeouts_workaround(dev);
  4074. b43_bluetooth_coext_disable(dev);
  4075. if (phy->ops->prepare_hardware) {
  4076. err = phy->ops->prepare_hardware(dev);
  4077. if (err)
  4078. goto err_busdown;
  4079. }
  4080. err = b43_chip_init(dev);
  4081. if (err)
  4082. goto err_busdown;
  4083. b43_shm_write16(dev, B43_SHM_SHARED,
  4084. B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
  4085. hf = b43_hf_read(dev);
  4086. if (phy->type == B43_PHYTYPE_G) {
  4087. hf |= B43_HF_SYMW;
  4088. if (phy->rev == 1)
  4089. hf |= B43_HF_GDCW;
  4090. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  4091. hf |= B43_HF_OFDMPABOOST;
  4092. }
  4093. if (phy->radio_ver == 0x2050) {
  4094. if (phy->radio_rev == 6)
  4095. hf |= B43_HF_4318TSSI;
  4096. if (phy->radio_rev < 6)
  4097. hf |= B43_HF_VCORECALC;
  4098. }
  4099. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  4100. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  4101. #if defined(CONFIG_B43_SSB) && defined(CONFIG_SSB_DRIVER_PCICORE)
  4102. if (dev->dev->bus_type == B43_BUS_SSB &&
  4103. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  4104. dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
  4105. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  4106. #endif
  4107. hf &= ~B43_HF_SKCFPUP;
  4108. b43_hf_write(dev, hf);
  4109. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  4110. B43_DEFAULT_LONG_RETRY_LIMIT);
  4111. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  4112. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  4113. /* Disable sending probe responses from firmware.
  4114. * Setting the MaxTime to one usec will always trigger
  4115. * a timeout, so we never send any probe resp.
  4116. * A timeout of zero is infinite. */
  4117. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  4118. b43_rate_memory_init(dev);
  4119. b43_set_phytxctl_defaults(dev);
  4120. /* Minimum Contention Window */
  4121. if (phy->type == B43_PHYTYPE_B)
  4122. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  4123. else
  4124. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  4125. /* Maximum Contention Window */
  4126. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  4127. if (b43_bus_host_is_pcmcia(dev->dev) ||
  4128. b43_bus_host_is_sdio(dev->dev)) {
  4129. dev->__using_pio_transfers = true;
  4130. err = b43_pio_init(dev);
  4131. } else if (dev->use_pio) {
  4132. b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
  4133. "This should not be needed and will result in lower "
  4134. "performance.\n");
  4135. dev->__using_pio_transfers = true;
  4136. err = b43_pio_init(dev);
  4137. } else {
  4138. dev->__using_pio_transfers = false;
  4139. err = b43_dma_init(dev);
  4140. }
  4141. if (err)
  4142. goto err_chip_exit;
  4143. b43_qos_init(dev);
  4144. b43_set_synth_pu_delay(dev, 1);
  4145. b43_bluetooth_coext_enable(dev);
  4146. b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  4147. b43_upload_card_macaddress(dev);
  4148. b43_security_init(dev);
  4149. ieee80211_wake_queues(dev->wl->hw);
  4150. b43_set_status(dev, B43_STAT_INITIALIZED);
  4151. out:
  4152. return err;
  4153. err_chip_exit:
  4154. b43_chip_exit(dev);
  4155. err_busdown:
  4156. b43_bus_may_powerdown(dev);
  4157. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4158. return err;
  4159. }
  4160. static int b43_op_add_interface(struct ieee80211_hw *hw,
  4161. struct ieee80211_vif *vif)
  4162. {
  4163. struct b43_wl *wl = hw_to_b43_wl(hw);
  4164. struct b43_wldev *dev;
  4165. int err = -EOPNOTSUPP;
  4166. /* TODO: allow WDS/AP devices to coexist */
  4167. if (vif->type != NL80211_IFTYPE_AP &&
  4168. vif->type != NL80211_IFTYPE_MESH_POINT &&
  4169. vif->type != NL80211_IFTYPE_STATION &&
  4170. vif->type != NL80211_IFTYPE_WDS &&
  4171. vif->type != NL80211_IFTYPE_ADHOC)
  4172. return -EOPNOTSUPP;
  4173. mutex_lock(&wl->mutex);
  4174. if (wl->operating)
  4175. goto out_mutex_unlock;
  4176. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  4177. dev = wl->current_dev;
  4178. wl->operating = true;
  4179. wl->vif = vif;
  4180. wl->if_type = vif->type;
  4181. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  4182. b43_adjust_opmode(dev);
  4183. b43_set_pretbtt(dev);
  4184. b43_set_synth_pu_delay(dev, 0);
  4185. b43_upload_card_macaddress(dev);
  4186. err = 0;
  4187. out_mutex_unlock:
  4188. mutex_unlock(&wl->mutex);
  4189. if (err == 0)
  4190. b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
  4191. return err;
  4192. }
  4193. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  4194. struct ieee80211_vif *vif)
  4195. {
  4196. struct b43_wl *wl = hw_to_b43_wl(hw);
  4197. struct b43_wldev *dev = wl->current_dev;
  4198. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  4199. mutex_lock(&wl->mutex);
  4200. B43_WARN_ON(!wl->operating);
  4201. B43_WARN_ON(wl->vif != vif);
  4202. wl->vif = NULL;
  4203. wl->operating = false;
  4204. b43_adjust_opmode(dev);
  4205. memset(wl->mac_addr, 0, ETH_ALEN);
  4206. b43_upload_card_macaddress(dev);
  4207. mutex_unlock(&wl->mutex);
  4208. }
  4209. static int b43_op_start(struct ieee80211_hw *hw)
  4210. {
  4211. struct b43_wl *wl = hw_to_b43_wl(hw);
  4212. struct b43_wldev *dev = wl->current_dev;
  4213. int did_init = 0;
  4214. int err = 0;
  4215. /* Kill all old instance specific information to make sure
  4216. * the card won't use it in the short timeframe between start
  4217. * and mac80211 reconfiguring it. */
  4218. memset(wl->bssid, 0, ETH_ALEN);
  4219. memset(wl->mac_addr, 0, ETH_ALEN);
  4220. wl->filter_flags = 0;
  4221. wl->radiotap_enabled = false;
  4222. b43_qos_clear(wl);
  4223. wl->beacon0_uploaded = false;
  4224. wl->beacon1_uploaded = false;
  4225. wl->beacon_templates_virgin = true;
  4226. wl->radio_enabled = true;
  4227. mutex_lock(&wl->mutex);
  4228. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  4229. err = b43_wireless_core_init(dev);
  4230. if (err)
  4231. goto out_mutex_unlock;
  4232. did_init = 1;
  4233. }
  4234. if (b43_status(dev) < B43_STAT_STARTED) {
  4235. err = b43_wireless_core_start(dev);
  4236. if (err) {
  4237. if (did_init)
  4238. b43_wireless_core_exit(dev);
  4239. goto out_mutex_unlock;
  4240. }
  4241. }
  4242. /* XXX: only do if device doesn't support rfkill irq */
  4243. wiphy_rfkill_start_polling(hw->wiphy);
  4244. out_mutex_unlock:
  4245. mutex_unlock(&wl->mutex);
  4246. /*
  4247. * Configuration may have been overwritten during initialization.
  4248. * Reload the configuration, but only if initialization was
  4249. * successful. Reloading the configuration after a failed init
  4250. * may hang the system.
  4251. */
  4252. if (!err)
  4253. b43_op_config(hw, ~0);
  4254. return err;
  4255. }
  4256. static void b43_op_stop(struct ieee80211_hw *hw)
  4257. {
  4258. struct b43_wl *wl = hw_to_b43_wl(hw);
  4259. struct b43_wldev *dev = wl->current_dev;
  4260. cancel_work_sync(&(wl->beacon_update_trigger));
  4261. if (!dev)
  4262. goto out;
  4263. mutex_lock(&wl->mutex);
  4264. if (b43_status(dev) >= B43_STAT_STARTED) {
  4265. dev = b43_wireless_core_stop(dev);
  4266. if (!dev)
  4267. goto out_unlock;
  4268. }
  4269. b43_wireless_core_exit(dev);
  4270. wl->radio_enabled = false;
  4271. out_unlock:
  4272. mutex_unlock(&wl->mutex);
  4273. out:
  4274. cancel_work_sync(&(wl->txpower_adjust_work));
  4275. }
  4276. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  4277. struct ieee80211_sta *sta, bool set)
  4278. {
  4279. struct b43_wl *wl = hw_to_b43_wl(hw);
  4280. /* FIXME: add locking */
  4281. b43_update_templates(wl);
  4282. return 0;
  4283. }
  4284. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  4285. struct ieee80211_vif *vif,
  4286. enum sta_notify_cmd notify_cmd,
  4287. struct ieee80211_sta *sta)
  4288. {
  4289. struct b43_wl *wl = hw_to_b43_wl(hw);
  4290. B43_WARN_ON(!vif || wl->vif != vif);
  4291. }
  4292. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
  4293. {
  4294. struct b43_wl *wl = hw_to_b43_wl(hw);
  4295. struct b43_wldev *dev;
  4296. mutex_lock(&wl->mutex);
  4297. dev = wl->current_dev;
  4298. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4299. /* Disable CFP update during scan on other channels. */
  4300. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  4301. }
  4302. mutex_unlock(&wl->mutex);
  4303. }
  4304. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
  4305. {
  4306. struct b43_wl *wl = hw_to_b43_wl(hw);
  4307. struct b43_wldev *dev;
  4308. mutex_lock(&wl->mutex);
  4309. dev = wl->current_dev;
  4310. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4311. /* Re-enable CFP update. */
  4312. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  4313. }
  4314. mutex_unlock(&wl->mutex);
  4315. }
  4316. static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
  4317. struct survey_info *survey)
  4318. {
  4319. struct b43_wl *wl = hw_to_b43_wl(hw);
  4320. struct b43_wldev *dev = wl->current_dev;
  4321. struct ieee80211_conf *conf = &hw->conf;
  4322. if (idx != 0)
  4323. return -ENOENT;
  4324. survey->channel = conf->chandef.chan;
  4325. survey->filled = SURVEY_INFO_NOISE_DBM;
  4326. survey->noise = dev->stats.link_noise;
  4327. return 0;
  4328. }
  4329. static const struct ieee80211_ops b43_hw_ops = {
  4330. .tx = b43_op_tx,
  4331. .conf_tx = b43_op_conf_tx,
  4332. .add_interface = b43_op_add_interface,
  4333. .remove_interface = b43_op_remove_interface,
  4334. .config = b43_op_config,
  4335. .bss_info_changed = b43_op_bss_info_changed,
  4336. .configure_filter = b43_op_configure_filter,
  4337. .set_key = b43_op_set_key,
  4338. .update_tkip_key = b43_op_update_tkip_key,
  4339. .get_stats = b43_op_get_stats,
  4340. .get_tsf = b43_op_get_tsf,
  4341. .set_tsf = b43_op_set_tsf,
  4342. .start = b43_op_start,
  4343. .stop = b43_op_stop,
  4344. .set_tim = b43_op_beacon_set_tim,
  4345. .sta_notify = b43_op_sta_notify,
  4346. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4347. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4348. .get_survey = b43_op_get_survey,
  4349. .rfkill_poll = b43_rfkill_poll,
  4350. };
  4351. /* Hard-reset the chip. Do not call this directly.
  4352. * Use b43_controller_restart()
  4353. */
  4354. static void b43_chip_reset(struct work_struct *work)
  4355. {
  4356. struct b43_wldev *dev =
  4357. container_of(work, struct b43_wldev, restart_work);
  4358. struct b43_wl *wl = dev->wl;
  4359. int err = 0;
  4360. int prev_status;
  4361. mutex_lock(&wl->mutex);
  4362. prev_status = b43_status(dev);
  4363. /* Bring the device down... */
  4364. if (prev_status >= B43_STAT_STARTED) {
  4365. dev = b43_wireless_core_stop(dev);
  4366. if (!dev) {
  4367. err = -ENODEV;
  4368. goto out;
  4369. }
  4370. }
  4371. if (prev_status >= B43_STAT_INITIALIZED)
  4372. b43_wireless_core_exit(dev);
  4373. /* ...and up again. */
  4374. if (prev_status >= B43_STAT_INITIALIZED) {
  4375. err = b43_wireless_core_init(dev);
  4376. if (err)
  4377. goto out;
  4378. }
  4379. if (prev_status >= B43_STAT_STARTED) {
  4380. err = b43_wireless_core_start(dev);
  4381. if (err) {
  4382. b43_wireless_core_exit(dev);
  4383. goto out;
  4384. }
  4385. }
  4386. out:
  4387. if (err)
  4388. wl->current_dev = NULL; /* Failed to init the dev. */
  4389. mutex_unlock(&wl->mutex);
  4390. if (err) {
  4391. b43err(wl, "Controller restart FAILED\n");
  4392. return;
  4393. }
  4394. /* reload configuration */
  4395. b43_op_config(wl->hw, ~0);
  4396. if (wl->vif)
  4397. b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
  4398. b43info(wl, "Controller restarted\n");
  4399. }
  4400. static int b43_setup_bands(struct b43_wldev *dev,
  4401. bool have_2ghz_phy, bool have_5ghz_phy)
  4402. {
  4403. struct ieee80211_hw *hw = dev->wl->hw;
  4404. if (have_2ghz_phy)
  4405. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  4406. if (dev->phy.type == B43_PHYTYPE_N) {
  4407. if (have_5ghz_phy)
  4408. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  4409. } else {
  4410. if (have_5ghz_phy)
  4411. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4412. }
  4413. dev->phy.supports_2ghz = have_2ghz_phy;
  4414. dev->phy.supports_5ghz = have_5ghz_phy;
  4415. return 0;
  4416. }
  4417. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4418. {
  4419. /* We release firmware that late to not be required to re-request
  4420. * is all the time when we reinit the core. */
  4421. b43_release_firmware(dev);
  4422. b43_phy_free(dev);
  4423. }
  4424. static void b43_supported_bands(struct b43_wldev *dev, bool *have_2ghz_phy,
  4425. bool *have_5ghz_phy)
  4426. {
  4427. u16 dev_id = 0;
  4428. #ifdef CONFIG_B43_BCMA
  4429. if (dev->dev->bus_type == B43_BUS_BCMA &&
  4430. dev->dev->bdev->bus->hosttype == BCMA_HOSTTYPE_PCI)
  4431. dev_id = dev->dev->bdev->bus->host_pci->device;
  4432. #endif
  4433. #ifdef CONFIG_B43_SSB
  4434. if (dev->dev->bus_type == B43_BUS_SSB &&
  4435. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
  4436. dev_id = dev->dev->sdev->bus->host_pci->device;
  4437. #endif
  4438. /* Override with SPROM value if available */
  4439. if (dev->dev->bus_sprom->dev_id)
  4440. dev_id = dev->dev->bus_sprom->dev_id;
  4441. /* Note: below IDs can be "virtual" (not maching e.g. real PCI ID) */
  4442. switch (dev_id) {
  4443. case 0x4324: /* BCM4306 */
  4444. case 0x4312: /* BCM4311 */
  4445. case 0x4319: /* BCM4318 */
  4446. case 0x4328: /* BCM4321 */
  4447. case 0x432b: /* BCM4322 */
  4448. case 0x4350: /* BCM43222 */
  4449. case 0x4353: /* BCM43224 */
  4450. case 0x0576: /* BCM43224 */
  4451. case 0x435f: /* BCM6362 */
  4452. case 0x4331: /* BCM4331 */
  4453. case 0x4359: /* BCM43228 */
  4454. case 0x43a0: /* BCM4360 */
  4455. case 0x43b1: /* BCM4352 */
  4456. /* Dual band devices */
  4457. *have_2ghz_phy = true;
  4458. *have_5ghz_phy = true;
  4459. return;
  4460. case 0x4321: /* BCM4306 */
  4461. case 0x4313: /* BCM4311 */
  4462. case 0x431a: /* BCM4318 */
  4463. case 0x432a: /* BCM4321 */
  4464. case 0x432d: /* BCM4322 */
  4465. case 0x4352: /* BCM43222 */
  4466. case 0x4333: /* BCM4331 */
  4467. case 0x43a2: /* BCM4360 */
  4468. case 0x43b3: /* BCM4352 */
  4469. /* 5 GHz only devices */
  4470. *have_2ghz_phy = false;
  4471. *have_5ghz_phy = true;
  4472. return;
  4473. }
  4474. /* As a fallback, try to guess using PHY type */
  4475. switch (dev->phy.type) {
  4476. case B43_PHYTYPE_A:
  4477. *have_2ghz_phy = false;
  4478. *have_5ghz_phy = true;
  4479. return;
  4480. case B43_PHYTYPE_G:
  4481. case B43_PHYTYPE_N:
  4482. case B43_PHYTYPE_LP:
  4483. case B43_PHYTYPE_HT:
  4484. case B43_PHYTYPE_LCN:
  4485. *have_2ghz_phy = true;
  4486. *have_5ghz_phy = false;
  4487. return;
  4488. }
  4489. B43_WARN_ON(1);
  4490. }
  4491. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4492. {
  4493. struct b43_wl *wl = dev->wl;
  4494. struct b43_phy *phy = &dev->phy;
  4495. int err;
  4496. u32 tmp;
  4497. bool have_2ghz_phy = false, have_5ghz_phy = false;
  4498. /* Do NOT do any device initialization here.
  4499. * Do it in wireless_core_init() instead.
  4500. * This function is for gathering basic information about the HW, only.
  4501. * Also some structs may be set up here. But most likely you want to have
  4502. * that in core_init(), too.
  4503. */
  4504. err = b43_bus_powerup(dev, 0);
  4505. if (err) {
  4506. b43err(wl, "Bus powerup failed\n");
  4507. goto out;
  4508. }
  4509. phy->do_full_init = true;
  4510. /* Try to guess supported bands for the first init needs */
  4511. switch (dev->dev->bus_type) {
  4512. #ifdef CONFIG_B43_BCMA
  4513. case B43_BUS_BCMA:
  4514. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  4515. have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
  4516. have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
  4517. break;
  4518. #endif
  4519. #ifdef CONFIG_B43_SSB
  4520. case B43_BUS_SSB:
  4521. if (dev->dev->core_rev >= 5) {
  4522. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  4523. have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4524. have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4525. } else
  4526. B43_WARN_ON(1);
  4527. break;
  4528. #endif
  4529. }
  4530. dev->phy.gmode = have_2ghz_phy;
  4531. b43_wireless_core_reset(dev, dev->phy.gmode);
  4532. /* Get the PHY type. */
  4533. err = b43_phy_versioning(dev);
  4534. if (err)
  4535. goto err_powerdown;
  4536. /* Get real info about supported bands */
  4537. b43_supported_bands(dev, &have_2ghz_phy, &have_5ghz_phy);
  4538. /* We don't support 5 GHz on some PHYs yet */
  4539. switch (dev->phy.type) {
  4540. case B43_PHYTYPE_A:
  4541. case B43_PHYTYPE_N:
  4542. case B43_PHYTYPE_LP:
  4543. case B43_PHYTYPE_HT:
  4544. b43warn(wl, "5 GHz band is unsupported on this PHY\n");
  4545. have_5ghz_phy = false;
  4546. }
  4547. if (!have_2ghz_phy && !have_5ghz_phy) {
  4548. b43err(wl, "b43 can't support any band on this device\n");
  4549. err = -EOPNOTSUPP;
  4550. goto err_powerdown;
  4551. }
  4552. err = b43_phy_allocate(dev);
  4553. if (err)
  4554. goto err_powerdown;
  4555. dev->phy.gmode = have_2ghz_phy;
  4556. b43_wireless_core_reset(dev, dev->phy.gmode);
  4557. err = b43_validate_chipaccess(dev);
  4558. if (err)
  4559. goto err_phy_free;
  4560. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4561. if (err)
  4562. goto err_phy_free;
  4563. /* Now set some default "current_dev" */
  4564. if (!wl->current_dev)
  4565. wl->current_dev = dev;
  4566. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4567. dev->phy.ops->switch_analog(dev, 0);
  4568. b43_device_disable(dev, 0);
  4569. b43_bus_may_powerdown(dev);
  4570. out:
  4571. return err;
  4572. err_phy_free:
  4573. b43_phy_free(dev);
  4574. err_powerdown:
  4575. b43_bus_may_powerdown(dev);
  4576. return err;
  4577. }
  4578. static void b43_one_core_detach(struct b43_bus_dev *dev)
  4579. {
  4580. struct b43_wldev *wldev;
  4581. struct b43_wl *wl;
  4582. /* Do not cancel ieee80211-workqueue based work here.
  4583. * See comment in b43_remove(). */
  4584. wldev = b43_bus_get_wldev(dev);
  4585. wl = wldev->wl;
  4586. b43_debugfs_remove_device(wldev);
  4587. b43_wireless_core_detach(wldev);
  4588. list_del(&wldev->list);
  4589. b43_bus_set_wldev(dev, NULL);
  4590. kfree(wldev);
  4591. }
  4592. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
  4593. {
  4594. struct b43_wldev *wldev;
  4595. int err = -ENOMEM;
  4596. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4597. if (!wldev)
  4598. goto out;
  4599. wldev->use_pio = b43_modparam_pio;
  4600. wldev->dev = dev;
  4601. wldev->wl = wl;
  4602. b43_set_status(wldev, B43_STAT_UNINIT);
  4603. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4604. INIT_LIST_HEAD(&wldev->list);
  4605. err = b43_wireless_core_attach(wldev);
  4606. if (err)
  4607. goto err_kfree_wldev;
  4608. b43_bus_set_wldev(dev, wldev);
  4609. b43_debugfs_add_device(wldev);
  4610. out:
  4611. return err;
  4612. err_kfree_wldev:
  4613. kfree(wldev);
  4614. return err;
  4615. }
  4616. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4617. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4618. (pdev->device == _device) && \
  4619. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4620. (pdev->subsystem_device == _subdevice) )
  4621. #ifdef CONFIG_B43_SSB
  4622. static void b43_sprom_fixup(struct ssb_bus *bus)
  4623. {
  4624. struct pci_dev *pdev;
  4625. /* boardflags workarounds */
  4626. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4627. bus->chip_id == 0x4301 && bus->sprom.board_rev == 0x74)
  4628. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4629. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4630. bus->boardinfo.type == 0x4E && bus->sprom.board_rev > 0x40)
  4631. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4632. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4633. pdev = bus->host_pci;
  4634. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4635. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4636. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4637. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4638. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4639. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4640. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4641. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4642. }
  4643. }
  4644. static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
  4645. {
  4646. struct ieee80211_hw *hw = wl->hw;
  4647. ssb_set_devtypedata(dev->sdev, NULL);
  4648. ieee80211_free_hw(hw);
  4649. }
  4650. #endif
  4651. static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
  4652. {
  4653. struct ssb_sprom *sprom = dev->bus_sprom;
  4654. struct ieee80211_hw *hw;
  4655. struct b43_wl *wl;
  4656. char chip_name[6];
  4657. int queue_num;
  4658. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4659. if (!hw) {
  4660. b43err(NULL, "Could not allocate ieee80211 device\n");
  4661. return ERR_PTR(-ENOMEM);
  4662. }
  4663. wl = hw_to_b43_wl(hw);
  4664. /* fill hw info */
  4665. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4666. IEEE80211_HW_SIGNAL_DBM;
  4667. hw->wiphy->interface_modes =
  4668. BIT(NL80211_IFTYPE_AP) |
  4669. BIT(NL80211_IFTYPE_MESH_POINT) |
  4670. BIT(NL80211_IFTYPE_STATION) |
  4671. BIT(NL80211_IFTYPE_WDS) |
  4672. BIT(NL80211_IFTYPE_ADHOC);
  4673. hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
  4674. wl->hw_registred = false;
  4675. hw->max_rates = 2;
  4676. SET_IEEE80211_DEV(hw, dev->dev);
  4677. if (is_valid_ether_addr(sprom->et1mac))
  4678. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4679. else
  4680. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4681. /* Initialize struct b43_wl */
  4682. wl->hw = hw;
  4683. mutex_init(&wl->mutex);
  4684. spin_lock_init(&wl->hardirq_lock);
  4685. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4686. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4687. INIT_WORK(&wl->tx_work, b43_tx_work);
  4688. /* Initialize queues and flags. */
  4689. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  4690. skb_queue_head_init(&wl->tx_queue[queue_num]);
  4691. wl->tx_queue_stopped[queue_num] = 0;
  4692. }
  4693. snprintf(chip_name, ARRAY_SIZE(chip_name),
  4694. (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
  4695. b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
  4696. dev->core_rev);
  4697. return wl;
  4698. }
  4699. #ifdef CONFIG_B43_BCMA
  4700. static int b43_bcma_probe(struct bcma_device *core)
  4701. {
  4702. struct b43_bus_dev *dev;
  4703. struct b43_wl *wl;
  4704. int err;
  4705. if (!modparam_allhwsupport &&
  4706. (core->id.rev == 0x17 || core->id.rev == 0x18)) {
  4707. pr_err("Support for cores revisions 0x17 and 0x18 disabled by module param allhwsupport=0. Try b43.allhwsupport=1\n");
  4708. return -ENOTSUPP;
  4709. }
  4710. dev = b43_bus_dev_bcma_init(core);
  4711. if (!dev)
  4712. return -ENODEV;
  4713. wl = b43_wireless_init(dev);
  4714. if (IS_ERR(wl)) {
  4715. err = PTR_ERR(wl);
  4716. goto bcma_out;
  4717. }
  4718. err = b43_one_core_attach(dev, wl);
  4719. if (err)
  4720. goto bcma_err_wireless_exit;
  4721. /* setup and start work to load firmware */
  4722. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4723. schedule_work(&wl->firmware_load);
  4724. bcma_out:
  4725. return err;
  4726. bcma_err_wireless_exit:
  4727. ieee80211_free_hw(wl->hw);
  4728. return err;
  4729. }
  4730. static void b43_bcma_remove(struct bcma_device *core)
  4731. {
  4732. struct b43_wldev *wldev = bcma_get_drvdata(core);
  4733. struct b43_wl *wl = wldev->wl;
  4734. /* We must cancel any work here before unregistering from ieee80211,
  4735. * as the ieee80211 unreg will destroy the workqueue. */
  4736. cancel_work_sync(&wldev->restart_work);
  4737. cancel_work_sync(&wl->firmware_load);
  4738. B43_WARN_ON(!wl);
  4739. if (!wldev->fw.ucode.data)
  4740. return; /* NULL if firmware never loaded */
  4741. if (wl->current_dev == wldev && wl->hw_registred) {
  4742. b43_leds_stop(wldev);
  4743. ieee80211_unregister_hw(wl->hw);
  4744. }
  4745. b43_one_core_detach(wldev->dev);
  4746. /* Unregister HW RNG driver */
  4747. b43_rng_exit(wl);
  4748. b43_leds_unregister(wl);
  4749. ieee80211_free_hw(wl->hw);
  4750. }
  4751. static struct bcma_driver b43_bcma_driver = {
  4752. .name = KBUILD_MODNAME,
  4753. .id_table = b43_bcma_tbl,
  4754. .probe = b43_bcma_probe,
  4755. .remove = b43_bcma_remove,
  4756. };
  4757. #endif
  4758. #ifdef CONFIG_B43_SSB
  4759. static
  4760. int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
  4761. {
  4762. struct b43_bus_dev *dev;
  4763. struct b43_wl *wl;
  4764. int err;
  4765. dev = b43_bus_dev_ssb_init(sdev);
  4766. if (!dev)
  4767. return -ENOMEM;
  4768. wl = ssb_get_devtypedata(sdev);
  4769. if (wl) {
  4770. b43err(NULL, "Dual-core devices are not supported\n");
  4771. err = -ENOTSUPP;
  4772. goto err_ssb_kfree_dev;
  4773. }
  4774. b43_sprom_fixup(sdev->bus);
  4775. wl = b43_wireless_init(dev);
  4776. if (IS_ERR(wl)) {
  4777. err = PTR_ERR(wl);
  4778. goto err_ssb_kfree_dev;
  4779. }
  4780. ssb_set_devtypedata(sdev, wl);
  4781. B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
  4782. err = b43_one_core_attach(dev, wl);
  4783. if (err)
  4784. goto err_ssb_wireless_exit;
  4785. /* setup and start work to load firmware */
  4786. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4787. schedule_work(&wl->firmware_load);
  4788. return err;
  4789. err_ssb_wireless_exit:
  4790. b43_wireless_exit(dev, wl);
  4791. err_ssb_kfree_dev:
  4792. kfree(dev);
  4793. return err;
  4794. }
  4795. static void b43_ssb_remove(struct ssb_device *sdev)
  4796. {
  4797. struct b43_wl *wl = ssb_get_devtypedata(sdev);
  4798. struct b43_wldev *wldev = ssb_get_drvdata(sdev);
  4799. struct b43_bus_dev *dev = wldev->dev;
  4800. /* We must cancel any work here before unregistering from ieee80211,
  4801. * as the ieee80211 unreg will destroy the workqueue. */
  4802. cancel_work_sync(&wldev->restart_work);
  4803. cancel_work_sync(&wl->firmware_load);
  4804. B43_WARN_ON(!wl);
  4805. if (!wldev->fw.ucode.data)
  4806. return; /* NULL if firmware never loaded */
  4807. if (wl->current_dev == wldev && wl->hw_registred) {
  4808. b43_leds_stop(wldev);
  4809. ieee80211_unregister_hw(wl->hw);
  4810. }
  4811. b43_one_core_detach(dev);
  4812. /* Unregister HW RNG driver */
  4813. b43_rng_exit(wl);
  4814. b43_leds_unregister(wl);
  4815. b43_wireless_exit(dev, wl);
  4816. }
  4817. static struct ssb_driver b43_ssb_driver = {
  4818. .name = KBUILD_MODNAME,
  4819. .id_table = b43_ssb_tbl,
  4820. .probe = b43_ssb_probe,
  4821. .remove = b43_ssb_remove,
  4822. };
  4823. #endif /* CONFIG_B43_SSB */
  4824. /* Perform a hardware reset. This can be called from any context. */
  4825. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4826. {
  4827. /* Must avoid requeueing, if we are in shutdown. */
  4828. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4829. return;
  4830. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4831. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  4832. }
  4833. static void b43_print_driverinfo(void)
  4834. {
  4835. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4836. *feat_leds = "", *feat_sdio = "";
  4837. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4838. feat_pci = "P";
  4839. #endif
  4840. #ifdef CONFIG_B43_PCMCIA
  4841. feat_pcmcia = "M";
  4842. #endif
  4843. #ifdef CONFIG_B43_PHY_N
  4844. feat_nphy = "N";
  4845. #endif
  4846. #ifdef CONFIG_B43_LEDS
  4847. feat_leds = "L";
  4848. #endif
  4849. #ifdef CONFIG_B43_SDIO
  4850. feat_sdio = "S";
  4851. #endif
  4852. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4853. "[ Features: %s%s%s%s%s ]\n",
  4854. feat_pci, feat_pcmcia, feat_nphy,
  4855. feat_leds, feat_sdio);
  4856. }
  4857. static int __init b43_init(void)
  4858. {
  4859. int err;
  4860. b43_debugfs_init();
  4861. err = b43_pcmcia_init();
  4862. if (err)
  4863. goto err_dfs_exit;
  4864. err = b43_sdio_init();
  4865. if (err)
  4866. goto err_pcmcia_exit;
  4867. #ifdef CONFIG_B43_BCMA
  4868. err = bcma_driver_register(&b43_bcma_driver);
  4869. if (err)
  4870. goto err_sdio_exit;
  4871. #endif
  4872. #ifdef CONFIG_B43_SSB
  4873. err = ssb_driver_register(&b43_ssb_driver);
  4874. if (err)
  4875. goto err_bcma_driver_exit;
  4876. #endif
  4877. b43_print_driverinfo();
  4878. return err;
  4879. #ifdef CONFIG_B43_SSB
  4880. err_bcma_driver_exit:
  4881. #endif
  4882. #ifdef CONFIG_B43_BCMA
  4883. bcma_driver_unregister(&b43_bcma_driver);
  4884. err_sdio_exit:
  4885. #endif
  4886. b43_sdio_exit();
  4887. err_pcmcia_exit:
  4888. b43_pcmcia_exit();
  4889. err_dfs_exit:
  4890. b43_debugfs_exit();
  4891. return err;
  4892. }
  4893. static void __exit b43_exit(void)
  4894. {
  4895. #ifdef CONFIG_B43_SSB
  4896. ssb_driver_unregister(&b43_ssb_driver);
  4897. #endif
  4898. #ifdef CONFIG_B43_BCMA
  4899. bcma_driver_unregister(&b43_bcma_driver);
  4900. #endif
  4901. b43_sdio_exit();
  4902. b43_pcmcia_exit();
  4903. b43_debugfs_exit();
  4904. }
  4905. module_init(b43_init)
  4906. module_exit(b43_exit)