sh_eth.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003
  1. /* SuperH Ethernet device driver
  2. *
  3. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  4. * Copyright (C) 2008-2014 Renesas Solutions Corp.
  5. * Copyright (C) 2013-2014 Cogent Embedded, Inc.
  6. * Copyright (C) 2014 Codethink Limited
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * The full GNU General Public License is included in this distribution in
  18. * the file called "COPYING".
  19. */
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/delay.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/mdio-bitbang.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/of.h>
  31. #include <linux/of_device.h>
  32. #include <linux/of_irq.h>
  33. #include <linux/of_net.h>
  34. #include <linux/phy.h>
  35. #include <linux/cache.h>
  36. #include <linux/io.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/slab.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/clk.h>
  42. #include <linux/sh_eth.h>
  43. #include <linux/of_mdio.h>
  44. #include "sh_eth.h"
  45. #define SH_ETH_DEF_MSG_ENABLE \
  46. (NETIF_MSG_LINK | \
  47. NETIF_MSG_TIMER | \
  48. NETIF_MSG_RX_ERR| \
  49. NETIF_MSG_TX_ERR)
  50. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  51. [EDSR] = 0x0000,
  52. [EDMR] = 0x0400,
  53. [EDTRR] = 0x0408,
  54. [EDRRR] = 0x0410,
  55. [EESR] = 0x0428,
  56. [EESIPR] = 0x0430,
  57. [TDLAR] = 0x0010,
  58. [TDFAR] = 0x0014,
  59. [TDFXR] = 0x0018,
  60. [TDFFR] = 0x001c,
  61. [RDLAR] = 0x0030,
  62. [RDFAR] = 0x0034,
  63. [RDFXR] = 0x0038,
  64. [RDFFR] = 0x003c,
  65. [TRSCER] = 0x0438,
  66. [RMFCR] = 0x0440,
  67. [TFTR] = 0x0448,
  68. [FDR] = 0x0450,
  69. [RMCR] = 0x0458,
  70. [RPADIR] = 0x0460,
  71. [FCFTR] = 0x0468,
  72. [CSMR] = 0x04E4,
  73. [ECMR] = 0x0500,
  74. [ECSR] = 0x0510,
  75. [ECSIPR] = 0x0518,
  76. [PIR] = 0x0520,
  77. [PSR] = 0x0528,
  78. [PIPR] = 0x052c,
  79. [RFLR] = 0x0508,
  80. [APR] = 0x0554,
  81. [MPR] = 0x0558,
  82. [PFTCR] = 0x055c,
  83. [PFRCR] = 0x0560,
  84. [TPAUSER] = 0x0564,
  85. [GECMR] = 0x05b0,
  86. [BCULR] = 0x05b4,
  87. [MAHR] = 0x05c0,
  88. [MALR] = 0x05c8,
  89. [TROCR] = 0x0700,
  90. [CDCR] = 0x0708,
  91. [LCCR] = 0x0710,
  92. [CEFCR] = 0x0740,
  93. [FRECR] = 0x0748,
  94. [TSFRCR] = 0x0750,
  95. [TLFRCR] = 0x0758,
  96. [RFCR] = 0x0760,
  97. [CERCR] = 0x0768,
  98. [CEECR] = 0x0770,
  99. [MAFCR] = 0x0778,
  100. [RMII_MII] = 0x0790,
  101. [ARSTR] = 0x0000,
  102. [TSU_CTRST] = 0x0004,
  103. [TSU_FWEN0] = 0x0010,
  104. [TSU_FWEN1] = 0x0014,
  105. [TSU_FCM] = 0x0018,
  106. [TSU_BSYSL0] = 0x0020,
  107. [TSU_BSYSL1] = 0x0024,
  108. [TSU_PRISL0] = 0x0028,
  109. [TSU_PRISL1] = 0x002c,
  110. [TSU_FWSL0] = 0x0030,
  111. [TSU_FWSL1] = 0x0034,
  112. [TSU_FWSLC] = 0x0038,
  113. [TSU_QTAG0] = 0x0040,
  114. [TSU_QTAG1] = 0x0044,
  115. [TSU_FWSR] = 0x0050,
  116. [TSU_FWINMK] = 0x0054,
  117. [TSU_ADQT0] = 0x0048,
  118. [TSU_ADQT1] = 0x004c,
  119. [TSU_VTAG0] = 0x0058,
  120. [TSU_VTAG1] = 0x005c,
  121. [TSU_ADSBSY] = 0x0060,
  122. [TSU_TEN] = 0x0064,
  123. [TSU_POST1] = 0x0070,
  124. [TSU_POST2] = 0x0074,
  125. [TSU_POST3] = 0x0078,
  126. [TSU_POST4] = 0x007c,
  127. [TSU_ADRH0] = 0x0100,
  128. [TSU_ADRL0] = 0x0104,
  129. [TSU_ADRH31] = 0x01f8,
  130. [TSU_ADRL31] = 0x01fc,
  131. [TXNLCR0] = 0x0080,
  132. [TXALCR0] = 0x0084,
  133. [RXNLCR0] = 0x0088,
  134. [RXALCR0] = 0x008c,
  135. [FWNLCR0] = 0x0090,
  136. [FWALCR0] = 0x0094,
  137. [TXNLCR1] = 0x00a0,
  138. [TXALCR1] = 0x00a0,
  139. [RXNLCR1] = 0x00a8,
  140. [RXALCR1] = 0x00ac,
  141. [FWNLCR1] = 0x00b0,
  142. [FWALCR1] = 0x00b4,
  143. };
  144. static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
  145. [EDSR] = 0x0000,
  146. [EDMR] = 0x0400,
  147. [EDTRR] = 0x0408,
  148. [EDRRR] = 0x0410,
  149. [EESR] = 0x0428,
  150. [EESIPR] = 0x0430,
  151. [TDLAR] = 0x0010,
  152. [TDFAR] = 0x0014,
  153. [TDFXR] = 0x0018,
  154. [TDFFR] = 0x001c,
  155. [RDLAR] = 0x0030,
  156. [RDFAR] = 0x0034,
  157. [RDFXR] = 0x0038,
  158. [RDFFR] = 0x003c,
  159. [TRSCER] = 0x0438,
  160. [RMFCR] = 0x0440,
  161. [TFTR] = 0x0448,
  162. [FDR] = 0x0450,
  163. [RMCR] = 0x0458,
  164. [RPADIR] = 0x0460,
  165. [FCFTR] = 0x0468,
  166. [CSMR] = 0x04E4,
  167. [ECMR] = 0x0500,
  168. [RFLR] = 0x0508,
  169. [ECSR] = 0x0510,
  170. [ECSIPR] = 0x0518,
  171. [PIR] = 0x0520,
  172. [APR] = 0x0554,
  173. [MPR] = 0x0558,
  174. [PFTCR] = 0x055c,
  175. [PFRCR] = 0x0560,
  176. [TPAUSER] = 0x0564,
  177. [MAHR] = 0x05c0,
  178. [MALR] = 0x05c8,
  179. [CEFCR] = 0x0740,
  180. [FRECR] = 0x0748,
  181. [TSFRCR] = 0x0750,
  182. [TLFRCR] = 0x0758,
  183. [RFCR] = 0x0760,
  184. [MAFCR] = 0x0778,
  185. [ARSTR] = 0x0000,
  186. [TSU_CTRST] = 0x0004,
  187. [TSU_VTAG0] = 0x0058,
  188. [TSU_ADSBSY] = 0x0060,
  189. [TSU_TEN] = 0x0064,
  190. [TSU_ADRH0] = 0x0100,
  191. [TSU_ADRL0] = 0x0104,
  192. [TSU_ADRH31] = 0x01f8,
  193. [TSU_ADRL31] = 0x01fc,
  194. [TXNLCR0] = 0x0080,
  195. [TXALCR0] = 0x0084,
  196. [RXNLCR0] = 0x0088,
  197. [RXALCR0] = 0x008C,
  198. };
  199. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  200. [ECMR] = 0x0300,
  201. [RFLR] = 0x0308,
  202. [ECSR] = 0x0310,
  203. [ECSIPR] = 0x0318,
  204. [PIR] = 0x0320,
  205. [PSR] = 0x0328,
  206. [RDMLR] = 0x0340,
  207. [IPGR] = 0x0350,
  208. [APR] = 0x0354,
  209. [MPR] = 0x0358,
  210. [RFCF] = 0x0360,
  211. [TPAUSER] = 0x0364,
  212. [TPAUSECR] = 0x0368,
  213. [MAHR] = 0x03c0,
  214. [MALR] = 0x03c8,
  215. [TROCR] = 0x03d0,
  216. [CDCR] = 0x03d4,
  217. [LCCR] = 0x03d8,
  218. [CNDCR] = 0x03dc,
  219. [CEFCR] = 0x03e4,
  220. [FRECR] = 0x03e8,
  221. [TSFRCR] = 0x03ec,
  222. [TLFRCR] = 0x03f0,
  223. [RFCR] = 0x03f4,
  224. [MAFCR] = 0x03f8,
  225. [EDMR] = 0x0200,
  226. [EDTRR] = 0x0208,
  227. [EDRRR] = 0x0210,
  228. [TDLAR] = 0x0218,
  229. [RDLAR] = 0x0220,
  230. [EESR] = 0x0228,
  231. [EESIPR] = 0x0230,
  232. [TRSCER] = 0x0238,
  233. [RMFCR] = 0x0240,
  234. [TFTR] = 0x0248,
  235. [FDR] = 0x0250,
  236. [RMCR] = 0x0258,
  237. [TFUCR] = 0x0264,
  238. [RFOCR] = 0x0268,
  239. [RMIIMODE] = 0x026c,
  240. [FCFTR] = 0x0270,
  241. [TRIMD] = 0x027c,
  242. };
  243. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  244. [ECMR] = 0x0100,
  245. [RFLR] = 0x0108,
  246. [ECSR] = 0x0110,
  247. [ECSIPR] = 0x0118,
  248. [PIR] = 0x0120,
  249. [PSR] = 0x0128,
  250. [RDMLR] = 0x0140,
  251. [IPGR] = 0x0150,
  252. [APR] = 0x0154,
  253. [MPR] = 0x0158,
  254. [TPAUSER] = 0x0164,
  255. [RFCF] = 0x0160,
  256. [TPAUSECR] = 0x0168,
  257. [BCFRR] = 0x016c,
  258. [MAHR] = 0x01c0,
  259. [MALR] = 0x01c8,
  260. [TROCR] = 0x01d0,
  261. [CDCR] = 0x01d4,
  262. [LCCR] = 0x01d8,
  263. [CNDCR] = 0x01dc,
  264. [CEFCR] = 0x01e4,
  265. [FRECR] = 0x01e8,
  266. [TSFRCR] = 0x01ec,
  267. [TLFRCR] = 0x01f0,
  268. [RFCR] = 0x01f4,
  269. [MAFCR] = 0x01f8,
  270. [RTRATE] = 0x01fc,
  271. [EDMR] = 0x0000,
  272. [EDTRR] = 0x0008,
  273. [EDRRR] = 0x0010,
  274. [TDLAR] = 0x0018,
  275. [RDLAR] = 0x0020,
  276. [EESR] = 0x0028,
  277. [EESIPR] = 0x0030,
  278. [TRSCER] = 0x0038,
  279. [RMFCR] = 0x0040,
  280. [TFTR] = 0x0048,
  281. [FDR] = 0x0050,
  282. [RMCR] = 0x0058,
  283. [TFUCR] = 0x0064,
  284. [RFOCR] = 0x0068,
  285. [FCFTR] = 0x0070,
  286. [RPADIR] = 0x0078,
  287. [TRIMD] = 0x007c,
  288. [RBWAR] = 0x00c8,
  289. [RDFAR] = 0x00cc,
  290. [TBRAR] = 0x00d4,
  291. [TDFAR] = 0x00d8,
  292. };
  293. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  294. [EDMR] = 0x0000,
  295. [EDTRR] = 0x0004,
  296. [EDRRR] = 0x0008,
  297. [TDLAR] = 0x000c,
  298. [RDLAR] = 0x0010,
  299. [EESR] = 0x0014,
  300. [EESIPR] = 0x0018,
  301. [TRSCER] = 0x001c,
  302. [RMFCR] = 0x0020,
  303. [TFTR] = 0x0024,
  304. [FDR] = 0x0028,
  305. [RMCR] = 0x002c,
  306. [EDOCR] = 0x0030,
  307. [FCFTR] = 0x0034,
  308. [RPADIR] = 0x0038,
  309. [TRIMD] = 0x003c,
  310. [RBWAR] = 0x0040,
  311. [RDFAR] = 0x0044,
  312. [TBRAR] = 0x004c,
  313. [TDFAR] = 0x0050,
  314. [ECMR] = 0x0160,
  315. [ECSR] = 0x0164,
  316. [ECSIPR] = 0x0168,
  317. [PIR] = 0x016c,
  318. [MAHR] = 0x0170,
  319. [MALR] = 0x0174,
  320. [RFLR] = 0x0178,
  321. [PSR] = 0x017c,
  322. [TROCR] = 0x0180,
  323. [CDCR] = 0x0184,
  324. [LCCR] = 0x0188,
  325. [CNDCR] = 0x018c,
  326. [CEFCR] = 0x0194,
  327. [FRECR] = 0x0198,
  328. [TSFRCR] = 0x019c,
  329. [TLFRCR] = 0x01a0,
  330. [RFCR] = 0x01a4,
  331. [MAFCR] = 0x01a8,
  332. [IPGR] = 0x01b4,
  333. [APR] = 0x01b8,
  334. [MPR] = 0x01bc,
  335. [TPAUSER] = 0x01c4,
  336. [BCFR] = 0x01cc,
  337. [ARSTR] = 0x0000,
  338. [TSU_CTRST] = 0x0004,
  339. [TSU_FWEN0] = 0x0010,
  340. [TSU_FWEN1] = 0x0014,
  341. [TSU_FCM] = 0x0018,
  342. [TSU_BSYSL0] = 0x0020,
  343. [TSU_BSYSL1] = 0x0024,
  344. [TSU_PRISL0] = 0x0028,
  345. [TSU_PRISL1] = 0x002c,
  346. [TSU_FWSL0] = 0x0030,
  347. [TSU_FWSL1] = 0x0034,
  348. [TSU_FWSLC] = 0x0038,
  349. [TSU_QTAGM0] = 0x0040,
  350. [TSU_QTAGM1] = 0x0044,
  351. [TSU_ADQT0] = 0x0048,
  352. [TSU_ADQT1] = 0x004c,
  353. [TSU_FWSR] = 0x0050,
  354. [TSU_FWINMK] = 0x0054,
  355. [TSU_ADSBSY] = 0x0060,
  356. [TSU_TEN] = 0x0064,
  357. [TSU_POST1] = 0x0070,
  358. [TSU_POST2] = 0x0074,
  359. [TSU_POST3] = 0x0078,
  360. [TSU_POST4] = 0x007c,
  361. [TXNLCR0] = 0x0080,
  362. [TXALCR0] = 0x0084,
  363. [RXNLCR0] = 0x0088,
  364. [RXALCR0] = 0x008c,
  365. [FWNLCR0] = 0x0090,
  366. [FWALCR0] = 0x0094,
  367. [TXNLCR1] = 0x00a0,
  368. [TXALCR1] = 0x00a0,
  369. [RXNLCR1] = 0x00a8,
  370. [RXALCR1] = 0x00ac,
  371. [FWNLCR1] = 0x00b0,
  372. [FWALCR1] = 0x00b4,
  373. [TSU_ADRH0] = 0x0100,
  374. [TSU_ADRL0] = 0x0104,
  375. [TSU_ADRL31] = 0x01fc,
  376. };
  377. static bool sh_eth_is_gether(struct sh_eth_private *mdp)
  378. {
  379. return mdp->reg_offset == sh_eth_offset_gigabit;
  380. }
  381. static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
  382. {
  383. return mdp->reg_offset == sh_eth_offset_fast_rz;
  384. }
  385. static void sh_eth_select_mii(struct net_device *ndev)
  386. {
  387. u32 value = 0x0;
  388. struct sh_eth_private *mdp = netdev_priv(ndev);
  389. switch (mdp->phy_interface) {
  390. case PHY_INTERFACE_MODE_GMII:
  391. value = 0x2;
  392. break;
  393. case PHY_INTERFACE_MODE_MII:
  394. value = 0x1;
  395. break;
  396. case PHY_INTERFACE_MODE_RMII:
  397. value = 0x0;
  398. break;
  399. default:
  400. netdev_warn(ndev,
  401. "PHY interface mode was not setup. Set to MII.\n");
  402. value = 0x1;
  403. break;
  404. }
  405. sh_eth_write(ndev, value, RMII_MII);
  406. }
  407. static void sh_eth_set_duplex(struct net_device *ndev)
  408. {
  409. struct sh_eth_private *mdp = netdev_priv(ndev);
  410. if (mdp->duplex) /* Full */
  411. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  412. else /* Half */
  413. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  414. }
  415. /* There is CPU dependent code */
  416. static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
  417. {
  418. struct sh_eth_private *mdp = netdev_priv(ndev);
  419. switch (mdp->speed) {
  420. case 10: /* 10BASE */
  421. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
  422. break;
  423. case 100:/* 100BASE */
  424. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
  425. break;
  426. default:
  427. break;
  428. }
  429. }
  430. /* R8A7778/9 */
  431. static struct sh_eth_cpu_data r8a777x_data = {
  432. .set_duplex = sh_eth_set_duplex,
  433. .set_rate = sh_eth_set_rate_r8a777x,
  434. .register_type = SH_ETH_REG_FAST_RCAR,
  435. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  436. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  437. .eesipr_value = 0x01ff009f,
  438. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  439. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  440. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  441. EESR_ECI,
  442. .apr = 1,
  443. .mpr = 1,
  444. .tpauser = 1,
  445. .hw_swap = 1,
  446. };
  447. /* R8A7790/1 */
  448. static struct sh_eth_cpu_data r8a779x_data = {
  449. .set_duplex = sh_eth_set_duplex,
  450. .set_rate = sh_eth_set_rate_r8a777x,
  451. .register_type = SH_ETH_REG_FAST_RCAR,
  452. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  453. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  454. .eesipr_value = 0x01ff009f,
  455. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  456. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  457. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  458. EESR_ECI,
  459. .apr = 1,
  460. .mpr = 1,
  461. .tpauser = 1,
  462. .hw_swap = 1,
  463. .rmiimode = 1,
  464. .shift_rd0 = 1,
  465. };
  466. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  467. {
  468. struct sh_eth_private *mdp = netdev_priv(ndev);
  469. switch (mdp->speed) {
  470. case 10: /* 10BASE */
  471. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
  472. break;
  473. case 100:/* 100BASE */
  474. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
  475. break;
  476. default:
  477. break;
  478. }
  479. }
  480. /* SH7724 */
  481. static struct sh_eth_cpu_data sh7724_data = {
  482. .set_duplex = sh_eth_set_duplex,
  483. .set_rate = sh_eth_set_rate_sh7724,
  484. .register_type = SH_ETH_REG_FAST_SH4,
  485. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  486. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  487. .eesipr_value = 0x01ff009f,
  488. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  489. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  490. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  491. EESR_ECI,
  492. .apr = 1,
  493. .mpr = 1,
  494. .tpauser = 1,
  495. .hw_swap = 1,
  496. .rpadir = 1,
  497. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  498. };
  499. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  500. {
  501. struct sh_eth_private *mdp = netdev_priv(ndev);
  502. switch (mdp->speed) {
  503. case 10: /* 10BASE */
  504. sh_eth_write(ndev, 0, RTRATE);
  505. break;
  506. case 100:/* 100BASE */
  507. sh_eth_write(ndev, 1, RTRATE);
  508. break;
  509. default:
  510. break;
  511. }
  512. }
  513. /* SH7757 */
  514. static struct sh_eth_cpu_data sh7757_data = {
  515. .set_duplex = sh_eth_set_duplex,
  516. .set_rate = sh_eth_set_rate_sh7757,
  517. .register_type = SH_ETH_REG_FAST_SH4,
  518. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  519. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  520. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  521. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  522. EESR_ECI,
  523. .irq_flags = IRQF_SHARED,
  524. .apr = 1,
  525. .mpr = 1,
  526. .tpauser = 1,
  527. .hw_swap = 1,
  528. .no_ade = 1,
  529. .rpadir = 1,
  530. .rpadir_value = 2 << 16,
  531. };
  532. #define SH_GIGA_ETH_BASE 0xfee00000UL
  533. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  534. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  535. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  536. {
  537. int i;
  538. unsigned long mahr[2], malr[2];
  539. /* save MAHR and MALR */
  540. for (i = 0; i < 2; i++) {
  541. malr[i] = ioread32((void *)GIGA_MALR(i));
  542. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  543. }
  544. /* reset device */
  545. iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
  546. mdelay(1);
  547. /* restore MAHR and MALR */
  548. for (i = 0; i < 2; i++) {
  549. iowrite32(malr[i], (void *)GIGA_MALR(i));
  550. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  551. }
  552. }
  553. static void sh_eth_set_rate_giga(struct net_device *ndev)
  554. {
  555. struct sh_eth_private *mdp = netdev_priv(ndev);
  556. switch (mdp->speed) {
  557. case 10: /* 10BASE */
  558. sh_eth_write(ndev, 0x00000000, GECMR);
  559. break;
  560. case 100:/* 100BASE */
  561. sh_eth_write(ndev, 0x00000010, GECMR);
  562. break;
  563. case 1000: /* 1000BASE */
  564. sh_eth_write(ndev, 0x00000020, GECMR);
  565. break;
  566. default:
  567. break;
  568. }
  569. }
  570. /* SH7757(GETHERC) */
  571. static struct sh_eth_cpu_data sh7757_data_giga = {
  572. .chip_reset = sh_eth_chip_reset_giga,
  573. .set_duplex = sh_eth_set_duplex,
  574. .set_rate = sh_eth_set_rate_giga,
  575. .register_type = SH_ETH_REG_GIGABIT,
  576. .ecsr_value = ECSR_ICD | ECSR_MPD,
  577. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  578. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  579. .tx_check = EESR_TC1 | EESR_FTC,
  580. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  581. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  582. EESR_TDE | EESR_ECI,
  583. .fdr_value = 0x0000072f,
  584. .irq_flags = IRQF_SHARED,
  585. .apr = 1,
  586. .mpr = 1,
  587. .tpauser = 1,
  588. .bculr = 1,
  589. .hw_swap = 1,
  590. .rpadir = 1,
  591. .rpadir_value = 2 << 16,
  592. .no_trimd = 1,
  593. .no_ade = 1,
  594. .tsu = 1,
  595. };
  596. static void sh_eth_chip_reset(struct net_device *ndev)
  597. {
  598. struct sh_eth_private *mdp = netdev_priv(ndev);
  599. /* reset device */
  600. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  601. mdelay(1);
  602. }
  603. static void sh_eth_set_rate_gether(struct net_device *ndev)
  604. {
  605. struct sh_eth_private *mdp = netdev_priv(ndev);
  606. switch (mdp->speed) {
  607. case 10: /* 10BASE */
  608. sh_eth_write(ndev, GECMR_10, GECMR);
  609. break;
  610. case 100:/* 100BASE */
  611. sh_eth_write(ndev, GECMR_100, GECMR);
  612. break;
  613. case 1000: /* 1000BASE */
  614. sh_eth_write(ndev, GECMR_1000, GECMR);
  615. break;
  616. default:
  617. break;
  618. }
  619. }
  620. /* SH7734 */
  621. static struct sh_eth_cpu_data sh7734_data = {
  622. .chip_reset = sh_eth_chip_reset,
  623. .set_duplex = sh_eth_set_duplex,
  624. .set_rate = sh_eth_set_rate_gether,
  625. .register_type = SH_ETH_REG_GIGABIT,
  626. .ecsr_value = ECSR_ICD | ECSR_MPD,
  627. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  628. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  629. .tx_check = EESR_TC1 | EESR_FTC,
  630. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  631. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  632. EESR_TDE | EESR_ECI,
  633. .apr = 1,
  634. .mpr = 1,
  635. .tpauser = 1,
  636. .bculr = 1,
  637. .hw_swap = 1,
  638. .no_trimd = 1,
  639. .no_ade = 1,
  640. .tsu = 1,
  641. .hw_crc = 1,
  642. .select_mii = 1,
  643. };
  644. /* SH7763 */
  645. static struct sh_eth_cpu_data sh7763_data = {
  646. .chip_reset = sh_eth_chip_reset,
  647. .set_duplex = sh_eth_set_duplex,
  648. .set_rate = sh_eth_set_rate_gether,
  649. .register_type = SH_ETH_REG_GIGABIT,
  650. .ecsr_value = ECSR_ICD | ECSR_MPD,
  651. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  652. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  653. .tx_check = EESR_TC1 | EESR_FTC,
  654. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  655. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  656. EESR_ECI,
  657. .apr = 1,
  658. .mpr = 1,
  659. .tpauser = 1,
  660. .bculr = 1,
  661. .hw_swap = 1,
  662. .no_trimd = 1,
  663. .no_ade = 1,
  664. .tsu = 1,
  665. .irq_flags = IRQF_SHARED,
  666. };
  667. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  668. {
  669. struct sh_eth_private *mdp = netdev_priv(ndev);
  670. /* reset device */
  671. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  672. mdelay(1);
  673. sh_eth_select_mii(ndev);
  674. }
  675. /* R8A7740 */
  676. static struct sh_eth_cpu_data r8a7740_data = {
  677. .chip_reset = sh_eth_chip_reset_r8a7740,
  678. .set_duplex = sh_eth_set_duplex,
  679. .set_rate = sh_eth_set_rate_gether,
  680. .register_type = SH_ETH_REG_GIGABIT,
  681. .ecsr_value = ECSR_ICD | ECSR_MPD,
  682. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  683. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  684. .tx_check = EESR_TC1 | EESR_FTC,
  685. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  686. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  687. EESR_TDE | EESR_ECI,
  688. .fdr_value = 0x0000070f,
  689. .apr = 1,
  690. .mpr = 1,
  691. .tpauser = 1,
  692. .bculr = 1,
  693. .hw_swap = 1,
  694. .rpadir = 1,
  695. .rpadir_value = 2 << 16,
  696. .no_trimd = 1,
  697. .no_ade = 1,
  698. .tsu = 1,
  699. .select_mii = 1,
  700. .shift_rd0 = 1,
  701. };
  702. /* R7S72100 */
  703. static struct sh_eth_cpu_data r7s72100_data = {
  704. .chip_reset = sh_eth_chip_reset,
  705. .set_duplex = sh_eth_set_duplex,
  706. .register_type = SH_ETH_REG_FAST_RZ,
  707. .ecsr_value = ECSR_ICD,
  708. .ecsipr_value = ECSIPR_ICDIP,
  709. .eesipr_value = 0xff7f009f,
  710. .tx_check = EESR_TC1 | EESR_FTC,
  711. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  712. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  713. EESR_TDE | EESR_ECI,
  714. .fdr_value = 0x0000070f,
  715. .no_psr = 1,
  716. .apr = 1,
  717. .mpr = 1,
  718. .tpauser = 1,
  719. .hw_swap = 1,
  720. .rpadir = 1,
  721. .rpadir_value = 2 << 16,
  722. .no_trimd = 1,
  723. .no_ade = 1,
  724. .hw_crc = 1,
  725. .tsu = 1,
  726. .shift_rd0 = 1,
  727. };
  728. static struct sh_eth_cpu_data sh7619_data = {
  729. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  730. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  731. .apr = 1,
  732. .mpr = 1,
  733. .tpauser = 1,
  734. .hw_swap = 1,
  735. };
  736. static struct sh_eth_cpu_data sh771x_data = {
  737. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  738. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  739. .tsu = 1,
  740. };
  741. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  742. {
  743. if (!cd->ecsr_value)
  744. cd->ecsr_value = DEFAULT_ECSR_INIT;
  745. if (!cd->ecsipr_value)
  746. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  747. if (!cd->fcftr_value)
  748. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
  749. DEFAULT_FIFO_F_D_RFD;
  750. if (!cd->fdr_value)
  751. cd->fdr_value = DEFAULT_FDR_INIT;
  752. if (!cd->tx_check)
  753. cd->tx_check = DEFAULT_TX_CHECK;
  754. if (!cd->eesr_err_check)
  755. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  756. }
  757. static int sh_eth_check_reset(struct net_device *ndev)
  758. {
  759. int ret = 0;
  760. int cnt = 100;
  761. while (cnt > 0) {
  762. if (!(sh_eth_read(ndev, EDMR) & 0x3))
  763. break;
  764. mdelay(1);
  765. cnt--;
  766. }
  767. if (cnt <= 0) {
  768. netdev_err(ndev, "Device reset failed\n");
  769. ret = -ETIMEDOUT;
  770. }
  771. return ret;
  772. }
  773. static int sh_eth_reset(struct net_device *ndev)
  774. {
  775. struct sh_eth_private *mdp = netdev_priv(ndev);
  776. int ret = 0;
  777. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
  778. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  779. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
  780. EDMR);
  781. ret = sh_eth_check_reset(ndev);
  782. if (ret)
  783. return ret;
  784. /* Table Init */
  785. sh_eth_write(ndev, 0x0, TDLAR);
  786. sh_eth_write(ndev, 0x0, TDFAR);
  787. sh_eth_write(ndev, 0x0, TDFXR);
  788. sh_eth_write(ndev, 0x0, TDFFR);
  789. sh_eth_write(ndev, 0x0, RDLAR);
  790. sh_eth_write(ndev, 0x0, RDFAR);
  791. sh_eth_write(ndev, 0x0, RDFXR);
  792. sh_eth_write(ndev, 0x0, RDFFR);
  793. /* Reset HW CRC register */
  794. if (mdp->cd->hw_crc)
  795. sh_eth_write(ndev, 0x0, CSMR);
  796. /* Select MII mode */
  797. if (mdp->cd->select_mii)
  798. sh_eth_select_mii(ndev);
  799. } else {
  800. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
  801. EDMR);
  802. mdelay(3);
  803. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
  804. EDMR);
  805. }
  806. return ret;
  807. }
  808. #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
  809. static void sh_eth_set_receive_align(struct sk_buff *skb)
  810. {
  811. int reserve;
  812. reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
  813. if (reserve)
  814. skb_reserve(skb, reserve);
  815. }
  816. #else
  817. static void sh_eth_set_receive_align(struct sk_buff *skb)
  818. {
  819. skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
  820. }
  821. #endif
  822. /* CPU <-> EDMAC endian convert */
  823. static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
  824. {
  825. switch (mdp->edmac_endian) {
  826. case EDMAC_LITTLE_ENDIAN:
  827. return cpu_to_le32(x);
  828. case EDMAC_BIG_ENDIAN:
  829. return cpu_to_be32(x);
  830. }
  831. return x;
  832. }
  833. static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
  834. {
  835. switch (mdp->edmac_endian) {
  836. case EDMAC_LITTLE_ENDIAN:
  837. return le32_to_cpu(x);
  838. case EDMAC_BIG_ENDIAN:
  839. return be32_to_cpu(x);
  840. }
  841. return x;
  842. }
  843. /* Program the hardware MAC address from dev->dev_addr. */
  844. static void update_mac_address(struct net_device *ndev)
  845. {
  846. sh_eth_write(ndev,
  847. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  848. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  849. sh_eth_write(ndev,
  850. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  851. }
  852. /* Get MAC address from SuperH MAC address register
  853. *
  854. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  855. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  856. * When you want use this device, you must set MAC address in bootloader.
  857. *
  858. */
  859. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  860. {
  861. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  862. memcpy(ndev->dev_addr, mac, ETH_ALEN);
  863. } else {
  864. ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
  865. ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
  866. ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
  867. ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
  868. ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
  869. ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
  870. }
  871. }
  872. static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  873. {
  874. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
  875. return EDTRR_TRNS_GETHER;
  876. else
  877. return EDTRR_TRNS_ETHER;
  878. }
  879. struct bb_info {
  880. void (*set_gate)(void *addr);
  881. struct mdiobb_ctrl ctrl;
  882. void *addr;
  883. u32 mmd_msk;/* MMD */
  884. u32 mdo_msk;
  885. u32 mdi_msk;
  886. u32 mdc_msk;
  887. };
  888. /* PHY bit set */
  889. static void bb_set(void *addr, u32 msk)
  890. {
  891. iowrite32(ioread32(addr) | msk, addr);
  892. }
  893. /* PHY bit clear */
  894. static void bb_clr(void *addr, u32 msk)
  895. {
  896. iowrite32((ioread32(addr) & ~msk), addr);
  897. }
  898. /* PHY bit read */
  899. static int bb_read(void *addr, u32 msk)
  900. {
  901. return (ioread32(addr) & msk) != 0;
  902. }
  903. /* Data I/O pin control */
  904. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  905. {
  906. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  907. if (bitbang->set_gate)
  908. bitbang->set_gate(bitbang->addr);
  909. if (bit)
  910. bb_set(bitbang->addr, bitbang->mmd_msk);
  911. else
  912. bb_clr(bitbang->addr, bitbang->mmd_msk);
  913. }
  914. /* Set bit data*/
  915. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  916. {
  917. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  918. if (bitbang->set_gate)
  919. bitbang->set_gate(bitbang->addr);
  920. if (bit)
  921. bb_set(bitbang->addr, bitbang->mdo_msk);
  922. else
  923. bb_clr(bitbang->addr, bitbang->mdo_msk);
  924. }
  925. /* Get bit data*/
  926. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  927. {
  928. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  929. if (bitbang->set_gate)
  930. bitbang->set_gate(bitbang->addr);
  931. return bb_read(bitbang->addr, bitbang->mdi_msk);
  932. }
  933. /* MDC pin control */
  934. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  935. {
  936. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  937. if (bitbang->set_gate)
  938. bitbang->set_gate(bitbang->addr);
  939. if (bit)
  940. bb_set(bitbang->addr, bitbang->mdc_msk);
  941. else
  942. bb_clr(bitbang->addr, bitbang->mdc_msk);
  943. }
  944. /* mdio bus control struct */
  945. static struct mdiobb_ops bb_ops = {
  946. .owner = THIS_MODULE,
  947. .set_mdc = sh_mdc_ctrl,
  948. .set_mdio_dir = sh_mmd_ctrl,
  949. .set_mdio_data = sh_set_mdio,
  950. .get_mdio_data = sh_get_mdio,
  951. };
  952. /* free skb and descriptor buffer */
  953. static void sh_eth_ring_free(struct net_device *ndev)
  954. {
  955. struct sh_eth_private *mdp = netdev_priv(ndev);
  956. int i;
  957. /* Free Rx skb ringbuffer */
  958. if (mdp->rx_skbuff) {
  959. for (i = 0; i < mdp->num_rx_ring; i++) {
  960. if (mdp->rx_skbuff[i])
  961. dev_kfree_skb(mdp->rx_skbuff[i]);
  962. }
  963. }
  964. kfree(mdp->rx_skbuff);
  965. mdp->rx_skbuff = NULL;
  966. /* Free Tx skb ringbuffer */
  967. if (mdp->tx_skbuff) {
  968. for (i = 0; i < mdp->num_tx_ring; i++) {
  969. if (mdp->tx_skbuff[i])
  970. dev_kfree_skb(mdp->tx_skbuff[i]);
  971. }
  972. }
  973. kfree(mdp->tx_skbuff);
  974. mdp->tx_skbuff = NULL;
  975. }
  976. /* format skb and descriptor buffer */
  977. static void sh_eth_ring_format(struct net_device *ndev)
  978. {
  979. struct sh_eth_private *mdp = netdev_priv(ndev);
  980. int i;
  981. struct sk_buff *skb;
  982. struct sh_eth_rxdesc *rxdesc = NULL;
  983. struct sh_eth_txdesc *txdesc = NULL;
  984. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  985. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  986. mdp->cur_rx = 0;
  987. mdp->cur_tx = 0;
  988. mdp->dirty_rx = 0;
  989. mdp->dirty_tx = 0;
  990. memset(mdp->rx_ring, 0, rx_ringsize);
  991. /* build Rx ring buffer */
  992. for (i = 0; i < mdp->num_rx_ring; i++) {
  993. /* skb */
  994. mdp->rx_skbuff[i] = NULL;
  995. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  996. mdp->rx_skbuff[i] = skb;
  997. if (skb == NULL)
  998. break;
  999. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  1000. DMA_FROM_DEVICE);
  1001. sh_eth_set_receive_align(skb);
  1002. /* RX descriptor */
  1003. rxdesc = &mdp->rx_ring[i];
  1004. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  1005. rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1006. /* The size of the buffer is 16 byte boundary. */
  1007. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1008. /* Rx descriptor address set */
  1009. if (i == 0) {
  1010. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  1011. if (sh_eth_is_gether(mdp) ||
  1012. sh_eth_is_rz_fast_ether(mdp))
  1013. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  1014. }
  1015. }
  1016. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  1017. /* Mark the last entry as wrapping the ring. */
  1018. rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
  1019. memset(mdp->tx_ring, 0, tx_ringsize);
  1020. /* build Tx ring buffer */
  1021. for (i = 0; i < mdp->num_tx_ring; i++) {
  1022. mdp->tx_skbuff[i] = NULL;
  1023. txdesc = &mdp->tx_ring[i];
  1024. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1025. txdesc->buffer_length = 0;
  1026. if (i == 0) {
  1027. /* Tx descriptor address set */
  1028. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1029. if (sh_eth_is_gether(mdp) ||
  1030. sh_eth_is_rz_fast_ether(mdp))
  1031. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1032. }
  1033. }
  1034. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1035. }
  1036. /* Get skb and descriptor buffer */
  1037. static int sh_eth_ring_init(struct net_device *ndev)
  1038. {
  1039. struct sh_eth_private *mdp = netdev_priv(ndev);
  1040. int rx_ringsize, tx_ringsize, ret = 0;
  1041. /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1042. * card needs room to do 8 byte alignment, +2 so we can reserve
  1043. * the first 2 bytes, and +16 gets room for the status word from the
  1044. * card.
  1045. */
  1046. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1047. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1048. if (mdp->cd->rpadir)
  1049. mdp->rx_buf_sz += NET_IP_ALIGN;
  1050. /* Allocate RX and TX skb rings */
  1051. mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
  1052. sizeof(*mdp->rx_skbuff), GFP_KERNEL);
  1053. if (!mdp->rx_skbuff) {
  1054. ret = -ENOMEM;
  1055. return ret;
  1056. }
  1057. mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
  1058. sizeof(*mdp->tx_skbuff), GFP_KERNEL);
  1059. if (!mdp->tx_skbuff) {
  1060. ret = -ENOMEM;
  1061. goto skb_ring_free;
  1062. }
  1063. /* Allocate all Rx descriptors. */
  1064. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1065. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  1066. GFP_KERNEL);
  1067. if (!mdp->rx_ring) {
  1068. ret = -ENOMEM;
  1069. goto desc_ring_free;
  1070. }
  1071. mdp->dirty_rx = 0;
  1072. /* Allocate all Tx descriptors. */
  1073. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1074. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  1075. GFP_KERNEL);
  1076. if (!mdp->tx_ring) {
  1077. ret = -ENOMEM;
  1078. goto desc_ring_free;
  1079. }
  1080. return ret;
  1081. desc_ring_free:
  1082. /* free DMA buffer */
  1083. dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  1084. skb_ring_free:
  1085. /* Free Rx and Tx skb ring buffer */
  1086. sh_eth_ring_free(ndev);
  1087. mdp->tx_ring = NULL;
  1088. mdp->rx_ring = NULL;
  1089. return ret;
  1090. }
  1091. static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
  1092. {
  1093. int ringsize;
  1094. if (mdp->rx_ring) {
  1095. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1096. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  1097. mdp->rx_desc_dma);
  1098. mdp->rx_ring = NULL;
  1099. }
  1100. if (mdp->tx_ring) {
  1101. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1102. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  1103. mdp->tx_desc_dma);
  1104. mdp->tx_ring = NULL;
  1105. }
  1106. }
  1107. static int sh_eth_dev_init(struct net_device *ndev, bool start)
  1108. {
  1109. int ret = 0;
  1110. struct sh_eth_private *mdp = netdev_priv(ndev);
  1111. u32 val;
  1112. /* Soft Reset */
  1113. ret = sh_eth_reset(ndev);
  1114. if (ret)
  1115. return ret;
  1116. if (mdp->cd->rmiimode)
  1117. sh_eth_write(ndev, 0x1, RMIIMODE);
  1118. /* Descriptor format */
  1119. sh_eth_ring_format(ndev);
  1120. if (mdp->cd->rpadir)
  1121. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1122. /* all sh_eth int mask */
  1123. sh_eth_write(ndev, 0, EESIPR);
  1124. #if defined(__LITTLE_ENDIAN)
  1125. if (mdp->cd->hw_swap)
  1126. sh_eth_write(ndev, EDMR_EL, EDMR);
  1127. else
  1128. #endif
  1129. sh_eth_write(ndev, 0, EDMR);
  1130. /* FIFO size set */
  1131. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1132. sh_eth_write(ndev, 0, TFTR);
  1133. /* Frame recv control (enable multiple-packets per rx irq) */
  1134. sh_eth_write(ndev, RMCR_RNC, RMCR);
  1135. sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
  1136. if (mdp->cd->bculr)
  1137. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1138. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1139. if (!mdp->cd->no_trimd)
  1140. sh_eth_write(ndev, 0, TRIMD);
  1141. /* Recv frame limit set register */
  1142. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1143. RFLR);
  1144. sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
  1145. if (start)
  1146. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1147. /* PAUSE Prohibition */
  1148. val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
  1149. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  1150. sh_eth_write(ndev, val, ECMR);
  1151. if (mdp->cd->set_rate)
  1152. mdp->cd->set_rate(ndev);
  1153. /* E-MAC Status Register clear */
  1154. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1155. /* E-MAC Interrupt Enable register */
  1156. if (start)
  1157. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1158. /* Set MAC address */
  1159. update_mac_address(ndev);
  1160. /* mask reset */
  1161. if (mdp->cd->apr)
  1162. sh_eth_write(ndev, APR_AP, APR);
  1163. if (mdp->cd->mpr)
  1164. sh_eth_write(ndev, MPR_MP, MPR);
  1165. if (mdp->cd->tpauser)
  1166. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1167. if (start) {
  1168. /* Setting the Rx mode will start the Rx process. */
  1169. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1170. netif_start_queue(ndev);
  1171. }
  1172. return ret;
  1173. }
  1174. /* free Tx skb function */
  1175. static int sh_eth_txfree(struct net_device *ndev)
  1176. {
  1177. struct sh_eth_private *mdp = netdev_priv(ndev);
  1178. struct sh_eth_txdesc *txdesc;
  1179. int free_num = 0;
  1180. int entry = 0;
  1181. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1182. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1183. txdesc = &mdp->tx_ring[entry];
  1184. if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
  1185. break;
  1186. /* Free the original skb. */
  1187. if (mdp->tx_skbuff[entry]) {
  1188. dma_unmap_single(&ndev->dev, txdesc->addr,
  1189. txdesc->buffer_length, DMA_TO_DEVICE);
  1190. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1191. mdp->tx_skbuff[entry] = NULL;
  1192. free_num++;
  1193. }
  1194. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1195. if (entry >= mdp->num_tx_ring - 1)
  1196. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1197. ndev->stats.tx_packets++;
  1198. ndev->stats.tx_bytes += txdesc->buffer_length;
  1199. }
  1200. return free_num;
  1201. }
  1202. /* Packet receive function */
  1203. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1204. {
  1205. struct sh_eth_private *mdp = netdev_priv(ndev);
  1206. struct sh_eth_rxdesc *rxdesc;
  1207. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1208. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1209. struct sk_buff *skb;
  1210. int exceeded = 0;
  1211. u16 pkt_len = 0;
  1212. u32 desc_status;
  1213. rxdesc = &mdp->rx_ring[entry];
  1214. while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
  1215. desc_status = edmac_to_cpu(mdp, rxdesc->status);
  1216. pkt_len = rxdesc->frame_length;
  1217. if (--boguscnt < 0)
  1218. break;
  1219. if (*quota <= 0) {
  1220. exceeded = 1;
  1221. break;
  1222. }
  1223. (*quota)--;
  1224. if (!(desc_status & RDFEND))
  1225. ndev->stats.rx_length_errors++;
  1226. /* In case of almost all GETHER/ETHERs, the Receive Frame State
  1227. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1228. * bit 0. However, in case of the R8A7740, R8A779x, and
  1229. * R7S72100 the RFS bits are from bit 25 to bit 16. So, the
  1230. * driver needs right shifting by 16.
  1231. */
  1232. if (mdp->cd->shift_rd0)
  1233. desc_status >>= 16;
  1234. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1235. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1236. ndev->stats.rx_errors++;
  1237. if (desc_status & RD_RFS1)
  1238. ndev->stats.rx_crc_errors++;
  1239. if (desc_status & RD_RFS2)
  1240. ndev->stats.rx_frame_errors++;
  1241. if (desc_status & RD_RFS3)
  1242. ndev->stats.rx_length_errors++;
  1243. if (desc_status & RD_RFS4)
  1244. ndev->stats.rx_length_errors++;
  1245. if (desc_status & RD_RFS6)
  1246. ndev->stats.rx_missed_errors++;
  1247. if (desc_status & RD_RFS10)
  1248. ndev->stats.rx_over_errors++;
  1249. } else {
  1250. if (!mdp->cd->hw_swap)
  1251. sh_eth_soft_swap(
  1252. phys_to_virt(ALIGN(rxdesc->addr, 4)),
  1253. pkt_len + 2);
  1254. skb = mdp->rx_skbuff[entry];
  1255. mdp->rx_skbuff[entry] = NULL;
  1256. if (mdp->cd->rpadir)
  1257. skb_reserve(skb, NET_IP_ALIGN);
  1258. dma_sync_single_for_cpu(&ndev->dev, rxdesc->addr,
  1259. mdp->rx_buf_sz,
  1260. DMA_FROM_DEVICE);
  1261. skb_put(skb, pkt_len);
  1262. skb->protocol = eth_type_trans(skb, ndev);
  1263. netif_receive_skb(skb);
  1264. ndev->stats.rx_packets++;
  1265. ndev->stats.rx_bytes += pkt_len;
  1266. }
  1267. rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
  1268. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1269. rxdesc = &mdp->rx_ring[entry];
  1270. }
  1271. /* Refill the Rx ring buffers. */
  1272. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1273. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1274. rxdesc = &mdp->rx_ring[entry];
  1275. /* The size of the buffer is 16 byte boundary. */
  1276. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1277. if (mdp->rx_skbuff[entry] == NULL) {
  1278. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  1279. mdp->rx_skbuff[entry] = skb;
  1280. if (skb == NULL)
  1281. break; /* Better luck next round. */
  1282. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  1283. DMA_FROM_DEVICE);
  1284. sh_eth_set_receive_align(skb);
  1285. skb_checksum_none_assert(skb);
  1286. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  1287. }
  1288. if (entry >= mdp->num_rx_ring - 1)
  1289. rxdesc->status |=
  1290. cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
  1291. else
  1292. rxdesc->status |=
  1293. cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1294. }
  1295. /* Restart Rx engine if stopped. */
  1296. /* If we don't need to check status, don't. -KDU */
  1297. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1298. /* fix the values for the next receiving if RDE is set */
  1299. if (intr_status & EESR_RDE) {
  1300. u32 count = (sh_eth_read(ndev, RDFAR) -
  1301. sh_eth_read(ndev, RDLAR)) >> 4;
  1302. mdp->cur_rx = count;
  1303. mdp->dirty_rx = count;
  1304. }
  1305. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1306. }
  1307. return exceeded;
  1308. }
  1309. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1310. {
  1311. /* disable tx and rx */
  1312. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
  1313. ~(ECMR_RE | ECMR_TE), ECMR);
  1314. }
  1315. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1316. {
  1317. /* enable tx and rx */
  1318. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
  1319. (ECMR_RE | ECMR_TE), ECMR);
  1320. }
  1321. /* error control function */
  1322. static void sh_eth_error(struct net_device *ndev, int intr_status)
  1323. {
  1324. struct sh_eth_private *mdp = netdev_priv(ndev);
  1325. u32 felic_stat;
  1326. u32 link_stat;
  1327. u32 mask;
  1328. if (intr_status & EESR_ECI) {
  1329. felic_stat = sh_eth_read(ndev, ECSR);
  1330. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1331. if (felic_stat & ECSR_ICD)
  1332. ndev->stats.tx_carrier_errors++;
  1333. if (felic_stat & ECSR_LCHNG) {
  1334. /* Link Changed */
  1335. if (mdp->cd->no_psr || mdp->no_ether_link) {
  1336. goto ignore_link;
  1337. } else {
  1338. link_stat = (sh_eth_read(ndev, PSR));
  1339. if (mdp->ether_link_active_low)
  1340. link_stat = ~link_stat;
  1341. }
  1342. if (!(link_stat & PHY_ST_LINK)) {
  1343. sh_eth_rcv_snd_disable(ndev);
  1344. } else {
  1345. /* Link Up */
  1346. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
  1347. ~DMAC_M_ECI, EESIPR);
  1348. /* clear int */
  1349. sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
  1350. ECSR);
  1351. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
  1352. DMAC_M_ECI, EESIPR);
  1353. /* enable tx and rx */
  1354. sh_eth_rcv_snd_enable(ndev);
  1355. }
  1356. }
  1357. }
  1358. ignore_link:
  1359. if (intr_status & EESR_TWB) {
  1360. /* Unused write back interrupt */
  1361. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1362. ndev->stats.tx_aborted_errors++;
  1363. netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
  1364. }
  1365. }
  1366. if (intr_status & EESR_RABT) {
  1367. /* Receive Abort int */
  1368. if (intr_status & EESR_RFRMER) {
  1369. /* Receive Frame Overflow int */
  1370. ndev->stats.rx_frame_errors++;
  1371. netif_err(mdp, rx_err, ndev, "Receive Abort\n");
  1372. }
  1373. }
  1374. if (intr_status & EESR_TDE) {
  1375. /* Transmit Descriptor Empty int */
  1376. ndev->stats.tx_fifo_errors++;
  1377. netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
  1378. }
  1379. if (intr_status & EESR_TFE) {
  1380. /* FIFO under flow */
  1381. ndev->stats.tx_fifo_errors++;
  1382. netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
  1383. }
  1384. if (intr_status & EESR_RDE) {
  1385. /* Receive Descriptor Empty int */
  1386. ndev->stats.rx_over_errors++;
  1387. netif_err(mdp, rx_err, ndev, "Receive Descriptor Empty\n");
  1388. }
  1389. if (intr_status & EESR_RFE) {
  1390. /* Receive FIFO Overflow int */
  1391. ndev->stats.rx_fifo_errors++;
  1392. netif_err(mdp, rx_err, ndev, "Receive FIFO Overflow\n");
  1393. }
  1394. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1395. /* Address Error */
  1396. ndev->stats.tx_fifo_errors++;
  1397. netif_err(mdp, tx_err, ndev, "Address Error\n");
  1398. }
  1399. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1400. if (mdp->cd->no_ade)
  1401. mask &= ~EESR_ADE;
  1402. if (intr_status & mask) {
  1403. /* Tx error */
  1404. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1405. /* dmesg */
  1406. netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1407. intr_status, mdp->cur_tx, mdp->dirty_tx,
  1408. (u32)ndev->state, edtrr);
  1409. /* dirty buffer free */
  1410. sh_eth_txfree(ndev);
  1411. /* SH7712 BUG */
  1412. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1413. /* tx dma start */
  1414. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1415. }
  1416. /* wakeup */
  1417. netif_wake_queue(ndev);
  1418. }
  1419. }
  1420. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1421. {
  1422. struct net_device *ndev = netdev;
  1423. struct sh_eth_private *mdp = netdev_priv(ndev);
  1424. struct sh_eth_cpu_data *cd = mdp->cd;
  1425. irqreturn_t ret = IRQ_NONE;
  1426. unsigned long intr_status, intr_enable;
  1427. spin_lock(&mdp->lock);
  1428. /* Get interrupt status */
  1429. intr_status = sh_eth_read(ndev, EESR);
  1430. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1431. * enabled since it's the one that comes thru regardless of the mask,
  1432. * and we need to fully handle it in sh_eth_error() in order to quench
  1433. * it as it doesn't get cleared by just writing 1 to the ECI bit...
  1434. */
  1435. intr_enable = sh_eth_read(ndev, EESIPR);
  1436. intr_status &= intr_enable | DMAC_M_ECI;
  1437. if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
  1438. ret = IRQ_HANDLED;
  1439. else
  1440. goto other_irq;
  1441. if (intr_status & EESR_RX_CHECK) {
  1442. if (napi_schedule_prep(&mdp->napi)) {
  1443. /* Mask Rx interrupts */
  1444. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1445. EESIPR);
  1446. __napi_schedule(&mdp->napi);
  1447. } else {
  1448. netdev_warn(ndev,
  1449. "ignoring interrupt, status 0x%08lx, mask 0x%08lx.\n",
  1450. intr_status, intr_enable);
  1451. }
  1452. }
  1453. /* Tx Check */
  1454. if (intr_status & cd->tx_check) {
  1455. /* Clear Tx interrupts */
  1456. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1457. sh_eth_txfree(ndev);
  1458. netif_wake_queue(ndev);
  1459. }
  1460. if (intr_status & cd->eesr_err_check) {
  1461. /* Clear error interrupts */
  1462. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1463. sh_eth_error(ndev, intr_status);
  1464. }
  1465. other_irq:
  1466. spin_unlock(&mdp->lock);
  1467. return ret;
  1468. }
  1469. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1470. {
  1471. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1472. napi);
  1473. struct net_device *ndev = napi->dev;
  1474. int quota = budget;
  1475. unsigned long intr_status;
  1476. for (;;) {
  1477. intr_status = sh_eth_read(ndev, EESR);
  1478. if (!(intr_status & EESR_RX_CHECK))
  1479. break;
  1480. /* Clear Rx interrupts */
  1481. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1482. if (sh_eth_rx(ndev, intr_status, &quota))
  1483. goto out;
  1484. }
  1485. napi_complete(napi);
  1486. /* Reenable Rx interrupts */
  1487. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1488. out:
  1489. return budget - quota;
  1490. }
  1491. /* PHY state control function */
  1492. static void sh_eth_adjust_link(struct net_device *ndev)
  1493. {
  1494. struct sh_eth_private *mdp = netdev_priv(ndev);
  1495. struct phy_device *phydev = mdp->phydev;
  1496. int new_state = 0;
  1497. if (phydev->link) {
  1498. if (phydev->duplex != mdp->duplex) {
  1499. new_state = 1;
  1500. mdp->duplex = phydev->duplex;
  1501. if (mdp->cd->set_duplex)
  1502. mdp->cd->set_duplex(ndev);
  1503. }
  1504. if (phydev->speed != mdp->speed) {
  1505. new_state = 1;
  1506. mdp->speed = phydev->speed;
  1507. if (mdp->cd->set_rate)
  1508. mdp->cd->set_rate(ndev);
  1509. }
  1510. if (!mdp->link) {
  1511. sh_eth_write(ndev,
  1512. sh_eth_read(ndev, ECMR) & ~ECMR_TXF,
  1513. ECMR);
  1514. new_state = 1;
  1515. mdp->link = phydev->link;
  1516. if (mdp->cd->no_psr || mdp->no_ether_link)
  1517. sh_eth_rcv_snd_enable(ndev);
  1518. }
  1519. } else if (mdp->link) {
  1520. new_state = 1;
  1521. mdp->link = 0;
  1522. mdp->speed = 0;
  1523. mdp->duplex = -1;
  1524. if (mdp->cd->no_psr || mdp->no_ether_link)
  1525. sh_eth_rcv_snd_disable(ndev);
  1526. }
  1527. if (new_state && netif_msg_link(mdp))
  1528. phy_print_status(phydev);
  1529. }
  1530. /* PHY init function */
  1531. static int sh_eth_phy_init(struct net_device *ndev)
  1532. {
  1533. struct device_node *np = ndev->dev.parent->of_node;
  1534. struct sh_eth_private *mdp = netdev_priv(ndev);
  1535. struct phy_device *phydev = NULL;
  1536. mdp->link = 0;
  1537. mdp->speed = 0;
  1538. mdp->duplex = -1;
  1539. /* Try connect to PHY */
  1540. if (np) {
  1541. struct device_node *pn;
  1542. pn = of_parse_phandle(np, "phy-handle", 0);
  1543. phydev = of_phy_connect(ndev, pn,
  1544. sh_eth_adjust_link, 0,
  1545. mdp->phy_interface);
  1546. if (!phydev)
  1547. phydev = ERR_PTR(-ENOENT);
  1548. } else {
  1549. char phy_id[MII_BUS_ID_SIZE + 3];
  1550. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1551. mdp->mii_bus->id, mdp->phy_id);
  1552. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1553. mdp->phy_interface);
  1554. }
  1555. if (IS_ERR(phydev)) {
  1556. netdev_err(ndev, "failed to connect PHY\n");
  1557. return PTR_ERR(phydev);
  1558. }
  1559. netdev_info(ndev, "attached PHY %d (IRQ %d) to driver %s\n",
  1560. phydev->addr, phydev->irq, phydev->drv->name);
  1561. mdp->phydev = phydev;
  1562. return 0;
  1563. }
  1564. /* PHY control start function */
  1565. static int sh_eth_phy_start(struct net_device *ndev)
  1566. {
  1567. struct sh_eth_private *mdp = netdev_priv(ndev);
  1568. int ret;
  1569. ret = sh_eth_phy_init(ndev);
  1570. if (ret)
  1571. return ret;
  1572. phy_start(mdp->phydev);
  1573. return 0;
  1574. }
  1575. static int sh_eth_get_settings(struct net_device *ndev,
  1576. struct ethtool_cmd *ecmd)
  1577. {
  1578. struct sh_eth_private *mdp = netdev_priv(ndev);
  1579. unsigned long flags;
  1580. int ret;
  1581. spin_lock_irqsave(&mdp->lock, flags);
  1582. ret = phy_ethtool_gset(mdp->phydev, ecmd);
  1583. spin_unlock_irqrestore(&mdp->lock, flags);
  1584. return ret;
  1585. }
  1586. static int sh_eth_set_settings(struct net_device *ndev,
  1587. struct ethtool_cmd *ecmd)
  1588. {
  1589. struct sh_eth_private *mdp = netdev_priv(ndev);
  1590. unsigned long flags;
  1591. int ret;
  1592. spin_lock_irqsave(&mdp->lock, flags);
  1593. /* disable tx and rx */
  1594. sh_eth_rcv_snd_disable(ndev);
  1595. ret = phy_ethtool_sset(mdp->phydev, ecmd);
  1596. if (ret)
  1597. goto error_exit;
  1598. if (ecmd->duplex == DUPLEX_FULL)
  1599. mdp->duplex = 1;
  1600. else
  1601. mdp->duplex = 0;
  1602. if (mdp->cd->set_duplex)
  1603. mdp->cd->set_duplex(ndev);
  1604. error_exit:
  1605. mdelay(1);
  1606. /* enable tx and rx */
  1607. sh_eth_rcv_snd_enable(ndev);
  1608. spin_unlock_irqrestore(&mdp->lock, flags);
  1609. return ret;
  1610. }
  1611. static int sh_eth_nway_reset(struct net_device *ndev)
  1612. {
  1613. struct sh_eth_private *mdp = netdev_priv(ndev);
  1614. unsigned long flags;
  1615. int ret;
  1616. spin_lock_irqsave(&mdp->lock, flags);
  1617. ret = phy_start_aneg(mdp->phydev);
  1618. spin_unlock_irqrestore(&mdp->lock, flags);
  1619. return ret;
  1620. }
  1621. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1622. {
  1623. struct sh_eth_private *mdp = netdev_priv(ndev);
  1624. return mdp->msg_enable;
  1625. }
  1626. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1627. {
  1628. struct sh_eth_private *mdp = netdev_priv(ndev);
  1629. mdp->msg_enable = value;
  1630. }
  1631. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1632. "rx_current", "tx_current",
  1633. "rx_dirty", "tx_dirty",
  1634. };
  1635. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1636. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1637. {
  1638. switch (sset) {
  1639. case ETH_SS_STATS:
  1640. return SH_ETH_STATS_LEN;
  1641. default:
  1642. return -EOPNOTSUPP;
  1643. }
  1644. }
  1645. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1646. struct ethtool_stats *stats, u64 *data)
  1647. {
  1648. struct sh_eth_private *mdp = netdev_priv(ndev);
  1649. int i = 0;
  1650. /* device-specific stats */
  1651. data[i++] = mdp->cur_rx;
  1652. data[i++] = mdp->cur_tx;
  1653. data[i++] = mdp->dirty_rx;
  1654. data[i++] = mdp->dirty_tx;
  1655. }
  1656. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1657. {
  1658. switch (stringset) {
  1659. case ETH_SS_STATS:
  1660. memcpy(data, *sh_eth_gstrings_stats,
  1661. sizeof(sh_eth_gstrings_stats));
  1662. break;
  1663. }
  1664. }
  1665. static void sh_eth_get_ringparam(struct net_device *ndev,
  1666. struct ethtool_ringparam *ring)
  1667. {
  1668. struct sh_eth_private *mdp = netdev_priv(ndev);
  1669. ring->rx_max_pending = RX_RING_MAX;
  1670. ring->tx_max_pending = TX_RING_MAX;
  1671. ring->rx_pending = mdp->num_rx_ring;
  1672. ring->tx_pending = mdp->num_tx_ring;
  1673. }
  1674. static int sh_eth_set_ringparam(struct net_device *ndev,
  1675. struct ethtool_ringparam *ring)
  1676. {
  1677. struct sh_eth_private *mdp = netdev_priv(ndev);
  1678. int ret;
  1679. if (ring->tx_pending > TX_RING_MAX ||
  1680. ring->rx_pending > RX_RING_MAX ||
  1681. ring->tx_pending < TX_RING_MIN ||
  1682. ring->rx_pending < RX_RING_MIN)
  1683. return -EINVAL;
  1684. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1685. return -EINVAL;
  1686. if (netif_running(ndev)) {
  1687. netif_tx_disable(ndev);
  1688. /* Disable interrupts by clearing the interrupt mask. */
  1689. sh_eth_write(ndev, 0x0000, EESIPR);
  1690. /* Stop the chip's Tx and Rx processes. */
  1691. sh_eth_write(ndev, 0, EDTRR);
  1692. sh_eth_write(ndev, 0, EDRRR);
  1693. synchronize_irq(ndev->irq);
  1694. }
  1695. /* Free all the skbuffs in the Rx queue. */
  1696. sh_eth_ring_free(ndev);
  1697. /* Free DMA buffer */
  1698. sh_eth_free_dma_buffer(mdp);
  1699. /* Set new parameters */
  1700. mdp->num_rx_ring = ring->rx_pending;
  1701. mdp->num_tx_ring = ring->tx_pending;
  1702. ret = sh_eth_ring_init(ndev);
  1703. if (ret < 0) {
  1704. netdev_err(ndev, "%s: sh_eth_ring_init failed.\n", __func__);
  1705. return ret;
  1706. }
  1707. ret = sh_eth_dev_init(ndev, false);
  1708. if (ret < 0) {
  1709. netdev_err(ndev, "%s: sh_eth_dev_init failed.\n", __func__);
  1710. return ret;
  1711. }
  1712. if (netif_running(ndev)) {
  1713. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1714. /* Setting the Rx mode will start the Rx process. */
  1715. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1716. netif_wake_queue(ndev);
  1717. }
  1718. return 0;
  1719. }
  1720. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1721. .get_settings = sh_eth_get_settings,
  1722. .set_settings = sh_eth_set_settings,
  1723. .nway_reset = sh_eth_nway_reset,
  1724. .get_msglevel = sh_eth_get_msglevel,
  1725. .set_msglevel = sh_eth_set_msglevel,
  1726. .get_link = ethtool_op_get_link,
  1727. .get_strings = sh_eth_get_strings,
  1728. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1729. .get_sset_count = sh_eth_get_sset_count,
  1730. .get_ringparam = sh_eth_get_ringparam,
  1731. .set_ringparam = sh_eth_set_ringparam,
  1732. };
  1733. /* network device open function */
  1734. static int sh_eth_open(struct net_device *ndev)
  1735. {
  1736. int ret = 0;
  1737. struct sh_eth_private *mdp = netdev_priv(ndev);
  1738. pm_runtime_get_sync(&mdp->pdev->dev);
  1739. napi_enable(&mdp->napi);
  1740. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1741. mdp->cd->irq_flags, ndev->name, ndev);
  1742. if (ret) {
  1743. netdev_err(ndev, "Can not assign IRQ number\n");
  1744. goto out_napi_off;
  1745. }
  1746. /* Descriptor set */
  1747. ret = sh_eth_ring_init(ndev);
  1748. if (ret)
  1749. goto out_free_irq;
  1750. /* device init */
  1751. ret = sh_eth_dev_init(ndev, true);
  1752. if (ret)
  1753. goto out_free_irq;
  1754. /* PHY control start*/
  1755. ret = sh_eth_phy_start(ndev);
  1756. if (ret)
  1757. goto out_free_irq;
  1758. return ret;
  1759. out_free_irq:
  1760. free_irq(ndev->irq, ndev);
  1761. out_napi_off:
  1762. napi_disable(&mdp->napi);
  1763. pm_runtime_put_sync(&mdp->pdev->dev);
  1764. return ret;
  1765. }
  1766. /* Timeout function */
  1767. static void sh_eth_tx_timeout(struct net_device *ndev)
  1768. {
  1769. struct sh_eth_private *mdp = netdev_priv(ndev);
  1770. struct sh_eth_rxdesc *rxdesc;
  1771. int i;
  1772. netif_stop_queue(ndev);
  1773. netif_err(mdp, timer, ndev,
  1774. "transmit timed out, status %8.8x, resetting...\n",
  1775. (int)sh_eth_read(ndev, EESR));
  1776. /* tx_errors count up */
  1777. ndev->stats.tx_errors++;
  1778. /* Free all the skbuffs in the Rx queue. */
  1779. for (i = 0; i < mdp->num_rx_ring; i++) {
  1780. rxdesc = &mdp->rx_ring[i];
  1781. rxdesc->status = 0;
  1782. rxdesc->addr = 0xBADF00D0;
  1783. if (mdp->rx_skbuff[i])
  1784. dev_kfree_skb(mdp->rx_skbuff[i]);
  1785. mdp->rx_skbuff[i] = NULL;
  1786. }
  1787. for (i = 0; i < mdp->num_tx_ring; i++) {
  1788. if (mdp->tx_skbuff[i])
  1789. dev_kfree_skb(mdp->tx_skbuff[i]);
  1790. mdp->tx_skbuff[i] = NULL;
  1791. }
  1792. /* device init */
  1793. sh_eth_dev_init(ndev, true);
  1794. }
  1795. /* Packet transmit function */
  1796. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1797. {
  1798. struct sh_eth_private *mdp = netdev_priv(ndev);
  1799. struct sh_eth_txdesc *txdesc;
  1800. u32 entry;
  1801. unsigned long flags;
  1802. spin_lock_irqsave(&mdp->lock, flags);
  1803. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  1804. if (!sh_eth_txfree(ndev)) {
  1805. netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
  1806. netif_stop_queue(ndev);
  1807. spin_unlock_irqrestore(&mdp->lock, flags);
  1808. return NETDEV_TX_BUSY;
  1809. }
  1810. }
  1811. spin_unlock_irqrestore(&mdp->lock, flags);
  1812. entry = mdp->cur_tx % mdp->num_tx_ring;
  1813. mdp->tx_skbuff[entry] = skb;
  1814. txdesc = &mdp->tx_ring[entry];
  1815. /* soft swap. */
  1816. if (!mdp->cd->hw_swap)
  1817. sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
  1818. skb->len + 2);
  1819. txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  1820. DMA_TO_DEVICE);
  1821. if (skb->len < ETH_ZLEN)
  1822. txdesc->buffer_length = ETH_ZLEN;
  1823. else
  1824. txdesc->buffer_length = skb->len;
  1825. if (entry >= mdp->num_tx_ring - 1)
  1826. txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
  1827. else
  1828. txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
  1829. mdp->cur_tx++;
  1830. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  1831. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1832. return NETDEV_TX_OK;
  1833. }
  1834. /* device close function */
  1835. static int sh_eth_close(struct net_device *ndev)
  1836. {
  1837. struct sh_eth_private *mdp = netdev_priv(ndev);
  1838. netif_stop_queue(ndev);
  1839. /* Disable interrupts by clearing the interrupt mask. */
  1840. sh_eth_write(ndev, 0x0000, EESIPR);
  1841. /* Stop the chip's Tx and Rx processes. */
  1842. sh_eth_write(ndev, 0, EDTRR);
  1843. sh_eth_write(ndev, 0, EDRRR);
  1844. /* PHY Disconnect */
  1845. if (mdp->phydev) {
  1846. phy_stop(mdp->phydev);
  1847. phy_disconnect(mdp->phydev);
  1848. }
  1849. free_irq(ndev->irq, ndev);
  1850. napi_disable(&mdp->napi);
  1851. /* Free all the skbuffs in the Rx queue. */
  1852. sh_eth_ring_free(ndev);
  1853. /* free DMA buffer */
  1854. sh_eth_free_dma_buffer(mdp);
  1855. pm_runtime_put_sync(&mdp->pdev->dev);
  1856. return 0;
  1857. }
  1858. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  1859. {
  1860. struct sh_eth_private *mdp = netdev_priv(ndev);
  1861. if (sh_eth_is_rz_fast_ether(mdp))
  1862. return &ndev->stats;
  1863. pm_runtime_get_sync(&mdp->pdev->dev);
  1864. ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
  1865. sh_eth_write(ndev, 0, TROCR); /* (write clear) */
  1866. ndev->stats.collisions += sh_eth_read(ndev, CDCR);
  1867. sh_eth_write(ndev, 0, CDCR); /* (write clear) */
  1868. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
  1869. sh_eth_write(ndev, 0, LCCR); /* (write clear) */
  1870. if (sh_eth_is_gether(mdp)) {
  1871. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
  1872. sh_eth_write(ndev, 0, CERCR); /* (write clear) */
  1873. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
  1874. sh_eth_write(ndev, 0, CEECR); /* (write clear) */
  1875. } else {
  1876. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
  1877. sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
  1878. }
  1879. pm_runtime_put_sync(&mdp->pdev->dev);
  1880. return &ndev->stats;
  1881. }
  1882. /* ioctl to device function */
  1883. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  1884. {
  1885. struct sh_eth_private *mdp = netdev_priv(ndev);
  1886. struct phy_device *phydev = mdp->phydev;
  1887. if (!netif_running(ndev))
  1888. return -EINVAL;
  1889. if (!phydev)
  1890. return -ENODEV;
  1891. return phy_mii_ioctl(phydev, rq, cmd);
  1892. }
  1893. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  1894. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  1895. int entry)
  1896. {
  1897. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  1898. }
  1899. static u32 sh_eth_tsu_get_post_mask(int entry)
  1900. {
  1901. return 0x0f << (28 - ((entry % 8) * 4));
  1902. }
  1903. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  1904. {
  1905. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  1906. }
  1907. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  1908. int entry)
  1909. {
  1910. struct sh_eth_private *mdp = netdev_priv(ndev);
  1911. u32 tmp;
  1912. void *reg_offset;
  1913. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1914. tmp = ioread32(reg_offset);
  1915. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  1916. }
  1917. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  1918. int entry)
  1919. {
  1920. struct sh_eth_private *mdp = netdev_priv(ndev);
  1921. u32 post_mask, ref_mask, tmp;
  1922. void *reg_offset;
  1923. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1924. post_mask = sh_eth_tsu_get_post_mask(entry);
  1925. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  1926. tmp = ioread32(reg_offset);
  1927. iowrite32(tmp & ~post_mask, reg_offset);
  1928. /* If other port enables, the function returns "true" */
  1929. return tmp & ref_mask;
  1930. }
  1931. static int sh_eth_tsu_busy(struct net_device *ndev)
  1932. {
  1933. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  1934. struct sh_eth_private *mdp = netdev_priv(ndev);
  1935. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  1936. udelay(10);
  1937. timeout--;
  1938. if (timeout <= 0) {
  1939. netdev_err(ndev, "%s: timeout\n", __func__);
  1940. return -ETIMEDOUT;
  1941. }
  1942. }
  1943. return 0;
  1944. }
  1945. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  1946. const u8 *addr)
  1947. {
  1948. u32 val;
  1949. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  1950. iowrite32(val, reg);
  1951. if (sh_eth_tsu_busy(ndev) < 0)
  1952. return -EBUSY;
  1953. val = addr[4] << 8 | addr[5];
  1954. iowrite32(val, reg + 4);
  1955. if (sh_eth_tsu_busy(ndev) < 0)
  1956. return -EBUSY;
  1957. return 0;
  1958. }
  1959. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  1960. {
  1961. u32 val;
  1962. val = ioread32(reg);
  1963. addr[0] = (val >> 24) & 0xff;
  1964. addr[1] = (val >> 16) & 0xff;
  1965. addr[2] = (val >> 8) & 0xff;
  1966. addr[3] = val & 0xff;
  1967. val = ioread32(reg + 4);
  1968. addr[4] = (val >> 8) & 0xff;
  1969. addr[5] = val & 0xff;
  1970. }
  1971. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  1972. {
  1973. struct sh_eth_private *mdp = netdev_priv(ndev);
  1974. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1975. int i;
  1976. u8 c_addr[ETH_ALEN];
  1977. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  1978. sh_eth_tsu_read_entry(reg_offset, c_addr);
  1979. if (ether_addr_equal(addr, c_addr))
  1980. return i;
  1981. }
  1982. return -ENOENT;
  1983. }
  1984. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  1985. {
  1986. u8 blank[ETH_ALEN];
  1987. int entry;
  1988. memset(blank, 0, sizeof(blank));
  1989. entry = sh_eth_tsu_find_entry(ndev, blank);
  1990. return (entry < 0) ? -ENOMEM : entry;
  1991. }
  1992. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  1993. int entry)
  1994. {
  1995. struct sh_eth_private *mdp = netdev_priv(ndev);
  1996. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1997. int ret;
  1998. u8 blank[ETH_ALEN];
  1999. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  2000. ~(1 << (31 - entry)), TSU_TEN);
  2001. memset(blank, 0, sizeof(blank));
  2002. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  2003. if (ret < 0)
  2004. return ret;
  2005. return 0;
  2006. }
  2007. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  2008. {
  2009. struct sh_eth_private *mdp = netdev_priv(ndev);
  2010. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2011. int i, ret;
  2012. if (!mdp->cd->tsu)
  2013. return 0;
  2014. i = sh_eth_tsu_find_entry(ndev, addr);
  2015. if (i < 0) {
  2016. /* No entry found, create one */
  2017. i = sh_eth_tsu_find_empty(ndev);
  2018. if (i < 0)
  2019. return -ENOMEM;
  2020. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  2021. if (ret < 0)
  2022. return ret;
  2023. /* Enable the entry */
  2024. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  2025. (1 << (31 - i)), TSU_TEN);
  2026. }
  2027. /* Entry found or created, enable POST */
  2028. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  2029. return 0;
  2030. }
  2031. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  2032. {
  2033. struct sh_eth_private *mdp = netdev_priv(ndev);
  2034. int i, ret;
  2035. if (!mdp->cd->tsu)
  2036. return 0;
  2037. i = sh_eth_tsu_find_entry(ndev, addr);
  2038. if (i) {
  2039. /* Entry found */
  2040. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2041. goto done;
  2042. /* Disable the entry if both ports was disabled */
  2043. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2044. if (ret < 0)
  2045. return ret;
  2046. }
  2047. done:
  2048. return 0;
  2049. }
  2050. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2051. {
  2052. struct sh_eth_private *mdp = netdev_priv(ndev);
  2053. int i, ret;
  2054. if (unlikely(!mdp->cd->tsu))
  2055. return 0;
  2056. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2057. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2058. continue;
  2059. /* Disable the entry if both ports was disabled */
  2060. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2061. if (ret < 0)
  2062. return ret;
  2063. }
  2064. return 0;
  2065. }
  2066. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2067. {
  2068. struct sh_eth_private *mdp = netdev_priv(ndev);
  2069. u8 addr[ETH_ALEN];
  2070. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2071. int i;
  2072. if (unlikely(!mdp->cd->tsu))
  2073. return;
  2074. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2075. sh_eth_tsu_read_entry(reg_offset, addr);
  2076. if (is_multicast_ether_addr(addr))
  2077. sh_eth_tsu_del_entry(ndev, addr);
  2078. }
  2079. }
  2080. /* Multicast reception directions set */
  2081. static void sh_eth_set_multicast_list(struct net_device *ndev)
  2082. {
  2083. struct sh_eth_private *mdp = netdev_priv(ndev);
  2084. u32 ecmr_bits;
  2085. int mcast_all = 0;
  2086. unsigned long flags;
  2087. spin_lock_irqsave(&mdp->lock, flags);
  2088. /* Initial condition is MCT = 1, PRM = 0.
  2089. * Depending on ndev->flags, set PRM or clear MCT
  2090. */
  2091. ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
  2092. if (!(ndev->flags & IFF_MULTICAST)) {
  2093. sh_eth_tsu_purge_mcast(ndev);
  2094. mcast_all = 1;
  2095. }
  2096. if (ndev->flags & IFF_ALLMULTI) {
  2097. sh_eth_tsu_purge_mcast(ndev);
  2098. ecmr_bits &= ~ECMR_MCT;
  2099. mcast_all = 1;
  2100. }
  2101. if (ndev->flags & IFF_PROMISC) {
  2102. sh_eth_tsu_purge_all(ndev);
  2103. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2104. } else if (mdp->cd->tsu) {
  2105. struct netdev_hw_addr *ha;
  2106. netdev_for_each_mc_addr(ha, ndev) {
  2107. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2108. continue;
  2109. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2110. if (!mcast_all) {
  2111. sh_eth_tsu_purge_mcast(ndev);
  2112. ecmr_bits &= ~ECMR_MCT;
  2113. mcast_all = 1;
  2114. }
  2115. }
  2116. }
  2117. } else {
  2118. /* Normal, unicast/broadcast-only mode. */
  2119. ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
  2120. }
  2121. /* update the ethernet mode */
  2122. sh_eth_write(ndev, ecmr_bits, ECMR);
  2123. spin_unlock_irqrestore(&mdp->lock, flags);
  2124. }
  2125. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2126. {
  2127. if (!mdp->port)
  2128. return TSU_VTAG0;
  2129. else
  2130. return TSU_VTAG1;
  2131. }
  2132. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2133. __be16 proto, u16 vid)
  2134. {
  2135. struct sh_eth_private *mdp = netdev_priv(ndev);
  2136. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2137. if (unlikely(!mdp->cd->tsu))
  2138. return -EPERM;
  2139. /* No filtering if vid = 0 */
  2140. if (!vid)
  2141. return 0;
  2142. mdp->vlan_num_ids++;
  2143. /* The controller has one VLAN tag HW filter. So, if the filter is
  2144. * already enabled, the driver disables it and the filte
  2145. */
  2146. if (mdp->vlan_num_ids > 1) {
  2147. /* disable VLAN filter */
  2148. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2149. return 0;
  2150. }
  2151. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2152. vtag_reg_index);
  2153. return 0;
  2154. }
  2155. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2156. __be16 proto, u16 vid)
  2157. {
  2158. struct sh_eth_private *mdp = netdev_priv(ndev);
  2159. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2160. if (unlikely(!mdp->cd->tsu))
  2161. return -EPERM;
  2162. /* No filtering if vid = 0 */
  2163. if (!vid)
  2164. return 0;
  2165. mdp->vlan_num_ids--;
  2166. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2167. return 0;
  2168. }
  2169. /* SuperH's TSU register init function */
  2170. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2171. {
  2172. if (sh_eth_is_rz_fast_ether(mdp)) {
  2173. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2174. return;
  2175. }
  2176. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2177. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2178. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2179. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2180. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2181. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2182. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2183. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2184. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2185. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2186. if (sh_eth_is_gether(mdp)) {
  2187. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2188. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2189. } else {
  2190. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2191. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2192. }
  2193. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2194. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2195. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2196. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2197. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2198. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2199. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2200. }
  2201. /* MDIO bus release function */
  2202. static int sh_mdio_release(struct sh_eth_private *mdp)
  2203. {
  2204. /* unregister mdio bus */
  2205. mdiobus_unregister(mdp->mii_bus);
  2206. /* free bitbang info */
  2207. free_mdio_bitbang(mdp->mii_bus);
  2208. return 0;
  2209. }
  2210. /* MDIO bus init function */
  2211. static int sh_mdio_init(struct sh_eth_private *mdp,
  2212. struct sh_eth_plat_data *pd)
  2213. {
  2214. int ret, i;
  2215. struct bb_info *bitbang;
  2216. struct platform_device *pdev = mdp->pdev;
  2217. struct device *dev = &mdp->pdev->dev;
  2218. /* create bit control struct for PHY */
  2219. bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
  2220. if (!bitbang)
  2221. return -ENOMEM;
  2222. /* bitbang init */
  2223. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2224. bitbang->set_gate = pd->set_mdio_gate;
  2225. bitbang->mdi_msk = PIR_MDI;
  2226. bitbang->mdo_msk = PIR_MDO;
  2227. bitbang->mmd_msk = PIR_MMD;
  2228. bitbang->mdc_msk = PIR_MDC;
  2229. bitbang->ctrl.ops = &bb_ops;
  2230. /* MII controller setting */
  2231. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2232. if (!mdp->mii_bus)
  2233. return -ENOMEM;
  2234. /* Hook up MII support for ethtool */
  2235. mdp->mii_bus->name = "sh_mii";
  2236. mdp->mii_bus->parent = dev;
  2237. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2238. pdev->name, pdev->id);
  2239. /* PHY IRQ */
  2240. mdp->mii_bus->irq = devm_kmalloc_array(dev, PHY_MAX_ADDR, sizeof(int),
  2241. GFP_KERNEL);
  2242. if (!mdp->mii_bus->irq) {
  2243. ret = -ENOMEM;
  2244. goto out_free_bus;
  2245. }
  2246. /* register MDIO bus */
  2247. if (dev->of_node) {
  2248. ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
  2249. } else {
  2250. for (i = 0; i < PHY_MAX_ADDR; i++)
  2251. mdp->mii_bus->irq[i] = PHY_POLL;
  2252. if (pd->phy_irq > 0)
  2253. mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
  2254. ret = mdiobus_register(mdp->mii_bus);
  2255. }
  2256. if (ret)
  2257. goto out_free_bus;
  2258. return 0;
  2259. out_free_bus:
  2260. free_mdio_bitbang(mdp->mii_bus);
  2261. return ret;
  2262. }
  2263. static const u16 *sh_eth_get_register_offset(int register_type)
  2264. {
  2265. const u16 *reg_offset = NULL;
  2266. switch (register_type) {
  2267. case SH_ETH_REG_GIGABIT:
  2268. reg_offset = sh_eth_offset_gigabit;
  2269. break;
  2270. case SH_ETH_REG_FAST_RZ:
  2271. reg_offset = sh_eth_offset_fast_rz;
  2272. break;
  2273. case SH_ETH_REG_FAST_RCAR:
  2274. reg_offset = sh_eth_offset_fast_rcar;
  2275. break;
  2276. case SH_ETH_REG_FAST_SH4:
  2277. reg_offset = sh_eth_offset_fast_sh4;
  2278. break;
  2279. case SH_ETH_REG_FAST_SH3_SH2:
  2280. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2281. break;
  2282. default:
  2283. break;
  2284. }
  2285. return reg_offset;
  2286. }
  2287. static const struct net_device_ops sh_eth_netdev_ops = {
  2288. .ndo_open = sh_eth_open,
  2289. .ndo_stop = sh_eth_close,
  2290. .ndo_start_xmit = sh_eth_start_xmit,
  2291. .ndo_get_stats = sh_eth_get_stats,
  2292. .ndo_tx_timeout = sh_eth_tx_timeout,
  2293. .ndo_do_ioctl = sh_eth_do_ioctl,
  2294. .ndo_validate_addr = eth_validate_addr,
  2295. .ndo_set_mac_address = eth_mac_addr,
  2296. .ndo_change_mtu = eth_change_mtu,
  2297. };
  2298. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2299. .ndo_open = sh_eth_open,
  2300. .ndo_stop = sh_eth_close,
  2301. .ndo_start_xmit = sh_eth_start_xmit,
  2302. .ndo_get_stats = sh_eth_get_stats,
  2303. .ndo_set_rx_mode = sh_eth_set_multicast_list,
  2304. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2305. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2306. .ndo_tx_timeout = sh_eth_tx_timeout,
  2307. .ndo_do_ioctl = sh_eth_do_ioctl,
  2308. .ndo_validate_addr = eth_validate_addr,
  2309. .ndo_set_mac_address = eth_mac_addr,
  2310. .ndo_change_mtu = eth_change_mtu,
  2311. };
  2312. #ifdef CONFIG_OF
  2313. static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2314. {
  2315. struct device_node *np = dev->of_node;
  2316. struct sh_eth_plat_data *pdata;
  2317. const char *mac_addr;
  2318. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  2319. if (!pdata)
  2320. return NULL;
  2321. pdata->phy_interface = of_get_phy_mode(np);
  2322. mac_addr = of_get_mac_address(np);
  2323. if (mac_addr)
  2324. memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
  2325. pdata->no_ether_link =
  2326. of_property_read_bool(np, "renesas,no-ether-link");
  2327. pdata->ether_link_active_low =
  2328. of_property_read_bool(np, "renesas,ether-link-active-low");
  2329. return pdata;
  2330. }
  2331. static const struct of_device_id sh_eth_match_table[] = {
  2332. { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
  2333. { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
  2334. { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
  2335. { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
  2336. { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
  2337. { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
  2338. { }
  2339. };
  2340. MODULE_DEVICE_TABLE(of, sh_eth_match_table);
  2341. #else
  2342. static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2343. {
  2344. return NULL;
  2345. }
  2346. #endif
  2347. static int sh_eth_drv_probe(struct platform_device *pdev)
  2348. {
  2349. int ret, devno = 0;
  2350. struct resource *res;
  2351. struct net_device *ndev = NULL;
  2352. struct sh_eth_private *mdp = NULL;
  2353. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2354. const struct platform_device_id *id = platform_get_device_id(pdev);
  2355. /* get base addr */
  2356. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2357. if (unlikely(res == NULL)) {
  2358. dev_err(&pdev->dev, "invalid resource\n");
  2359. return -EINVAL;
  2360. }
  2361. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2362. if (!ndev)
  2363. return -ENOMEM;
  2364. pm_runtime_enable(&pdev->dev);
  2365. pm_runtime_get_sync(&pdev->dev);
  2366. /* The sh Ether-specific entries in the device structure. */
  2367. ndev->base_addr = res->start;
  2368. devno = pdev->id;
  2369. if (devno < 0)
  2370. devno = 0;
  2371. ndev->dma = -1;
  2372. ret = platform_get_irq(pdev, 0);
  2373. if (ret < 0) {
  2374. ret = -ENODEV;
  2375. goto out_release;
  2376. }
  2377. ndev->irq = ret;
  2378. SET_NETDEV_DEV(ndev, &pdev->dev);
  2379. mdp = netdev_priv(ndev);
  2380. mdp->num_tx_ring = TX_RING_SIZE;
  2381. mdp->num_rx_ring = RX_RING_SIZE;
  2382. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2383. if (IS_ERR(mdp->addr)) {
  2384. ret = PTR_ERR(mdp->addr);
  2385. goto out_release;
  2386. }
  2387. spin_lock_init(&mdp->lock);
  2388. mdp->pdev = pdev;
  2389. if (pdev->dev.of_node)
  2390. pd = sh_eth_parse_dt(&pdev->dev);
  2391. if (!pd) {
  2392. dev_err(&pdev->dev, "no platform data\n");
  2393. ret = -EINVAL;
  2394. goto out_release;
  2395. }
  2396. /* get PHY ID */
  2397. mdp->phy_id = pd->phy;
  2398. mdp->phy_interface = pd->phy_interface;
  2399. /* EDMAC endian */
  2400. mdp->edmac_endian = pd->edmac_endian;
  2401. mdp->no_ether_link = pd->no_ether_link;
  2402. mdp->ether_link_active_low = pd->ether_link_active_low;
  2403. /* set cpu data */
  2404. if (id) {
  2405. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2406. } else {
  2407. const struct of_device_id *match;
  2408. match = of_match_device(of_match_ptr(sh_eth_match_table),
  2409. &pdev->dev);
  2410. mdp->cd = (struct sh_eth_cpu_data *)match->data;
  2411. }
  2412. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2413. if (!mdp->reg_offset) {
  2414. dev_err(&pdev->dev, "Unknown register type (%d)\n",
  2415. mdp->cd->register_type);
  2416. ret = -EINVAL;
  2417. goto out_release;
  2418. }
  2419. sh_eth_set_default_cpu_data(mdp->cd);
  2420. /* set function */
  2421. if (mdp->cd->tsu)
  2422. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2423. else
  2424. ndev->netdev_ops = &sh_eth_netdev_ops;
  2425. ndev->ethtool_ops = &sh_eth_ethtool_ops;
  2426. ndev->watchdog_timeo = TX_TIMEOUT;
  2427. /* debug message level */
  2428. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2429. /* read and set MAC address */
  2430. read_mac_address(ndev, pd->mac_addr);
  2431. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2432. dev_warn(&pdev->dev,
  2433. "no valid MAC address supplied, using a random one.\n");
  2434. eth_hw_addr_random(ndev);
  2435. }
  2436. /* ioremap the TSU registers */
  2437. if (mdp->cd->tsu) {
  2438. struct resource *rtsu;
  2439. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2440. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2441. if (IS_ERR(mdp->tsu_addr)) {
  2442. ret = PTR_ERR(mdp->tsu_addr);
  2443. goto out_release;
  2444. }
  2445. mdp->port = devno % 2;
  2446. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2447. }
  2448. /* initialize first or needed device */
  2449. if (!devno || pd->needs_init) {
  2450. if (mdp->cd->chip_reset)
  2451. mdp->cd->chip_reset(ndev);
  2452. if (mdp->cd->tsu) {
  2453. /* TSU init (Init only)*/
  2454. sh_eth_tsu_init(mdp);
  2455. }
  2456. }
  2457. /* MDIO bus init */
  2458. ret = sh_mdio_init(mdp, pd);
  2459. if (ret) {
  2460. dev_err(&ndev->dev, "failed to initialise MDIO\n");
  2461. goto out_release;
  2462. }
  2463. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2464. /* network device register */
  2465. ret = register_netdev(ndev);
  2466. if (ret)
  2467. goto out_napi_del;
  2468. /* print device information */
  2469. netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
  2470. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2471. pm_runtime_put(&pdev->dev);
  2472. platform_set_drvdata(pdev, ndev);
  2473. return ret;
  2474. out_napi_del:
  2475. netif_napi_del(&mdp->napi);
  2476. sh_mdio_release(mdp);
  2477. out_release:
  2478. /* net_dev free */
  2479. if (ndev)
  2480. free_netdev(ndev);
  2481. pm_runtime_put(&pdev->dev);
  2482. pm_runtime_disable(&pdev->dev);
  2483. return ret;
  2484. }
  2485. static int sh_eth_drv_remove(struct platform_device *pdev)
  2486. {
  2487. struct net_device *ndev = platform_get_drvdata(pdev);
  2488. struct sh_eth_private *mdp = netdev_priv(ndev);
  2489. unregister_netdev(ndev);
  2490. netif_napi_del(&mdp->napi);
  2491. sh_mdio_release(mdp);
  2492. pm_runtime_disable(&pdev->dev);
  2493. free_netdev(ndev);
  2494. return 0;
  2495. }
  2496. #ifdef CONFIG_PM
  2497. static int sh_eth_runtime_nop(struct device *dev)
  2498. {
  2499. /* Runtime PM callback shared between ->runtime_suspend()
  2500. * and ->runtime_resume(). Simply returns success.
  2501. *
  2502. * This driver re-initializes all registers after
  2503. * pm_runtime_get_sync() anyway so there is no need
  2504. * to save and restore registers here.
  2505. */
  2506. return 0;
  2507. }
  2508. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2509. .runtime_suspend = sh_eth_runtime_nop,
  2510. .runtime_resume = sh_eth_runtime_nop,
  2511. };
  2512. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2513. #else
  2514. #define SH_ETH_PM_OPS NULL
  2515. #endif
  2516. static struct platform_device_id sh_eth_id_table[] = {
  2517. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2518. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2519. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2520. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2521. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2522. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2523. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2524. { "r7s72100-ether", (kernel_ulong_t)&r7s72100_data },
  2525. { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
  2526. { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
  2527. { "r8a7790-ether", (kernel_ulong_t)&r8a779x_data },
  2528. { "r8a7791-ether", (kernel_ulong_t)&r8a779x_data },
  2529. { }
  2530. };
  2531. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2532. static struct platform_driver sh_eth_driver = {
  2533. .probe = sh_eth_drv_probe,
  2534. .remove = sh_eth_drv_remove,
  2535. .id_table = sh_eth_id_table,
  2536. .driver = {
  2537. .name = CARDNAME,
  2538. .pm = SH_ETH_PM_OPS,
  2539. .of_match_table = of_match_ptr(sh_eth_match_table),
  2540. },
  2541. };
  2542. module_platform_driver(sh_eth_driver);
  2543. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2544. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2545. MODULE_LICENSE("GPL v2");