netxen_nic_ctx.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * Copyright (C) 2009 - QLogic Corporation.
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  18. *
  19. * The full GNU General Public License is included in this distribution
  20. * in the file called "COPYING".
  21. *
  22. */
  23. #include "netxen_nic_hw.h"
  24. #include "netxen_nic.h"
  25. #define NXHAL_VERSION 1
  26. static u32
  27. netxen_poll_rsp(struct netxen_adapter *adapter)
  28. {
  29. u32 rsp = NX_CDRP_RSP_OK;
  30. int timeout = 0;
  31. do {
  32. /* give atleast 1ms for firmware to respond */
  33. msleep(1);
  34. if (++timeout > NX_OS_CRB_RETRY_COUNT)
  35. return NX_CDRP_RSP_TIMEOUT;
  36. rsp = NXRD32(adapter, NX_CDRP_CRB_OFFSET);
  37. } while (!NX_CDRP_IS_RSP(rsp));
  38. return rsp;
  39. }
  40. static u32
  41. netxen_issue_cmd(struct netxen_adapter *adapter, struct netxen_cmd_args *cmd)
  42. {
  43. u32 rsp;
  44. u32 signature = 0;
  45. u32 rcode = NX_RCODE_SUCCESS;
  46. signature = NX_CDRP_SIGNATURE_MAKE(adapter->ahw.pci_func,
  47. NXHAL_VERSION);
  48. /* Acquire semaphore before accessing CRB */
  49. if (netxen_api_lock(adapter))
  50. return NX_RCODE_TIMEOUT;
  51. NXWR32(adapter, NX_SIGN_CRB_OFFSET, signature);
  52. NXWR32(adapter, NX_ARG1_CRB_OFFSET, cmd->req.arg1);
  53. NXWR32(adapter, NX_ARG2_CRB_OFFSET, cmd->req.arg2);
  54. NXWR32(adapter, NX_ARG3_CRB_OFFSET, cmd->req.arg3);
  55. NXWR32(adapter, NX_CDRP_CRB_OFFSET, NX_CDRP_FORM_CMD(cmd->req.cmd));
  56. rsp = netxen_poll_rsp(adapter);
  57. if (rsp == NX_CDRP_RSP_TIMEOUT) {
  58. printk(KERN_ERR "%s: card response timeout.\n",
  59. netxen_nic_driver_name);
  60. rcode = NX_RCODE_TIMEOUT;
  61. } else if (rsp == NX_CDRP_RSP_FAIL) {
  62. rcode = NXRD32(adapter, NX_ARG1_CRB_OFFSET);
  63. printk(KERN_ERR "%s: failed card response code:0x%x\n",
  64. netxen_nic_driver_name, rcode);
  65. } else if (rsp == NX_CDRP_RSP_OK) {
  66. cmd->rsp.cmd = NX_RCODE_SUCCESS;
  67. if (cmd->rsp.arg2)
  68. cmd->rsp.arg2 = NXRD32(adapter, NX_ARG2_CRB_OFFSET);
  69. if (cmd->rsp.arg3)
  70. cmd->rsp.arg3 = NXRD32(adapter, NX_ARG3_CRB_OFFSET);
  71. }
  72. if (cmd->rsp.arg1)
  73. cmd->rsp.arg1 = NXRD32(adapter, NX_ARG1_CRB_OFFSET);
  74. /* Release semaphore */
  75. netxen_api_unlock(adapter);
  76. return rcode;
  77. }
  78. static int
  79. netxen_get_minidump_template_size(struct netxen_adapter *adapter)
  80. {
  81. struct netxen_cmd_args cmd;
  82. memset(&cmd, 0, sizeof(cmd));
  83. cmd.req.cmd = NX_CDRP_CMD_TEMP_SIZE;
  84. memset(&cmd.rsp, 1, sizeof(struct _cdrp_cmd));
  85. netxen_issue_cmd(adapter, &cmd);
  86. if (cmd.rsp.cmd != NX_RCODE_SUCCESS) {
  87. dev_info(&adapter->pdev->dev,
  88. "Can't get template size %d\n", cmd.rsp.cmd);
  89. return -EIO;
  90. }
  91. adapter->mdump.md_template_size = cmd.rsp.arg2;
  92. adapter->mdump.md_template_ver = cmd.rsp.arg3;
  93. return 0;
  94. }
  95. static int
  96. netxen_get_minidump_template(struct netxen_adapter *adapter)
  97. {
  98. dma_addr_t md_template_addr;
  99. void *addr;
  100. u32 size;
  101. struct netxen_cmd_args cmd;
  102. size = adapter->mdump.md_template_size;
  103. if (size == 0) {
  104. dev_err(&adapter->pdev->dev, "Can not capture Minidump "
  105. "template. Invalid template size.\n");
  106. return NX_RCODE_INVALID_ARGS;
  107. }
  108. addr = pci_alloc_consistent(adapter->pdev, size, &md_template_addr);
  109. if (!addr) {
  110. dev_err(&adapter->pdev->dev, "Unable to allocate dmable memory for template.\n");
  111. return -ENOMEM;
  112. }
  113. memset(addr, 0, size);
  114. memset(&cmd, 0, sizeof(cmd));
  115. memset(&cmd.rsp, 1, sizeof(struct _cdrp_cmd));
  116. cmd.req.cmd = NX_CDRP_CMD_GET_TEMP_HDR;
  117. cmd.req.arg1 = LSD(md_template_addr);
  118. cmd.req.arg2 = MSD(md_template_addr);
  119. cmd.req.arg3 |= size;
  120. netxen_issue_cmd(adapter, &cmd);
  121. if ((cmd.rsp.cmd == NX_RCODE_SUCCESS) && (size == cmd.rsp.arg2)) {
  122. memcpy(adapter->mdump.md_template, addr, size);
  123. } else {
  124. dev_err(&adapter->pdev->dev, "Failed to get minidump template, "
  125. "err_code : %d, requested_size : %d, actual_size : %d\n ",
  126. cmd.rsp.cmd, size, cmd.rsp.arg2);
  127. }
  128. pci_free_consistent(adapter->pdev, size, addr, md_template_addr);
  129. return 0;
  130. }
  131. static u32
  132. netxen_check_template_checksum(struct netxen_adapter *adapter)
  133. {
  134. u64 sum = 0 ;
  135. u32 *buff = adapter->mdump.md_template;
  136. int count = adapter->mdump.md_template_size/sizeof(uint32_t) ;
  137. while (count-- > 0)
  138. sum += *buff++ ;
  139. while (sum >> 32)
  140. sum = (sum & 0xFFFFFFFF) + (sum >> 32) ;
  141. return ~sum;
  142. }
  143. int
  144. netxen_setup_minidump(struct netxen_adapter *adapter)
  145. {
  146. int err = 0, i;
  147. u32 *template, *tmp_buf;
  148. struct netxen_minidump_template_hdr *hdr;
  149. err = netxen_get_minidump_template_size(adapter);
  150. if (err) {
  151. adapter->mdump.fw_supports_md = 0;
  152. if ((err == NX_RCODE_CMD_INVALID) ||
  153. (err == NX_RCODE_CMD_NOT_IMPL)) {
  154. dev_info(&adapter->pdev->dev,
  155. "Flashed firmware version does not support minidump, "
  156. "minimum version required is [ %u.%u.%u ].\n ",
  157. NX_MD_SUPPORT_MAJOR, NX_MD_SUPPORT_MINOR,
  158. NX_MD_SUPPORT_SUBVERSION);
  159. }
  160. return err;
  161. }
  162. if (!adapter->mdump.md_template_size) {
  163. dev_err(&adapter->pdev->dev, "Error : Invalid template size "
  164. ",should be non-zero.\n");
  165. return -EIO;
  166. }
  167. adapter->mdump.md_template =
  168. kmalloc(adapter->mdump.md_template_size, GFP_KERNEL);
  169. if (!adapter->mdump.md_template)
  170. return -ENOMEM;
  171. err = netxen_get_minidump_template(adapter);
  172. if (err) {
  173. if (err == NX_RCODE_CMD_NOT_IMPL)
  174. adapter->mdump.fw_supports_md = 0;
  175. goto free_template;
  176. }
  177. if (netxen_check_template_checksum(adapter)) {
  178. dev_err(&adapter->pdev->dev, "Minidump template checksum Error\n");
  179. err = -EIO;
  180. goto free_template;
  181. }
  182. adapter->mdump.md_capture_mask = NX_DUMP_MASK_DEF;
  183. tmp_buf = (u32 *) adapter->mdump.md_template;
  184. template = (u32 *) adapter->mdump.md_template;
  185. for (i = 0; i < adapter->mdump.md_template_size/sizeof(u32); i++)
  186. *template++ = __le32_to_cpu(*tmp_buf++);
  187. hdr = (struct netxen_minidump_template_hdr *)
  188. adapter->mdump.md_template;
  189. adapter->mdump.md_capture_buff = NULL;
  190. adapter->mdump.fw_supports_md = 1;
  191. adapter->mdump.md_enabled = 0;
  192. return err;
  193. free_template:
  194. kfree(adapter->mdump.md_template);
  195. adapter->mdump.md_template = NULL;
  196. return err;
  197. }
  198. int
  199. nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu)
  200. {
  201. u32 rcode = NX_RCODE_SUCCESS;
  202. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  203. struct netxen_cmd_args cmd;
  204. memset(&cmd, 0, sizeof(cmd));
  205. cmd.req.cmd = NX_CDRP_CMD_SET_MTU;
  206. cmd.req.arg1 = recv_ctx->context_id;
  207. cmd.req.arg2 = mtu;
  208. cmd.req.arg3 = 0;
  209. if (recv_ctx->state == NX_HOST_CTX_STATE_ACTIVE)
  210. netxen_issue_cmd(adapter, &cmd);
  211. if (rcode != NX_RCODE_SUCCESS)
  212. return -EIO;
  213. return 0;
  214. }
  215. int
  216. nx_fw_cmd_set_gbe_port(struct netxen_adapter *adapter,
  217. u32 speed, u32 duplex, u32 autoneg)
  218. {
  219. struct netxen_cmd_args cmd;
  220. memset(&cmd, 0, sizeof(cmd));
  221. cmd.req.cmd = NX_CDRP_CMD_CONFIG_GBE_PORT;
  222. cmd.req.arg1 = speed;
  223. cmd.req.arg2 = duplex;
  224. cmd.req.arg3 = autoneg;
  225. return netxen_issue_cmd(adapter, &cmd);
  226. }
  227. static int
  228. nx_fw_cmd_create_rx_ctx(struct netxen_adapter *adapter)
  229. {
  230. void *addr;
  231. nx_hostrq_rx_ctx_t *prq;
  232. nx_cardrsp_rx_ctx_t *prsp;
  233. nx_hostrq_rds_ring_t *prq_rds;
  234. nx_hostrq_sds_ring_t *prq_sds;
  235. nx_cardrsp_rds_ring_t *prsp_rds;
  236. nx_cardrsp_sds_ring_t *prsp_sds;
  237. struct nx_host_rds_ring *rds_ring;
  238. struct nx_host_sds_ring *sds_ring;
  239. struct netxen_cmd_args cmd;
  240. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  241. u64 phys_addr;
  242. int i, nrds_rings, nsds_rings;
  243. size_t rq_size, rsp_size;
  244. u32 cap, reg, val;
  245. int err;
  246. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  247. nrds_rings = adapter->max_rds_rings;
  248. nsds_rings = adapter->max_sds_rings;
  249. rq_size =
  250. SIZEOF_HOSTRQ_RX(nx_hostrq_rx_ctx_t, nrds_rings, nsds_rings);
  251. rsp_size =
  252. SIZEOF_CARDRSP_RX(nx_cardrsp_rx_ctx_t, nrds_rings, nsds_rings);
  253. addr = pci_alloc_consistent(adapter->pdev,
  254. rq_size, &hostrq_phys_addr);
  255. if (addr == NULL)
  256. return -ENOMEM;
  257. prq = addr;
  258. addr = pci_alloc_consistent(adapter->pdev,
  259. rsp_size, &cardrsp_phys_addr);
  260. if (addr == NULL) {
  261. err = -ENOMEM;
  262. goto out_free_rq;
  263. }
  264. prsp = addr;
  265. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  266. cap = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN);
  267. cap |= (NX_CAP0_JUMBO_CONTIGUOUS | NX_CAP0_LRO_CONTIGUOUS);
  268. if (adapter->flags & NETXEN_FW_MSS_CAP)
  269. cap |= NX_CAP0_HW_LRO_MSS;
  270. prq->capabilities[0] = cpu_to_le32(cap);
  271. prq->host_int_crb_mode =
  272. cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
  273. prq->host_rds_crb_mode =
  274. cpu_to_le32(NX_HOST_RDS_CRB_MODE_UNIQUE);
  275. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  276. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  277. prq->rds_ring_offset = cpu_to_le32(0);
  278. val = le32_to_cpu(prq->rds_ring_offset) +
  279. (sizeof(nx_hostrq_rds_ring_t) * nrds_rings);
  280. prq->sds_ring_offset = cpu_to_le32(val);
  281. prq_rds = (nx_hostrq_rds_ring_t *)(prq->data +
  282. le32_to_cpu(prq->rds_ring_offset));
  283. for (i = 0; i < nrds_rings; i++) {
  284. rds_ring = &recv_ctx->rds_rings[i];
  285. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  286. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  287. prq_rds[i].ring_kind = cpu_to_le32(i);
  288. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  289. }
  290. prq_sds = (nx_hostrq_sds_ring_t *)(prq->data +
  291. le32_to_cpu(prq->sds_ring_offset));
  292. for (i = 0; i < nsds_rings; i++) {
  293. sds_ring = &recv_ctx->sds_rings[i];
  294. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  295. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  296. prq_sds[i].msi_index = cpu_to_le16(i);
  297. }
  298. phys_addr = hostrq_phys_addr;
  299. memset(&cmd, 0, sizeof(cmd));
  300. cmd.req.arg1 = (u32)(phys_addr >> 32);
  301. cmd.req.arg2 = (u32)(phys_addr & 0xffffffff);
  302. cmd.req.arg3 = rq_size;
  303. cmd.req.cmd = NX_CDRP_CMD_CREATE_RX_CTX;
  304. err = netxen_issue_cmd(adapter, &cmd);
  305. if (err) {
  306. printk(KERN_WARNING
  307. "Failed to create rx ctx in firmware%d\n", err);
  308. goto out_free_rsp;
  309. }
  310. prsp_rds = ((nx_cardrsp_rds_ring_t *)
  311. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  312. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  313. rds_ring = &recv_ctx->rds_rings[i];
  314. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  315. rds_ring->crb_rcv_producer = netxen_get_ioaddr(adapter,
  316. NETXEN_NIC_REG(reg - 0x200));
  317. }
  318. prsp_sds = ((nx_cardrsp_sds_ring_t *)
  319. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  320. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  321. sds_ring = &recv_ctx->sds_rings[i];
  322. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  323. sds_ring->crb_sts_consumer = netxen_get_ioaddr(adapter,
  324. NETXEN_NIC_REG(reg - 0x200));
  325. reg = le32_to_cpu(prsp_sds[i].interrupt_crb);
  326. sds_ring->crb_intr_mask = netxen_get_ioaddr(adapter,
  327. NETXEN_NIC_REG(reg - 0x200));
  328. }
  329. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  330. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  331. recv_ctx->virt_port = prsp->virt_port;
  332. out_free_rsp:
  333. pci_free_consistent(adapter->pdev, rsp_size, prsp, cardrsp_phys_addr);
  334. out_free_rq:
  335. pci_free_consistent(adapter->pdev, rq_size, prq, hostrq_phys_addr);
  336. return err;
  337. }
  338. static void
  339. nx_fw_cmd_destroy_rx_ctx(struct netxen_adapter *adapter)
  340. {
  341. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  342. struct netxen_cmd_args cmd;
  343. memset(&cmd, 0, sizeof(cmd));
  344. cmd.req.arg1 = recv_ctx->context_id;
  345. cmd.req.arg2 = NX_DESTROY_CTX_RESET;
  346. cmd.req.arg3 = 0;
  347. cmd.req.cmd = NX_CDRP_CMD_DESTROY_RX_CTX;
  348. if (netxen_issue_cmd(adapter, &cmd)) {
  349. printk(KERN_WARNING
  350. "%s: Failed to destroy rx ctx in firmware\n",
  351. netxen_nic_driver_name);
  352. }
  353. }
  354. static int
  355. nx_fw_cmd_create_tx_ctx(struct netxen_adapter *adapter)
  356. {
  357. nx_hostrq_tx_ctx_t *prq;
  358. nx_hostrq_cds_ring_t *prq_cds;
  359. nx_cardrsp_tx_ctx_t *prsp;
  360. void *rq_addr, *rsp_addr;
  361. size_t rq_size, rsp_size;
  362. u32 temp;
  363. int err = 0;
  364. u64 offset, phys_addr;
  365. dma_addr_t rq_phys_addr, rsp_phys_addr;
  366. struct nx_host_tx_ring *tx_ring = adapter->tx_ring;
  367. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  368. struct netxen_cmd_args cmd;
  369. rq_size = SIZEOF_HOSTRQ_TX(nx_hostrq_tx_ctx_t);
  370. rq_addr = pci_alloc_consistent(adapter->pdev,
  371. rq_size, &rq_phys_addr);
  372. if (!rq_addr)
  373. return -ENOMEM;
  374. rsp_size = SIZEOF_CARDRSP_TX(nx_cardrsp_tx_ctx_t);
  375. rsp_addr = pci_alloc_consistent(adapter->pdev,
  376. rsp_size, &rsp_phys_addr);
  377. if (!rsp_addr) {
  378. err = -ENOMEM;
  379. goto out_free_rq;
  380. }
  381. memset(rq_addr, 0, rq_size);
  382. prq = rq_addr;
  383. memset(rsp_addr, 0, rsp_size);
  384. prsp = rsp_addr;
  385. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  386. temp = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN | NX_CAP0_LSO);
  387. prq->capabilities[0] = cpu_to_le32(temp);
  388. prq->host_int_crb_mode =
  389. cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
  390. prq->interrupt_ctl = 0;
  391. prq->msi_index = 0;
  392. prq->dummy_dma_addr = cpu_to_le64(adapter->dummy_dma.phys_addr);
  393. offset = recv_ctx->phys_addr + sizeof(struct netxen_ring_ctx);
  394. prq->cmd_cons_dma_addr = cpu_to_le64(offset);
  395. prq_cds = &prq->cds_ring;
  396. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  397. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  398. phys_addr = rq_phys_addr;
  399. memset(&cmd, 0, sizeof(cmd));
  400. cmd.req.arg1 = (u32)(phys_addr >> 32);
  401. cmd.req.arg2 = ((u32)phys_addr & 0xffffffff);
  402. cmd.req.arg3 = rq_size;
  403. cmd.req.cmd = NX_CDRP_CMD_CREATE_TX_CTX;
  404. err = netxen_issue_cmd(adapter, &cmd);
  405. if (err == NX_RCODE_SUCCESS) {
  406. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  407. tx_ring->crb_cmd_producer = netxen_get_ioaddr(adapter,
  408. NETXEN_NIC_REG(temp - 0x200));
  409. #if 0
  410. adapter->tx_state =
  411. le32_to_cpu(prsp->host_ctx_state);
  412. #endif
  413. adapter->tx_context_id =
  414. le16_to_cpu(prsp->context_id);
  415. } else {
  416. printk(KERN_WARNING
  417. "Failed to create tx ctx in firmware%d\n", err);
  418. err = -EIO;
  419. }
  420. pci_free_consistent(adapter->pdev, rsp_size, rsp_addr, rsp_phys_addr);
  421. out_free_rq:
  422. pci_free_consistent(adapter->pdev, rq_size, rq_addr, rq_phys_addr);
  423. return err;
  424. }
  425. static void
  426. nx_fw_cmd_destroy_tx_ctx(struct netxen_adapter *adapter)
  427. {
  428. struct netxen_cmd_args cmd;
  429. memset(&cmd, 0, sizeof(cmd));
  430. cmd.req.arg1 = adapter->tx_context_id;
  431. cmd.req.arg2 = NX_DESTROY_CTX_RESET;
  432. cmd.req.arg3 = 0;
  433. cmd.req.cmd = NX_CDRP_CMD_DESTROY_TX_CTX;
  434. if (netxen_issue_cmd(adapter, &cmd)) {
  435. printk(KERN_WARNING
  436. "%s: Failed to destroy tx ctx in firmware\n",
  437. netxen_nic_driver_name);
  438. }
  439. }
  440. int
  441. nx_fw_cmd_query_phy(struct netxen_adapter *adapter, u32 reg, u32 *val)
  442. {
  443. u32 rcode;
  444. struct netxen_cmd_args cmd;
  445. memset(&cmd, 0, sizeof(cmd));
  446. cmd.req.arg1 = reg;
  447. cmd.req.arg2 = 0;
  448. cmd.req.arg3 = 0;
  449. cmd.req.cmd = NX_CDRP_CMD_READ_PHY;
  450. cmd.rsp.arg1 = 1;
  451. rcode = netxen_issue_cmd(adapter, &cmd);
  452. if (rcode != NX_RCODE_SUCCESS)
  453. return -EIO;
  454. if (val == NULL)
  455. return -EIO;
  456. *val = cmd.rsp.arg1;
  457. return 0;
  458. }
  459. int
  460. nx_fw_cmd_set_phy(struct netxen_adapter *adapter, u32 reg, u32 val)
  461. {
  462. u32 rcode;
  463. struct netxen_cmd_args cmd;
  464. memset(&cmd, 0, sizeof(cmd));
  465. cmd.req.arg1 = reg;
  466. cmd.req.arg2 = val;
  467. cmd.req.arg3 = 0;
  468. cmd.req.cmd = NX_CDRP_CMD_WRITE_PHY;
  469. rcode = netxen_issue_cmd(adapter, &cmd);
  470. if (rcode != NX_RCODE_SUCCESS)
  471. return -EIO;
  472. return 0;
  473. }
  474. static u64 ctx_addr_sig_regs[][3] = {
  475. {NETXEN_NIC_REG(0x188), NETXEN_NIC_REG(0x18c), NETXEN_NIC_REG(0x1c0)},
  476. {NETXEN_NIC_REG(0x190), NETXEN_NIC_REG(0x194), NETXEN_NIC_REG(0x1c4)},
  477. {NETXEN_NIC_REG(0x198), NETXEN_NIC_REG(0x19c), NETXEN_NIC_REG(0x1c8)},
  478. {NETXEN_NIC_REG(0x1a0), NETXEN_NIC_REG(0x1a4), NETXEN_NIC_REG(0x1cc)}
  479. };
  480. #define CRB_CTX_ADDR_REG_LO(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][0])
  481. #define CRB_CTX_ADDR_REG_HI(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][2])
  482. #define CRB_CTX_SIGNATURE_REG(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][1])
  483. #define lower32(x) ((u32)((x) & 0xffffffff))
  484. #define upper32(x) ((u32)(((u64)(x) >> 32) & 0xffffffff))
  485. static struct netxen_recv_crb recv_crb_registers[] = {
  486. /* Instance 0 */
  487. {
  488. /* crb_rcv_producer: */
  489. {
  490. NETXEN_NIC_REG(0x100),
  491. /* Jumbo frames */
  492. NETXEN_NIC_REG(0x110),
  493. /* LRO */
  494. NETXEN_NIC_REG(0x120)
  495. },
  496. /* crb_sts_consumer: */
  497. {
  498. NETXEN_NIC_REG(0x138),
  499. NETXEN_NIC_REG_2(0x000),
  500. NETXEN_NIC_REG_2(0x004),
  501. NETXEN_NIC_REG_2(0x008),
  502. },
  503. /* sw_int_mask */
  504. {
  505. CRB_SW_INT_MASK_0,
  506. NETXEN_NIC_REG_2(0x044),
  507. NETXEN_NIC_REG_2(0x048),
  508. NETXEN_NIC_REG_2(0x04c),
  509. },
  510. },
  511. /* Instance 1 */
  512. {
  513. /* crb_rcv_producer: */
  514. {
  515. NETXEN_NIC_REG(0x144),
  516. /* Jumbo frames */
  517. NETXEN_NIC_REG(0x154),
  518. /* LRO */
  519. NETXEN_NIC_REG(0x164)
  520. },
  521. /* crb_sts_consumer: */
  522. {
  523. NETXEN_NIC_REG(0x17c),
  524. NETXEN_NIC_REG_2(0x020),
  525. NETXEN_NIC_REG_2(0x024),
  526. NETXEN_NIC_REG_2(0x028),
  527. },
  528. /* sw_int_mask */
  529. {
  530. CRB_SW_INT_MASK_1,
  531. NETXEN_NIC_REG_2(0x064),
  532. NETXEN_NIC_REG_2(0x068),
  533. NETXEN_NIC_REG_2(0x06c),
  534. },
  535. },
  536. /* Instance 2 */
  537. {
  538. /* crb_rcv_producer: */
  539. {
  540. NETXEN_NIC_REG(0x1d8),
  541. /* Jumbo frames */
  542. NETXEN_NIC_REG(0x1f8),
  543. /* LRO */
  544. NETXEN_NIC_REG(0x208)
  545. },
  546. /* crb_sts_consumer: */
  547. {
  548. NETXEN_NIC_REG(0x220),
  549. NETXEN_NIC_REG_2(0x03c),
  550. NETXEN_NIC_REG_2(0x03c),
  551. NETXEN_NIC_REG_2(0x03c),
  552. },
  553. /* sw_int_mask */
  554. {
  555. CRB_SW_INT_MASK_2,
  556. NETXEN_NIC_REG_2(0x03c),
  557. NETXEN_NIC_REG_2(0x03c),
  558. NETXEN_NIC_REG_2(0x03c),
  559. },
  560. },
  561. /* Instance 3 */
  562. {
  563. /* crb_rcv_producer: */
  564. {
  565. NETXEN_NIC_REG(0x22c),
  566. /* Jumbo frames */
  567. NETXEN_NIC_REG(0x23c),
  568. /* LRO */
  569. NETXEN_NIC_REG(0x24c)
  570. },
  571. /* crb_sts_consumer: */
  572. {
  573. NETXEN_NIC_REG(0x264),
  574. NETXEN_NIC_REG_2(0x03c),
  575. NETXEN_NIC_REG_2(0x03c),
  576. NETXEN_NIC_REG_2(0x03c),
  577. },
  578. /* sw_int_mask */
  579. {
  580. CRB_SW_INT_MASK_3,
  581. NETXEN_NIC_REG_2(0x03c),
  582. NETXEN_NIC_REG_2(0x03c),
  583. NETXEN_NIC_REG_2(0x03c),
  584. },
  585. },
  586. };
  587. static int
  588. netxen_init_old_ctx(struct netxen_adapter *adapter)
  589. {
  590. struct netxen_recv_context *recv_ctx;
  591. struct nx_host_rds_ring *rds_ring;
  592. struct nx_host_sds_ring *sds_ring;
  593. struct nx_host_tx_ring *tx_ring;
  594. int ring;
  595. int port = adapter->portnum;
  596. struct netxen_ring_ctx *hwctx;
  597. u32 signature;
  598. tx_ring = adapter->tx_ring;
  599. recv_ctx = &adapter->recv_ctx;
  600. hwctx = recv_ctx->hwctx;
  601. hwctx->cmd_ring_addr = cpu_to_le64(tx_ring->phys_addr);
  602. hwctx->cmd_ring_size = cpu_to_le32(tx_ring->num_desc);
  603. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  604. rds_ring = &recv_ctx->rds_rings[ring];
  605. hwctx->rcv_rings[ring].addr =
  606. cpu_to_le64(rds_ring->phys_addr);
  607. hwctx->rcv_rings[ring].size =
  608. cpu_to_le32(rds_ring->num_desc);
  609. }
  610. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  611. sds_ring = &recv_ctx->sds_rings[ring];
  612. if (ring == 0) {
  613. hwctx->sts_ring_addr = cpu_to_le64(sds_ring->phys_addr);
  614. hwctx->sts_ring_size = cpu_to_le32(sds_ring->num_desc);
  615. }
  616. hwctx->sts_rings[ring].addr = cpu_to_le64(sds_ring->phys_addr);
  617. hwctx->sts_rings[ring].size = cpu_to_le32(sds_ring->num_desc);
  618. hwctx->sts_rings[ring].msi_index = cpu_to_le16(ring);
  619. }
  620. hwctx->sts_ring_count = cpu_to_le32(adapter->max_sds_rings);
  621. signature = (adapter->max_sds_rings > 1) ?
  622. NETXEN_CTX_SIGNATURE_V2 : NETXEN_CTX_SIGNATURE;
  623. NXWR32(adapter, CRB_CTX_ADDR_REG_LO(port),
  624. lower32(recv_ctx->phys_addr));
  625. NXWR32(adapter, CRB_CTX_ADDR_REG_HI(port),
  626. upper32(recv_ctx->phys_addr));
  627. NXWR32(adapter, CRB_CTX_SIGNATURE_REG(port),
  628. signature | port);
  629. return 0;
  630. }
  631. int netxen_alloc_hw_resources(struct netxen_adapter *adapter)
  632. {
  633. void *addr;
  634. int err = 0;
  635. int ring;
  636. struct netxen_recv_context *recv_ctx;
  637. struct nx_host_rds_ring *rds_ring;
  638. struct nx_host_sds_ring *sds_ring;
  639. struct nx_host_tx_ring *tx_ring;
  640. struct pci_dev *pdev = adapter->pdev;
  641. struct net_device *netdev = adapter->netdev;
  642. int port = adapter->portnum;
  643. recv_ctx = &adapter->recv_ctx;
  644. tx_ring = adapter->tx_ring;
  645. addr = pci_alloc_consistent(pdev,
  646. sizeof(struct netxen_ring_ctx) + sizeof(uint32_t),
  647. &recv_ctx->phys_addr);
  648. if (addr == NULL) {
  649. dev_err(&pdev->dev, "failed to allocate hw context\n");
  650. return -ENOMEM;
  651. }
  652. memset(addr, 0, sizeof(struct netxen_ring_ctx));
  653. recv_ctx->hwctx = addr;
  654. recv_ctx->hwctx->ctx_id = cpu_to_le32(port);
  655. recv_ctx->hwctx->cmd_consumer_offset =
  656. cpu_to_le64(recv_ctx->phys_addr +
  657. sizeof(struct netxen_ring_ctx));
  658. tx_ring->hw_consumer =
  659. (__le32 *)(((char *)addr) + sizeof(struct netxen_ring_ctx));
  660. /* cmd desc ring */
  661. addr = pci_alloc_consistent(pdev, TX_DESC_RINGSIZE(tx_ring),
  662. &tx_ring->phys_addr);
  663. if (addr == NULL) {
  664. dev_err(&pdev->dev, "%s: failed to allocate tx desc ring\n",
  665. netdev->name);
  666. err = -ENOMEM;
  667. goto err_out_free;
  668. }
  669. tx_ring->desc_head = addr;
  670. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  671. rds_ring = &recv_ctx->rds_rings[ring];
  672. addr = pci_alloc_consistent(adapter->pdev,
  673. RCV_DESC_RINGSIZE(rds_ring),
  674. &rds_ring->phys_addr);
  675. if (addr == NULL) {
  676. dev_err(&pdev->dev,
  677. "%s: failed to allocate rds ring [%d]\n",
  678. netdev->name, ring);
  679. err = -ENOMEM;
  680. goto err_out_free;
  681. }
  682. rds_ring->desc_head = addr;
  683. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  684. rds_ring->crb_rcv_producer =
  685. netxen_get_ioaddr(adapter,
  686. recv_crb_registers[port].crb_rcv_producer[ring]);
  687. }
  688. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  689. sds_ring = &recv_ctx->sds_rings[ring];
  690. addr = pci_alloc_consistent(adapter->pdev,
  691. STATUS_DESC_RINGSIZE(sds_ring),
  692. &sds_ring->phys_addr);
  693. if (addr == NULL) {
  694. dev_err(&pdev->dev,
  695. "%s: failed to allocate sds ring [%d]\n",
  696. netdev->name, ring);
  697. err = -ENOMEM;
  698. goto err_out_free;
  699. }
  700. sds_ring->desc_head = addr;
  701. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  702. sds_ring->crb_sts_consumer =
  703. netxen_get_ioaddr(adapter,
  704. recv_crb_registers[port].crb_sts_consumer[ring]);
  705. sds_ring->crb_intr_mask =
  706. netxen_get_ioaddr(adapter,
  707. recv_crb_registers[port].sw_int_mask[ring]);
  708. }
  709. }
  710. if (!NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  711. if (test_and_set_bit(__NX_FW_ATTACHED, &adapter->state))
  712. goto done;
  713. err = nx_fw_cmd_create_rx_ctx(adapter);
  714. if (err)
  715. goto err_out_free;
  716. err = nx_fw_cmd_create_tx_ctx(adapter);
  717. if (err)
  718. goto err_out_free;
  719. } else {
  720. err = netxen_init_old_ctx(adapter);
  721. if (err)
  722. goto err_out_free;
  723. }
  724. done:
  725. return 0;
  726. err_out_free:
  727. netxen_free_hw_resources(adapter);
  728. return err;
  729. }
  730. void netxen_free_hw_resources(struct netxen_adapter *adapter)
  731. {
  732. struct netxen_recv_context *recv_ctx;
  733. struct nx_host_rds_ring *rds_ring;
  734. struct nx_host_sds_ring *sds_ring;
  735. struct nx_host_tx_ring *tx_ring;
  736. int ring;
  737. int port = adapter->portnum;
  738. if (!NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  739. if (!test_and_clear_bit(__NX_FW_ATTACHED, &adapter->state))
  740. goto done;
  741. nx_fw_cmd_destroy_rx_ctx(adapter);
  742. nx_fw_cmd_destroy_tx_ctx(adapter);
  743. } else {
  744. netxen_api_lock(adapter);
  745. NXWR32(adapter, CRB_CTX_SIGNATURE_REG(port),
  746. NETXEN_CTX_D3_RESET | port);
  747. netxen_api_unlock(adapter);
  748. }
  749. /* Allow dma queues to drain after context reset */
  750. msleep(20);
  751. done:
  752. recv_ctx = &adapter->recv_ctx;
  753. if (recv_ctx->hwctx != NULL) {
  754. pci_free_consistent(adapter->pdev,
  755. sizeof(struct netxen_ring_ctx) +
  756. sizeof(uint32_t),
  757. recv_ctx->hwctx,
  758. recv_ctx->phys_addr);
  759. recv_ctx->hwctx = NULL;
  760. }
  761. tx_ring = adapter->tx_ring;
  762. if (tx_ring->desc_head != NULL) {
  763. pci_free_consistent(adapter->pdev,
  764. TX_DESC_RINGSIZE(tx_ring),
  765. tx_ring->desc_head, tx_ring->phys_addr);
  766. tx_ring->desc_head = NULL;
  767. }
  768. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  769. rds_ring = &recv_ctx->rds_rings[ring];
  770. if (rds_ring->desc_head != NULL) {
  771. pci_free_consistent(adapter->pdev,
  772. RCV_DESC_RINGSIZE(rds_ring),
  773. rds_ring->desc_head,
  774. rds_ring->phys_addr);
  775. rds_ring->desc_head = NULL;
  776. }
  777. }
  778. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  779. sds_ring = &recv_ctx->sds_rings[ring];
  780. if (sds_ring->desc_head != NULL) {
  781. pci_free_consistent(adapter->pdev,
  782. STATUS_DESC_RINGSIZE(sds_ring),
  783. sds_ring->desc_head,
  784. sds_ring->phys_addr);
  785. sds_ring->desc_head = NULL;
  786. }
  787. }
  788. }