i40e_txrx.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #ifndef _I40E_TXRX_H_
  27. #define _I40E_TXRX_H_
  28. /* Interrupt Throttling and Rate Limiting Goodies */
  29. #define I40E_MAX_ITR 0x0FF0 /* reg uses 2 usec resolution */
  30. #define I40E_MIN_ITR 0x0004 /* reg uses 2 usec resolution */
  31. #define I40E_MAX_IRATE 0x03F
  32. #define I40E_MIN_IRATE 0x001
  33. #define I40E_IRATE_USEC_RESOLUTION 4
  34. #define I40E_ITR_100K 0x0005
  35. #define I40E_ITR_20K 0x0019
  36. #define I40E_ITR_8K 0x003E
  37. #define I40E_ITR_4K 0x007A
  38. #define I40E_ITR_RX_DEF I40E_ITR_8K
  39. #define I40E_ITR_TX_DEF I40E_ITR_4K
  40. #define I40E_ITR_DYNAMIC 0x8000 /* use top bit as a flag */
  41. #define I40E_MIN_INT_RATE 250 /* ~= 1000000 / (I40E_MAX_ITR * 2) */
  42. #define I40E_MAX_INT_RATE 500000 /* == 1000000 / (I40E_MIN_ITR * 2) */
  43. #define I40E_DEFAULT_IRQ_WORK 256
  44. #define ITR_TO_REG(setting) ((setting & ~I40E_ITR_DYNAMIC) >> 1)
  45. #define ITR_IS_DYNAMIC(setting) (!!(setting & I40E_ITR_DYNAMIC))
  46. #define ITR_REG_TO_USEC(itr_reg) (itr_reg << 1)
  47. #define I40E_QUEUE_END_OF_LIST 0x7FF
  48. /* this enum matches hardware bits and is meant to be used by DYN_CTLN
  49. * registers and QINT registers or more generally anywhere in the manual
  50. * mentioning ITR_INDX, ITR_NONE cannot be used as an index 'n' into any
  51. * register but instead is a special value meaning "don't update" ITR0/1/2.
  52. */
  53. enum i40e_dyn_idx_t {
  54. I40E_IDX_ITR0 = 0,
  55. I40E_IDX_ITR1 = 1,
  56. I40E_IDX_ITR2 = 2,
  57. I40E_ITR_NONE = 3 /* ITR_NONE must not be used as an index */
  58. };
  59. /* these are indexes into ITRN registers */
  60. #define I40E_RX_ITR I40E_IDX_ITR0
  61. #define I40E_TX_ITR I40E_IDX_ITR1
  62. #define I40E_PE_ITR I40E_IDX_ITR2
  63. /* Supported RSS offloads */
  64. #define I40E_DEFAULT_RSS_HENA ( \
  65. ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
  66. ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
  67. ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
  68. ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
  69. ((u64)1 << I40E_FILTER_PCTYPE_FRAG_IPV4) | \
  70. ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
  71. ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN) | \
  72. ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
  73. ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
  74. ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
  75. ((u64)1 << I40E_FILTER_PCTYPE_FRAG_IPV6) | \
  76. ((u64)1 << I40E_FILTER_PCTYPE_L2_PAYLOAD))
  77. /* Supported Rx Buffer Sizes */
  78. #define I40E_RXBUFFER_512 512 /* Used for packet split */
  79. #define I40E_RXBUFFER_2048 2048
  80. #define I40E_RXBUFFER_3072 3072 /* For FCoE MTU of 2158 */
  81. #define I40E_RXBUFFER_4096 4096
  82. #define I40E_RXBUFFER_8192 8192
  83. #define I40E_MAX_RXBUFFER 9728 /* largest size for single descriptor */
  84. /* NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
  85. * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
  86. * this adds up to 512 bytes of extra data meaning the smallest allocation
  87. * we could have is 1K.
  88. * i.e. RXBUFFER_512 --> size-1024 slab
  89. */
  90. #define I40E_RX_HDR_SIZE I40E_RXBUFFER_512
  91. /* How many Rx Buffers do we bundle into one write to the hardware ? */
  92. #define I40E_RX_BUFFER_WRITE 16 /* Must be power of 2 */
  93. #define I40E_RX_NEXT_DESC(r, i, n) \
  94. do { \
  95. (i)++; \
  96. if ((i) == (r)->count) \
  97. i = 0; \
  98. (n) = I40E_RX_DESC((r), (i)); \
  99. } while (0)
  100. #define I40E_RX_NEXT_DESC_PREFETCH(r, i, n) \
  101. do { \
  102. I40E_RX_NEXT_DESC((r), (i), (n)); \
  103. prefetch((n)); \
  104. } while (0)
  105. #define i40e_rx_desc i40e_32byte_rx_desc
  106. #define I40E_MIN_TX_LEN 17
  107. #define I40E_MAX_DATA_PER_TXD 16383 /* aka 16kB - 1 */
  108. /* Tx Descriptors needed, worst case */
  109. #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), I40E_MAX_DATA_PER_TXD)
  110. #define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4)
  111. #define I40E_TX_FLAGS_CSUM (u32)(1)
  112. #define I40E_TX_FLAGS_HW_VLAN (u32)(1 << 1)
  113. #define I40E_TX_FLAGS_SW_VLAN (u32)(1 << 2)
  114. #define I40E_TX_FLAGS_TSO (u32)(1 << 3)
  115. #define I40E_TX_FLAGS_IPV4 (u32)(1 << 4)
  116. #define I40E_TX_FLAGS_IPV6 (u32)(1 << 5)
  117. #define I40E_TX_FLAGS_FCCRC (u32)(1 << 6)
  118. #define I40E_TX_FLAGS_FSO (u32)(1 << 7)
  119. #define I40E_TX_FLAGS_TSYN (u32)(1 << 8)
  120. #define I40E_TX_FLAGS_VLAN_MASK 0xffff0000
  121. #define I40E_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
  122. #define I40E_TX_FLAGS_VLAN_PRIO_SHIFT 29
  123. #define I40E_TX_FLAGS_VLAN_SHIFT 16
  124. struct i40e_tx_buffer {
  125. struct i40e_tx_desc *next_to_watch;
  126. unsigned long time_stamp;
  127. struct sk_buff *skb;
  128. unsigned int bytecount;
  129. unsigned short gso_segs;
  130. DEFINE_DMA_UNMAP_ADDR(dma);
  131. DEFINE_DMA_UNMAP_LEN(len);
  132. u32 tx_flags;
  133. };
  134. struct i40e_rx_buffer {
  135. struct sk_buff *skb;
  136. dma_addr_t dma;
  137. struct page *page;
  138. dma_addr_t page_dma;
  139. unsigned int page_offset;
  140. };
  141. struct i40e_queue_stats {
  142. u64 packets;
  143. u64 bytes;
  144. };
  145. struct i40e_tx_queue_stats {
  146. u64 restart_queue;
  147. u64 tx_busy;
  148. u64 tx_done_old;
  149. };
  150. struct i40e_rx_queue_stats {
  151. u64 non_eop_descs;
  152. u64 alloc_page_failed;
  153. u64 alloc_buff_failed;
  154. };
  155. enum i40e_ring_state_t {
  156. __I40E_TX_FDIR_INIT_DONE,
  157. __I40E_TX_XPS_INIT_DONE,
  158. __I40E_TX_DETECT_HANG,
  159. __I40E_HANG_CHECK_ARMED,
  160. __I40E_RX_PS_ENABLED,
  161. __I40E_RX_16BYTE_DESC_ENABLED,
  162. };
  163. #define ring_is_ps_enabled(ring) \
  164. test_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
  165. #define set_ring_ps_enabled(ring) \
  166. set_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
  167. #define clear_ring_ps_enabled(ring) \
  168. clear_bit(__I40E_RX_PS_ENABLED, &(ring)->state)
  169. #define check_for_tx_hang(ring) \
  170. test_bit(__I40E_TX_DETECT_HANG, &(ring)->state)
  171. #define set_check_for_tx_hang(ring) \
  172. set_bit(__I40E_TX_DETECT_HANG, &(ring)->state)
  173. #define clear_check_for_tx_hang(ring) \
  174. clear_bit(__I40E_TX_DETECT_HANG, &(ring)->state)
  175. #define ring_is_16byte_desc_enabled(ring) \
  176. test_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
  177. #define set_ring_16byte_desc_enabled(ring) \
  178. set_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
  179. #define clear_ring_16byte_desc_enabled(ring) \
  180. clear_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state)
  181. /* struct that defines a descriptor ring, associated with a VSI */
  182. struct i40e_ring {
  183. struct i40e_ring *next; /* pointer to next ring in q_vector */
  184. void *desc; /* Descriptor ring memory */
  185. struct device *dev; /* Used for DMA mapping */
  186. struct net_device *netdev; /* netdev ring maps to */
  187. union {
  188. struct i40e_tx_buffer *tx_bi;
  189. struct i40e_rx_buffer *rx_bi;
  190. };
  191. unsigned long state;
  192. u16 queue_index; /* Queue number of ring */
  193. u8 dcb_tc; /* Traffic class of ring */
  194. u8 __iomem *tail;
  195. u16 count; /* Number of descriptors */
  196. u16 reg_idx; /* HW register index of the ring */
  197. u16 rx_hdr_len;
  198. u16 rx_buf_len;
  199. u8 dtype;
  200. #define I40E_RX_DTYPE_NO_SPLIT 0
  201. #define I40E_RX_DTYPE_SPLIT_ALWAYS 1
  202. #define I40E_RX_DTYPE_HEADER_SPLIT 2
  203. u8 hsplit;
  204. #define I40E_RX_SPLIT_L2 0x1
  205. #define I40E_RX_SPLIT_IP 0x2
  206. #define I40E_RX_SPLIT_TCP_UDP 0x4
  207. #define I40E_RX_SPLIT_SCTP 0x8
  208. /* used in interrupt processing */
  209. u16 next_to_use;
  210. u16 next_to_clean;
  211. u8 atr_sample_rate;
  212. u8 atr_count;
  213. unsigned long last_rx_timestamp;
  214. bool ring_active; /* is ring online or not */
  215. /* stats structs */
  216. struct i40e_queue_stats stats;
  217. struct u64_stats_sync syncp;
  218. union {
  219. struct i40e_tx_queue_stats tx_stats;
  220. struct i40e_rx_queue_stats rx_stats;
  221. };
  222. unsigned int size; /* length of descriptor ring in bytes */
  223. dma_addr_t dma; /* physical address of ring */
  224. struct i40e_vsi *vsi; /* Backreference to associated VSI */
  225. struct i40e_q_vector *q_vector; /* Backreference to associated vector */
  226. struct rcu_head rcu; /* to avoid race on free */
  227. } ____cacheline_internodealigned_in_smp;
  228. enum i40e_latency_range {
  229. I40E_LOWEST_LATENCY = 0,
  230. I40E_LOW_LATENCY = 1,
  231. I40E_BULK_LATENCY = 2,
  232. };
  233. struct i40e_ring_container {
  234. /* array of pointers to rings */
  235. struct i40e_ring *ring;
  236. unsigned int total_bytes; /* total bytes processed this int */
  237. unsigned int total_packets; /* total packets processed this int */
  238. u16 count;
  239. enum i40e_latency_range latency_range;
  240. u16 itr;
  241. };
  242. /* iterator for handling rings in ring container */
  243. #define i40e_for_each_ring(pos, head) \
  244. for (pos = (head).ring; pos != NULL; pos = pos->next)
  245. void i40e_alloc_rx_buffers(struct i40e_ring *rxr, u16 cleaned_count);
  246. netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  247. void i40e_clean_tx_ring(struct i40e_ring *tx_ring);
  248. void i40e_clean_rx_ring(struct i40e_ring *rx_ring);
  249. int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring);
  250. int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring);
  251. void i40e_free_tx_resources(struct i40e_ring *tx_ring);
  252. void i40e_free_rx_resources(struct i40e_ring *rx_ring);
  253. int i40e_napi_poll(struct napi_struct *napi, int budget);
  254. #endif /* _I40E_TXRX_H_ */