lapic.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <linux/atomic.h>
  35. #include <linux/jump_label.h>
  36. #include "kvm_cache_regs.h"
  37. #include "irq.h"
  38. #include "trace.h"
  39. #include "x86.h"
  40. #include "cpuid.h"
  41. #ifndef CONFIG_X86_64
  42. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  43. #else
  44. #define mod_64(x, y) ((x) % (y))
  45. #endif
  46. #define PRId64 "d"
  47. #define PRIx64 "llx"
  48. #define PRIu64 "u"
  49. #define PRIo64 "o"
  50. #define APIC_BUS_CYCLE_NS 1
  51. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  52. #define apic_debug(fmt, arg...)
  53. #define APIC_LVT_NUM 6
  54. /* 14 is the version for Xeon and Pentium 8.4.8*/
  55. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  56. #define LAPIC_MMIO_LENGTH (1 << 12)
  57. /* followed define is not in apicdef.h */
  58. #define APIC_SHORT_MASK 0xc0000
  59. #define APIC_DEST_NOSHORT 0x0
  60. #define APIC_DEST_MASK 0x800
  61. #define MAX_APIC_VECTOR 256
  62. #define APIC_VECTORS_PER_REG 32
  63. #define VEC_POS(v) ((v) & (32 - 1))
  64. #define REG_POS(v) (((v) >> 5) << 4)
  65. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  66. {
  67. *((u32 *) (apic->regs + reg_off)) = val;
  68. }
  69. static inline int apic_test_vector(int vec, void *bitmap)
  70. {
  71. return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  72. }
  73. bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
  74. {
  75. struct kvm_lapic *apic = vcpu->arch.apic;
  76. return apic_test_vector(vector, apic->regs + APIC_ISR) ||
  77. apic_test_vector(vector, apic->regs + APIC_IRR);
  78. }
  79. static inline void apic_set_vector(int vec, void *bitmap)
  80. {
  81. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  82. }
  83. static inline void apic_clear_vector(int vec, void *bitmap)
  84. {
  85. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  86. }
  87. static inline int __apic_test_and_set_vector(int vec, void *bitmap)
  88. {
  89. return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  90. }
  91. static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
  92. {
  93. return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  94. }
  95. struct static_key_deferred apic_hw_disabled __read_mostly;
  96. struct static_key_deferred apic_sw_disabled __read_mostly;
  97. static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
  98. {
  99. if ((kvm_apic_get_reg(apic, APIC_SPIV) ^ val) & APIC_SPIV_APIC_ENABLED) {
  100. if (val & APIC_SPIV_APIC_ENABLED)
  101. static_key_slow_dec_deferred(&apic_sw_disabled);
  102. else
  103. static_key_slow_inc(&apic_sw_disabled.key);
  104. }
  105. apic_set_reg(apic, APIC_SPIV, val);
  106. }
  107. static inline int apic_enabled(struct kvm_lapic *apic)
  108. {
  109. return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
  110. }
  111. #define LVT_MASK \
  112. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  113. #define LINT_MASK \
  114. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  115. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  116. static inline int kvm_apic_id(struct kvm_lapic *apic)
  117. {
  118. return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  119. }
  120. #define KVM_X2APIC_CID_BITS 0
  121. static void recalculate_apic_map(struct kvm *kvm)
  122. {
  123. struct kvm_apic_map *new, *old = NULL;
  124. struct kvm_vcpu *vcpu;
  125. int i;
  126. new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
  127. mutex_lock(&kvm->arch.apic_map_lock);
  128. if (!new)
  129. goto out;
  130. new->ldr_bits = 8;
  131. /* flat mode is default */
  132. new->cid_shift = 8;
  133. new->cid_mask = 0;
  134. new->lid_mask = 0xff;
  135. kvm_for_each_vcpu(i, vcpu, kvm) {
  136. struct kvm_lapic *apic = vcpu->arch.apic;
  137. u16 cid, lid;
  138. u32 ldr;
  139. if (!kvm_apic_present(vcpu))
  140. continue;
  141. /*
  142. * All APICs have to be configured in the same mode by an OS.
  143. * We take advatage of this while building logical id loockup
  144. * table. After reset APICs are in xapic/flat mode, so if we
  145. * find apic with different setting we assume this is the mode
  146. * OS wants all apics to be in; build lookup table accordingly.
  147. */
  148. if (apic_x2apic_mode(apic)) {
  149. new->ldr_bits = 32;
  150. new->cid_shift = 16;
  151. new->cid_mask = (1 << KVM_X2APIC_CID_BITS) - 1;
  152. new->lid_mask = 0xffff;
  153. } else if (kvm_apic_sw_enabled(apic) &&
  154. !new->cid_mask /* flat mode */ &&
  155. kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_CLUSTER) {
  156. new->cid_shift = 4;
  157. new->cid_mask = 0xf;
  158. new->lid_mask = 0xf;
  159. }
  160. new->phys_map[kvm_apic_id(apic)] = apic;
  161. ldr = kvm_apic_get_reg(apic, APIC_LDR);
  162. cid = apic_cluster_id(new, ldr);
  163. lid = apic_logical_id(new, ldr);
  164. if (lid)
  165. new->logical_map[cid][ffs(lid) - 1] = apic;
  166. }
  167. out:
  168. old = rcu_dereference_protected(kvm->arch.apic_map,
  169. lockdep_is_held(&kvm->arch.apic_map_lock));
  170. rcu_assign_pointer(kvm->arch.apic_map, new);
  171. mutex_unlock(&kvm->arch.apic_map_lock);
  172. if (old)
  173. kfree_rcu(old, rcu);
  174. kvm_vcpu_request_scan_ioapic(kvm);
  175. }
  176. static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
  177. {
  178. apic_set_reg(apic, APIC_ID, id << 24);
  179. recalculate_apic_map(apic->vcpu->kvm);
  180. }
  181. static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
  182. {
  183. apic_set_reg(apic, APIC_LDR, id);
  184. recalculate_apic_map(apic->vcpu->kvm);
  185. }
  186. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  187. {
  188. return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  189. }
  190. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  191. {
  192. return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  193. }
  194. static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
  195. {
  196. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  197. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
  198. }
  199. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  200. {
  201. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  202. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
  203. }
  204. static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
  205. {
  206. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  207. apic->lapic_timer.timer_mode_mask) ==
  208. APIC_LVT_TIMER_TSCDEADLINE);
  209. }
  210. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  211. {
  212. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  213. }
  214. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  215. {
  216. struct kvm_lapic *apic = vcpu->arch.apic;
  217. struct kvm_cpuid_entry2 *feat;
  218. u32 v = APIC_VERSION;
  219. if (!kvm_vcpu_has_lapic(vcpu))
  220. return;
  221. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  222. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  223. v |= APIC_LVR_DIRECTED_EOI;
  224. apic_set_reg(apic, APIC_LVR, v);
  225. }
  226. static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  227. LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
  228. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  229. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  230. LINT_MASK, LINT_MASK, /* LVT0-1 */
  231. LVT_MASK /* LVTERR */
  232. };
  233. static int find_highest_vector(void *bitmap)
  234. {
  235. int vec;
  236. u32 *reg;
  237. for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
  238. vec >= 0; vec -= APIC_VECTORS_PER_REG) {
  239. reg = bitmap + REG_POS(vec);
  240. if (*reg)
  241. return fls(*reg) - 1 + vec;
  242. }
  243. return -1;
  244. }
  245. static u8 count_vectors(void *bitmap)
  246. {
  247. int vec;
  248. u32 *reg;
  249. u8 count = 0;
  250. for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
  251. reg = bitmap + REG_POS(vec);
  252. count += hweight32(*reg);
  253. }
  254. return count;
  255. }
  256. void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
  257. {
  258. u32 i, pir_val;
  259. struct kvm_lapic *apic = vcpu->arch.apic;
  260. for (i = 0; i <= 7; i++) {
  261. pir_val = xchg(&pir[i], 0);
  262. if (pir_val)
  263. *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
  264. }
  265. }
  266. EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
  267. static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
  268. {
  269. apic->irr_pending = true;
  270. apic_set_vector(vec, apic->regs + APIC_IRR);
  271. }
  272. static inline int apic_search_irr(struct kvm_lapic *apic)
  273. {
  274. return find_highest_vector(apic->regs + APIC_IRR);
  275. }
  276. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  277. {
  278. int result;
  279. /*
  280. * Note that irr_pending is just a hint. It will be always
  281. * true with virtual interrupt delivery enabled.
  282. */
  283. if (!apic->irr_pending)
  284. return -1;
  285. kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
  286. result = apic_search_irr(apic);
  287. ASSERT(result == -1 || result >= 16);
  288. return result;
  289. }
  290. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  291. {
  292. apic->irr_pending = false;
  293. apic_clear_vector(vec, apic->regs + APIC_IRR);
  294. if (apic_search_irr(apic) != -1)
  295. apic->irr_pending = true;
  296. }
  297. static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
  298. {
  299. if (!__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
  300. ++apic->isr_count;
  301. BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
  302. /*
  303. * ISR (in service register) bit is set when injecting an interrupt.
  304. * The highest vector is injected. Thus the latest bit set matches
  305. * the highest bit in ISR.
  306. */
  307. apic->highest_isr_cache = vec;
  308. }
  309. static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
  310. {
  311. if (__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
  312. --apic->isr_count;
  313. BUG_ON(apic->isr_count < 0);
  314. apic->highest_isr_cache = -1;
  315. }
  316. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  317. {
  318. int highest_irr;
  319. /* This may race with setting of irr in __apic_accept_irq() and
  320. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  321. * will cause vmexit immediately and the value will be recalculated
  322. * on the next vmentry.
  323. */
  324. if (!kvm_vcpu_has_lapic(vcpu))
  325. return 0;
  326. highest_irr = apic_find_highest_irr(vcpu->arch.apic);
  327. return highest_irr;
  328. }
  329. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  330. int vector, int level, int trig_mode,
  331. unsigned long *dest_map);
  332. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
  333. unsigned long *dest_map)
  334. {
  335. struct kvm_lapic *apic = vcpu->arch.apic;
  336. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  337. irq->level, irq->trig_mode, dest_map);
  338. }
  339. static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
  340. {
  341. return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
  342. sizeof(val));
  343. }
  344. static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
  345. {
  346. return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
  347. sizeof(*val));
  348. }
  349. static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
  350. {
  351. return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
  352. }
  353. static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
  354. {
  355. u8 val;
  356. if (pv_eoi_get_user(vcpu, &val) < 0)
  357. apic_debug("Can't read EOI MSR value: 0x%llx\n",
  358. (unsigned long long)vcpu->arch.pv_eoi.msr_val);
  359. return val & 0x1;
  360. }
  361. static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
  362. {
  363. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
  364. apic_debug("Can't set EOI MSR value: 0x%llx\n",
  365. (unsigned long long)vcpu->arch.pv_eoi.msr_val);
  366. return;
  367. }
  368. __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  369. }
  370. static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
  371. {
  372. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
  373. apic_debug("Can't clear EOI MSR value: 0x%llx\n",
  374. (unsigned long long)vcpu->arch.pv_eoi.msr_val);
  375. return;
  376. }
  377. __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  378. }
  379. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  380. {
  381. int result;
  382. /* Note that isr_count is always 1 with vid enabled */
  383. if (!apic->isr_count)
  384. return -1;
  385. if (likely(apic->highest_isr_cache != -1))
  386. return apic->highest_isr_cache;
  387. result = find_highest_vector(apic->regs + APIC_ISR);
  388. ASSERT(result == -1 || result >= 16);
  389. return result;
  390. }
  391. void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
  392. {
  393. struct kvm_lapic *apic = vcpu->arch.apic;
  394. int i;
  395. for (i = 0; i < 8; i++)
  396. apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
  397. }
  398. static void apic_update_ppr(struct kvm_lapic *apic)
  399. {
  400. u32 tpr, isrv, ppr, old_ppr;
  401. int isr;
  402. old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
  403. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
  404. isr = apic_find_highest_isr(apic);
  405. isrv = (isr != -1) ? isr : 0;
  406. if ((tpr & 0xf0) >= (isrv & 0xf0))
  407. ppr = tpr & 0xff;
  408. else
  409. ppr = isrv & 0xf0;
  410. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  411. apic, ppr, isr, isrv);
  412. if (old_ppr != ppr) {
  413. apic_set_reg(apic, APIC_PROCPRI, ppr);
  414. if (ppr < old_ppr)
  415. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  416. }
  417. }
  418. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  419. {
  420. apic_set_reg(apic, APIC_TASKPRI, tpr);
  421. apic_update_ppr(apic);
  422. }
  423. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  424. {
  425. return dest == 0xff || kvm_apic_id(apic) == dest;
  426. }
  427. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  428. {
  429. int result = 0;
  430. u32 logical_id;
  431. if (apic_x2apic_mode(apic)) {
  432. logical_id = kvm_apic_get_reg(apic, APIC_LDR);
  433. return logical_id & mda;
  434. }
  435. logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
  436. switch (kvm_apic_get_reg(apic, APIC_DFR)) {
  437. case APIC_DFR_FLAT:
  438. if (logical_id & mda)
  439. result = 1;
  440. break;
  441. case APIC_DFR_CLUSTER:
  442. if (((logical_id >> 4) == (mda >> 0x4))
  443. && (logical_id & mda & 0xf))
  444. result = 1;
  445. break;
  446. default:
  447. apic_debug("Bad DFR vcpu %d: %08x\n",
  448. apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
  449. break;
  450. }
  451. return result;
  452. }
  453. int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  454. int short_hand, int dest, int dest_mode)
  455. {
  456. int result = 0;
  457. struct kvm_lapic *target = vcpu->arch.apic;
  458. apic_debug("target %p, source %p, dest 0x%x, "
  459. "dest_mode 0x%x, short_hand 0x%x\n",
  460. target, source, dest, dest_mode, short_hand);
  461. ASSERT(target);
  462. switch (short_hand) {
  463. case APIC_DEST_NOSHORT:
  464. if (dest_mode == 0)
  465. /* Physical mode. */
  466. result = kvm_apic_match_physical_addr(target, dest);
  467. else
  468. /* Logical mode. */
  469. result = kvm_apic_match_logical_addr(target, dest);
  470. break;
  471. case APIC_DEST_SELF:
  472. result = (target == source);
  473. break;
  474. case APIC_DEST_ALLINC:
  475. result = 1;
  476. break;
  477. case APIC_DEST_ALLBUT:
  478. result = (target != source);
  479. break;
  480. default:
  481. apic_debug("kvm: apic: Bad dest shorthand value %x\n",
  482. short_hand);
  483. break;
  484. }
  485. return result;
  486. }
  487. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  488. struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
  489. {
  490. struct kvm_apic_map *map;
  491. unsigned long bitmap = 1;
  492. struct kvm_lapic **dst;
  493. int i;
  494. bool ret = false;
  495. *r = -1;
  496. if (irq->shorthand == APIC_DEST_SELF) {
  497. *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
  498. return true;
  499. }
  500. if (irq->shorthand)
  501. return false;
  502. rcu_read_lock();
  503. map = rcu_dereference(kvm->arch.apic_map);
  504. if (!map)
  505. goto out;
  506. if (irq->dest_mode == 0) { /* physical mode */
  507. if (irq->delivery_mode == APIC_DM_LOWEST ||
  508. irq->dest_id == 0xff)
  509. goto out;
  510. dst = &map->phys_map[irq->dest_id & 0xff];
  511. } else {
  512. u32 mda = irq->dest_id << (32 - map->ldr_bits);
  513. dst = map->logical_map[apic_cluster_id(map, mda)];
  514. bitmap = apic_logical_id(map, mda);
  515. if (irq->delivery_mode == APIC_DM_LOWEST) {
  516. int l = -1;
  517. for_each_set_bit(i, &bitmap, 16) {
  518. if (!dst[i])
  519. continue;
  520. if (l < 0)
  521. l = i;
  522. else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
  523. l = i;
  524. }
  525. bitmap = (l >= 0) ? 1 << l : 0;
  526. }
  527. }
  528. for_each_set_bit(i, &bitmap, 16) {
  529. if (!dst[i])
  530. continue;
  531. if (*r < 0)
  532. *r = 0;
  533. *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
  534. }
  535. ret = true;
  536. out:
  537. rcu_read_unlock();
  538. return ret;
  539. }
  540. /*
  541. * Add a pending IRQ into lapic.
  542. * Return 1 if successfully added and 0 if discarded.
  543. */
  544. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  545. int vector, int level, int trig_mode,
  546. unsigned long *dest_map)
  547. {
  548. int result = 0;
  549. struct kvm_vcpu *vcpu = apic->vcpu;
  550. switch (delivery_mode) {
  551. case APIC_DM_LOWEST:
  552. vcpu->arch.apic_arb_prio++;
  553. case APIC_DM_FIXED:
  554. /* FIXME add logic for vcpu on reset */
  555. if (unlikely(!apic_enabled(apic)))
  556. break;
  557. result = 1;
  558. if (dest_map)
  559. __set_bit(vcpu->vcpu_id, dest_map);
  560. if (kvm_x86_ops->deliver_posted_interrupt)
  561. kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
  562. else {
  563. apic_set_irr(vector, apic);
  564. kvm_make_request(KVM_REQ_EVENT, vcpu);
  565. kvm_vcpu_kick(vcpu);
  566. }
  567. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  568. trig_mode, vector, false);
  569. break;
  570. case APIC_DM_REMRD:
  571. result = 1;
  572. vcpu->arch.pv.pv_unhalted = 1;
  573. kvm_make_request(KVM_REQ_EVENT, vcpu);
  574. kvm_vcpu_kick(vcpu);
  575. break;
  576. case APIC_DM_SMI:
  577. apic_debug("Ignoring guest SMI\n");
  578. break;
  579. case APIC_DM_NMI:
  580. result = 1;
  581. kvm_inject_nmi(vcpu);
  582. kvm_vcpu_kick(vcpu);
  583. break;
  584. case APIC_DM_INIT:
  585. if (!trig_mode || level) {
  586. result = 1;
  587. /* assumes that there are only KVM_APIC_INIT/SIPI */
  588. apic->pending_events = (1UL << KVM_APIC_INIT);
  589. /* make sure pending_events is visible before sending
  590. * the request */
  591. smp_wmb();
  592. kvm_make_request(KVM_REQ_EVENT, vcpu);
  593. kvm_vcpu_kick(vcpu);
  594. } else {
  595. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  596. vcpu->vcpu_id);
  597. }
  598. break;
  599. case APIC_DM_STARTUP:
  600. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  601. vcpu->vcpu_id, vector);
  602. result = 1;
  603. apic->sipi_vector = vector;
  604. /* make sure sipi_vector is visible for the receiver */
  605. smp_wmb();
  606. set_bit(KVM_APIC_SIPI, &apic->pending_events);
  607. kvm_make_request(KVM_REQ_EVENT, vcpu);
  608. kvm_vcpu_kick(vcpu);
  609. break;
  610. case APIC_DM_EXTINT:
  611. /*
  612. * Should only be called by kvm_apic_local_deliver() with LVT0,
  613. * before NMI watchdog was enabled. Already handled by
  614. * kvm_apic_accept_pic_intr().
  615. */
  616. break;
  617. default:
  618. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  619. delivery_mode);
  620. break;
  621. }
  622. return result;
  623. }
  624. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  625. {
  626. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  627. }
  628. static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
  629. {
  630. if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
  631. kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
  632. int trigger_mode;
  633. if (apic_test_vector(vector, apic->regs + APIC_TMR))
  634. trigger_mode = IOAPIC_LEVEL_TRIG;
  635. else
  636. trigger_mode = IOAPIC_EDGE_TRIG;
  637. kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
  638. }
  639. }
  640. static int apic_set_eoi(struct kvm_lapic *apic)
  641. {
  642. int vector = apic_find_highest_isr(apic);
  643. trace_kvm_eoi(apic, vector);
  644. /*
  645. * Not every write EOI will has corresponding ISR,
  646. * one example is when Kernel check timer on setup_IO_APIC
  647. */
  648. if (vector == -1)
  649. return vector;
  650. apic_clear_isr(vector, apic);
  651. apic_update_ppr(apic);
  652. kvm_ioapic_send_eoi(apic, vector);
  653. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  654. return vector;
  655. }
  656. /*
  657. * this interface assumes a trap-like exit, which has already finished
  658. * desired side effect including vISR and vPPR update.
  659. */
  660. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
  661. {
  662. struct kvm_lapic *apic = vcpu->arch.apic;
  663. trace_kvm_eoi(apic, vector);
  664. kvm_ioapic_send_eoi(apic, vector);
  665. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  666. }
  667. EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
  668. static void apic_send_ipi(struct kvm_lapic *apic)
  669. {
  670. u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
  671. u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
  672. struct kvm_lapic_irq irq;
  673. irq.vector = icr_low & APIC_VECTOR_MASK;
  674. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  675. irq.dest_mode = icr_low & APIC_DEST_MASK;
  676. irq.level = icr_low & APIC_INT_ASSERT;
  677. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  678. irq.shorthand = icr_low & APIC_SHORT_MASK;
  679. if (apic_x2apic_mode(apic))
  680. irq.dest_id = icr_high;
  681. else
  682. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  683. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  684. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  685. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  686. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  687. icr_high, icr_low, irq.shorthand, irq.dest_id,
  688. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  689. irq.vector);
  690. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
  691. }
  692. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  693. {
  694. ktime_t remaining;
  695. s64 ns;
  696. u32 tmcct;
  697. ASSERT(apic != NULL);
  698. /* if initial count is 0, current count should also be 0 */
  699. if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
  700. apic->lapic_timer.period == 0)
  701. return 0;
  702. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  703. if (ktime_to_ns(remaining) < 0)
  704. remaining = ktime_set(0, 0);
  705. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  706. tmcct = div64_u64(ns,
  707. (APIC_BUS_CYCLE_NS * apic->divide_count));
  708. return tmcct;
  709. }
  710. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  711. {
  712. struct kvm_vcpu *vcpu = apic->vcpu;
  713. struct kvm_run *run = vcpu->run;
  714. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  715. run->tpr_access.rip = kvm_rip_read(vcpu);
  716. run->tpr_access.is_write = write;
  717. }
  718. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  719. {
  720. if (apic->vcpu->arch.tpr_access_reporting)
  721. __report_tpr_access(apic, write);
  722. }
  723. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  724. {
  725. u32 val = 0;
  726. if (offset >= LAPIC_MMIO_LENGTH)
  727. return 0;
  728. switch (offset) {
  729. case APIC_ID:
  730. if (apic_x2apic_mode(apic))
  731. val = kvm_apic_id(apic);
  732. else
  733. val = kvm_apic_id(apic) << 24;
  734. break;
  735. case APIC_ARBPRI:
  736. apic_debug("Access APIC ARBPRI register which is for P6\n");
  737. break;
  738. case APIC_TMCCT: /* Timer CCR */
  739. if (apic_lvtt_tscdeadline(apic))
  740. return 0;
  741. val = apic_get_tmcct(apic);
  742. break;
  743. case APIC_PROCPRI:
  744. apic_update_ppr(apic);
  745. val = kvm_apic_get_reg(apic, offset);
  746. break;
  747. case APIC_TASKPRI:
  748. report_tpr_access(apic, false);
  749. /* fall thru */
  750. default:
  751. val = kvm_apic_get_reg(apic, offset);
  752. break;
  753. }
  754. return val;
  755. }
  756. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  757. {
  758. return container_of(dev, struct kvm_lapic, dev);
  759. }
  760. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  761. void *data)
  762. {
  763. unsigned char alignment = offset & 0xf;
  764. u32 result;
  765. /* this bitmask has a bit cleared for each reserved register */
  766. static const u64 rmask = 0x43ff01ffffffe70cULL;
  767. if ((alignment + len) > 4) {
  768. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  769. offset, len);
  770. return 1;
  771. }
  772. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  773. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  774. offset);
  775. return 1;
  776. }
  777. result = __apic_read(apic, offset & ~0xf);
  778. trace_kvm_apic_read(offset, result);
  779. switch (len) {
  780. case 1:
  781. case 2:
  782. case 4:
  783. memcpy(data, (char *)&result + alignment, len);
  784. break;
  785. default:
  786. printk(KERN_ERR "Local APIC read with len = %x, "
  787. "should be 1,2, or 4 instead\n", len);
  788. break;
  789. }
  790. return 0;
  791. }
  792. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  793. {
  794. return kvm_apic_hw_enabled(apic) &&
  795. addr >= apic->base_address &&
  796. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  797. }
  798. static int apic_mmio_read(struct kvm_io_device *this,
  799. gpa_t address, int len, void *data)
  800. {
  801. struct kvm_lapic *apic = to_lapic(this);
  802. u32 offset = address - apic->base_address;
  803. if (!apic_mmio_in_range(apic, address))
  804. return -EOPNOTSUPP;
  805. apic_reg_read(apic, offset, len, data);
  806. return 0;
  807. }
  808. static void update_divide_count(struct kvm_lapic *apic)
  809. {
  810. u32 tmp1, tmp2, tdcr;
  811. tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
  812. tmp1 = tdcr & 0xf;
  813. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  814. apic->divide_count = 0x1 << (tmp2 & 0x7);
  815. apic_debug("timer divide count is 0x%x\n",
  816. apic->divide_count);
  817. }
  818. static void start_apic_timer(struct kvm_lapic *apic)
  819. {
  820. ktime_t now;
  821. atomic_set(&apic->lapic_timer.pending, 0);
  822. if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
  823. /* lapic timer in oneshot or periodic mode */
  824. now = apic->lapic_timer.timer.base->get_time();
  825. apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
  826. * APIC_BUS_CYCLE_NS * apic->divide_count;
  827. if (!apic->lapic_timer.period)
  828. return;
  829. /*
  830. * Do not allow the guest to program periodic timers with small
  831. * interval, since the hrtimers are not throttled by the host
  832. * scheduler.
  833. */
  834. if (apic_lvtt_period(apic)) {
  835. s64 min_period = min_timer_period_us * 1000LL;
  836. if (apic->lapic_timer.period < min_period) {
  837. pr_info_ratelimited(
  838. "kvm: vcpu %i: requested %lld ns "
  839. "lapic timer period limited to %lld ns\n",
  840. apic->vcpu->vcpu_id,
  841. apic->lapic_timer.period, min_period);
  842. apic->lapic_timer.period = min_period;
  843. }
  844. }
  845. hrtimer_start(&apic->lapic_timer.timer,
  846. ktime_add_ns(now, apic->lapic_timer.period),
  847. HRTIMER_MODE_ABS);
  848. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  849. PRIx64 ", "
  850. "timer initial count 0x%x, period %lldns, "
  851. "expire @ 0x%016" PRIx64 ".\n", __func__,
  852. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  853. kvm_apic_get_reg(apic, APIC_TMICT),
  854. apic->lapic_timer.period,
  855. ktime_to_ns(ktime_add_ns(now,
  856. apic->lapic_timer.period)));
  857. } else if (apic_lvtt_tscdeadline(apic)) {
  858. /* lapic timer in tsc deadline mode */
  859. u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
  860. u64 ns = 0;
  861. struct kvm_vcpu *vcpu = apic->vcpu;
  862. unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
  863. unsigned long flags;
  864. if (unlikely(!tscdeadline || !this_tsc_khz))
  865. return;
  866. local_irq_save(flags);
  867. now = apic->lapic_timer.timer.base->get_time();
  868. guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
  869. if (likely(tscdeadline > guest_tsc)) {
  870. ns = (tscdeadline - guest_tsc) * 1000000ULL;
  871. do_div(ns, this_tsc_khz);
  872. }
  873. hrtimer_start(&apic->lapic_timer.timer,
  874. ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
  875. local_irq_restore(flags);
  876. }
  877. }
  878. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  879. {
  880. int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
  881. if (apic_lvt_nmi_mode(lvt0_val)) {
  882. if (!nmi_wd_enabled) {
  883. apic_debug("Receive NMI setting on APIC_LVT0 "
  884. "for cpu %d\n", apic->vcpu->vcpu_id);
  885. apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
  886. }
  887. } else if (nmi_wd_enabled)
  888. apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
  889. }
  890. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  891. {
  892. int ret = 0;
  893. trace_kvm_apic_write(reg, val);
  894. switch (reg) {
  895. case APIC_ID: /* Local APIC ID */
  896. if (!apic_x2apic_mode(apic))
  897. kvm_apic_set_id(apic, val >> 24);
  898. else
  899. ret = 1;
  900. break;
  901. case APIC_TASKPRI:
  902. report_tpr_access(apic, true);
  903. apic_set_tpr(apic, val & 0xff);
  904. break;
  905. case APIC_EOI:
  906. apic_set_eoi(apic);
  907. break;
  908. case APIC_LDR:
  909. if (!apic_x2apic_mode(apic))
  910. kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
  911. else
  912. ret = 1;
  913. break;
  914. case APIC_DFR:
  915. if (!apic_x2apic_mode(apic)) {
  916. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  917. recalculate_apic_map(apic->vcpu->kvm);
  918. } else
  919. ret = 1;
  920. break;
  921. case APIC_SPIV: {
  922. u32 mask = 0x3ff;
  923. if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  924. mask |= APIC_SPIV_DIRECTED_EOI;
  925. apic_set_spiv(apic, val & mask);
  926. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  927. int i;
  928. u32 lvt_val;
  929. for (i = 0; i < APIC_LVT_NUM; i++) {
  930. lvt_val = kvm_apic_get_reg(apic,
  931. APIC_LVTT + 0x10 * i);
  932. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  933. lvt_val | APIC_LVT_MASKED);
  934. }
  935. atomic_set(&apic->lapic_timer.pending, 0);
  936. }
  937. break;
  938. }
  939. case APIC_ICR:
  940. /* No delay here, so we always clear the pending bit */
  941. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  942. apic_send_ipi(apic);
  943. break;
  944. case APIC_ICR2:
  945. if (!apic_x2apic_mode(apic))
  946. val &= 0xff000000;
  947. apic_set_reg(apic, APIC_ICR2, val);
  948. break;
  949. case APIC_LVT0:
  950. apic_manage_nmi_watchdog(apic, val);
  951. case APIC_LVTTHMR:
  952. case APIC_LVTPC:
  953. case APIC_LVT1:
  954. case APIC_LVTERR:
  955. /* TODO: Check vector */
  956. if (!kvm_apic_sw_enabled(apic))
  957. val |= APIC_LVT_MASKED;
  958. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  959. apic_set_reg(apic, reg, val);
  960. break;
  961. case APIC_LVTT:
  962. if ((kvm_apic_get_reg(apic, APIC_LVTT) &
  963. apic->lapic_timer.timer_mode_mask) !=
  964. (val & apic->lapic_timer.timer_mode_mask))
  965. hrtimer_cancel(&apic->lapic_timer.timer);
  966. if (!kvm_apic_sw_enabled(apic))
  967. val |= APIC_LVT_MASKED;
  968. val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
  969. apic_set_reg(apic, APIC_LVTT, val);
  970. break;
  971. case APIC_TMICT:
  972. if (apic_lvtt_tscdeadline(apic))
  973. break;
  974. hrtimer_cancel(&apic->lapic_timer.timer);
  975. apic_set_reg(apic, APIC_TMICT, val);
  976. start_apic_timer(apic);
  977. break;
  978. case APIC_TDCR:
  979. if (val & 4)
  980. apic_debug("KVM_WRITE:TDCR %x\n", val);
  981. apic_set_reg(apic, APIC_TDCR, val);
  982. update_divide_count(apic);
  983. break;
  984. case APIC_ESR:
  985. if (apic_x2apic_mode(apic) && val != 0) {
  986. apic_debug("KVM_WRITE:ESR not zero %x\n", val);
  987. ret = 1;
  988. }
  989. break;
  990. case APIC_SELF_IPI:
  991. if (apic_x2apic_mode(apic)) {
  992. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  993. } else
  994. ret = 1;
  995. break;
  996. default:
  997. ret = 1;
  998. break;
  999. }
  1000. if (ret)
  1001. apic_debug("Local APIC Write to read-only register %x\n", reg);
  1002. return ret;
  1003. }
  1004. static int apic_mmio_write(struct kvm_io_device *this,
  1005. gpa_t address, int len, const void *data)
  1006. {
  1007. struct kvm_lapic *apic = to_lapic(this);
  1008. unsigned int offset = address - apic->base_address;
  1009. u32 val;
  1010. if (!apic_mmio_in_range(apic, address))
  1011. return -EOPNOTSUPP;
  1012. /*
  1013. * APIC register must be aligned on 128-bits boundary.
  1014. * 32/64/128 bits registers must be accessed thru 32 bits.
  1015. * Refer SDM 8.4.1
  1016. */
  1017. if (len != 4 || (offset & 0xf)) {
  1018. /* Don't shout loud, $infamous_os would cause only noise. */
  1019. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  1020. return 0;
  1021. }
  1022. val = *(u32*)data;
  1023. /* too common printing */
  1024. if (offset != APIC_EOI)
  1025. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  1026. "0x%x\n", __func__, offset, len, val);
  1027. apic_reg_write(apic, offset & 0xff0, val);
  1028. return 0;
  1029. }
  1030. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
  1031. {
  1032. if (kvm_vcpu_has_lapic(vcpu))
  1033. apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
  1034. }
  1035. EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
  1036. /* emulate APIC access in a trap manner */
  1037. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
  1038. {
  1039. u32 val = 0;
  1040. /* hw has done the conditional check and inst decode */
  1041. offset &= 0xff0;
  1042. apic_reg_read(vcpu->arch.apic, offset, 4, &val);
  1043. /* TODO: optimize to just emulate side effect w/o one more write */
  1044. apic_reg_write(vcpu->arch.apic, offset, val);
  1045. }
  1046. EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
  1047. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  1048. {
  1049. struct kvm_lapic *apic = vcpu->arch.apic;
  1050. if (!vcpu->arch.apic)
  1051. return;
  1052. hrtimer_cancel(&apic->lapic_timer.timer);
  1053. if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
  1054. static_key_slow_dec_deferred(&apic_hw_disabled);
  1055. if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED))
  1056. static_key_slow_dec_deferred(&apic_sw_disabled);
  1057. if (apic->regs)
  1058. free_page((unsigned long)apic->regs);
  1059. kfree(apic);
  1060. }
  1061. /*
  1062. *----------------------------------------------------------------------
  1063. * LAPIC interface
  1064. *----------------------------------------------------------------------
  1065. */
  1066. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
  1067. {
  1068. struct kvm_lapic *apic = vcpu->arch.apic;
  1069. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1070. apic_lvtt_period(apic))
  1071. return 0;
  1072. return apic->lapic_timer.tscdeadline;
  1073. }
  1074. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
  1075. {
  1076. struct kvm_lapic *apic = vcpu->arch.apic;
  1077. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1078. apic_lvtt_period(apic))
  1079. return;
  1080. hrtimer_cancel(&apic->lapic_timer.timer);
  1081. apic->lapic_timer.tscdeadline = data;
  1082. start_apic_timer(apic);
  1083. }
  1084. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  1085. {
  1086. struct kvm_lapic *apic = vcpu->arch.apic;
  1087. if (!kvm_vcpu_has_lapic(vcpu))
  1088. return;
  1089. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  1090. | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
  1091. }
  1092. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  1093. {
  1094. u64 tpr;
  1095. if (!kvm_vcpu_has_lapic(vcpu))
  1096. return 0;
  1097. tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
  1098. return (tpr & 0xf0) >> 4;
  1099. }
  1100. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  1101. {
  1102. u64 old_value = vcpu->arch.apic_base;
  1103. struct kvm_lapic *apic = vcpu->arch.apic;
  1104. if (!apic) {
  1105. value |= MSR_IA32_APICBASE_BSP;
  1106. vcpu->arch.apic_base = value;
  1107. return;
  1108. }
  1109. if (!kvm_vcpu_is_bsp(apic->vcpu))
  1110. value &= ~MSR_IA32_APICBASE_BSP;
  1111. vcpu->arch.apic_base = value;
  1112. /* update jump label if enable bit changes */
  1113. if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
  1114. if (value & MSR_IA32_APICBASE_ENABLE)
  1115. static_key_slow_dec_deferred(&apic_hw_disabled);
  1116. else
  1117. static_key_slow_inc(&apic_hw_disabled.key);
  1118. recalculate_apic_map(vcpu->kvm);
  1119. }
  1120. if ((old_value ^ value) & X2APIC_ENABLE) {
  1121. if (value & X2APIC_ENABLE) {
  1122. u32 id = kvm_apic_id(apic);
  1123. u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
  1124. kvm_apic_set_ldr(apic, ldr);
  1125. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
  1126. } else
  1127. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
  1128. }
  1129. apic->base_address = apic->vcpu->arch.apic_base &
  1130. MSR_IA32_APICBASE_BASE;
  1131. /* with FSB delivery interrupt, we can restart APIC functionality */
  1132. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  1133. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  1134. }
  1135. void kvm_lapic_reset(struct kvm_vcpu *vcpu)
  1136. {
  1137. struct kvm_lapic *apic;
  1138. int i;
  1139. apic_debug("%s\n", __func__);
  1140. ASSERT(vcpu);
  1141. apic = vcpu->arch.apic;
  1142. ASSERT(apic != NULL);
  1143. /* Stop the timer in case it's a reset to an active apic */
  1144. hrtimer_cancel(&apic->lapic_timer.timer);
  1145. kvm_apic_set_id(apic, vcpu->vcpu_id);
  1146. kvm_apic_set_version(apic->vcpu);
  1147. for (i = 0; i < APIC_LVT_NUM; i++)
  1148. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  1149. apic_set_reg(apic, APIC_LVT0,
  1150. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  1151. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  1152. apic_set_spiv(apic, 0xff);
  1153. apic_set_reg(apic, APIC_TASKPRI, 0);
  1154. kvm_apic_set_ldr(apic, 0);
  1155. apic_set_reg(apic, APIC_ESR, 0);
  1156. apic_set_reg(apic, APIC_ICR, 0);
  1157. apic_set_reg(apic, APIC_ICR2, 0);
  1158. apic_set_reg(apic, APIC_TDCR, 0);
  1159. apic_set_reg(apic, APIC_TMICT, 0);
  1160. for (i = 0; i < 8; i++) {
  1161. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  1162. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  1163. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  1164. }
  1165. apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
  1166. apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
  1167. apic->highest_isr_cache = -1;
  1168. update_divide_count(apic);
  1169. atomic_set(&apic->lapic_timer.pending, 0);
  1170. if (kvm_vcpu_is_bsp(vcpu))
  1171. kvm_lapic_set_base(vcpu,
  1172. vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
  1173. vcpu->arch.pv_eoi.msr_val = 0;
  1174. apic_update_ppr(apic);
  1175. vcpu->arch.apic_arb_prio = 0;
  1176. vcpu->arch.apic_attention = 0;
  1177. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  1178. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  1179. vcpu, kvm_apic_id(apic),
  1180. vcpu->arch.apic_base, apic->base_address);
  1181. }
  1182. /*
  1183. *----------------------------------------------------------------------
  1184. * timer interface
  1185. *----------------------------------------------------------------------
  1186. */
  1187. static bool lapic_is_periodic(struct kvm_lapic *apic)
  1188. {
  1189. return apic_lvtt_period(apic);
  1190. }
  1191. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  1192. {
  1193. struct kvm_lapic *apic = vcpu->arch.apic;
  1194. if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
  1195. apic_lvt_enabled(apic, APIC_LVTT))
  1196. return atomic_read(&apic->lapic_timer.pending);
  1197. return 0;
  1198. }
  1199. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  1200. {
  1201. u32 reg = kvm_apic_get_reg(apic, lvt_type);
  1202. int vector, mode, trig_mode;
  1203. if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  1204. vector = reg & APIC_VECTOR_MASK;
  1205. mode = reg & APIC_MODE_MASK;
  1206. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  1207. return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
  1208. NULL);
  1209. }
  1210. return 0;
  1211. }
  1212. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  1213. {
  1214. struct kvm_lapic *apic = vcpu->arch.apic;
  1215. if (apic)
  1216. kvm_apic_local_deliver(apic, APIC_LVT0);
  1217. }
  1218. static const struct kvm_io_device_ops apic_mmio_ops = {
  1219. .read = apic_mmio_read,
  1220. .write = apic_mmio_write,
  1221. };
  1222. static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
  1223. {
  1224. struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
  1225. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
  1226. struct kvm_vcpu *vcpu = apic->vcpu;
  1227. wait_queue_head_t *q = &vcpu->wq;
  1228. /*
  1229. * There is a race window between reading and incrementing, but we do
  1230. * not care about potentially losing timer events in the !reinject
  1231. * case anyway. Note: KVM_REQ_PENDING_TIMER is implicitly checked
  1232. * in vcpu_enter_guest.
  1233. */
  1234. if (!atomic_read(&ktimer->pending)) {
  1235. atomic_inc(&ktimer->pending);
  1236. /* FIXME: this code should not know anything about vcpus */
  1237. kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
  1238. }
  1239. if (waitqueue_active(q))
  1240. wake_up_interruptible(q);
  1241. if (lapic_is_periodic(apic)) {
  1242. hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
  1243. return HRTIMER_RESTART;
  1244. } else
  1245. return HRTIMER_NORESTART;
  1246. }
  1247. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  1248. {
  1249. struct kvm_lapic *apic;
  1250. ASSERT(vcpu != NULL);
  1251. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  1252. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  1253. if (!apic)
  1254. goto nomem;
  1255. vcpu->arch.apic = apic;
  1256. apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
  1257. if (!apic->regs) {
  1258. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  1259. vcpu->vcpu_id);
  1260. goto nomem_free_apic;
  1261. }
  1262. apic->vcpu = vcpu;
  1263. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  1264. HRTIMER_MODE_ABS);
  1265. apic->lapic_timer.timer.function = apic_timer_fn;
  1266. /*
  1267. * APIC is created enabled. This will prevent kvm_lapic_set_base from
  1268. * thinking that APIC satet has changed.
  1269. */
  1270. vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
  1271. kvm_lapic_set_base(vcpu,
  1272. APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
  1273. static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
  1274. kvm_lapic_reset(vcpu);
  1275. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  1276. return 0;
  1277. nomem_free_apic:
  1278. kfree(apic);
  1279. nomem:
  1280. return -ENOMEM;
  1281. }
  1282. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  1283. {
  1284. struct kvm_lapic *apic = vcpu->arch.apic;
  1285. int highest_irr;
  1286. if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
  1287. return -1;
  1288. apic_update_ppr(apic);
  1289. highest_irr = apic_find_highest_irr(apic);
  1290. if ((highest_irr == -1) ||
  1291. ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
  1292. return -1;
  1293. return highest_irr;
  1294. }
  1295. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  1296. {
  1297. u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  1298. int r = 0;
  1299. if (!kvm_apic_hw_enabled(vcpu->arch.apic))
  1300. r = 1;
  1301. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  1302. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  1303. r = 1;
  1304. return r;
  1305. }
  1306. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  1307. {
  1308. struct kvm_lapic *apic = vcpu->arch.apic;
  1309. if (!kvm_vcpu_has_lapic(vcpu))
  1310. return;
  1311. if (atomic_read(&apic->lapic_timer.pending) > 0) {
  1312. kvm_apic_local_deliver(apic, APIC_LVTT);
  1313. atomic_set(&apic->lapic_timer.pending, 0);
  1314. }
  1315. }
  1316. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  1317. {
  1318. int vector = kvm_apic_has_interrupt(vcpu);
  1319. struct kvm_lapic *apic = vcpu->arch.apic;
  1320. if (vector == -1)
  1321. return -1;
  1322. apic_set_isr(vector, apic);
  1323. apic_update_ppr(apic);
  1324. apic_clear_irr(vector, apic);
  1325. return vector;
  1326. }
  1327. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
  1328. struct kvm_lapic_state *s)
  1329. {
  1330. struct kvm_lapic *apic = vcpu->arch.apic;
  1331. kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
  1332. /* set SPIV separately to get count of SW disabled APICs right */
  1333. apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
  1334. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1335. /* call kvm_apic_set_id() to put apic into apic_map */
  1336. kvm_apic_set_id(apic, kvm_apic_id(apic));
  1337. kvm_apic_set_version(vcpu);
  1338. apic_update_ppr(apic);
  1339. hrtimer_cancel(&apic->lapic_timer.timer);
  1340. update_divide_count(apic);
  1341. start_apic_timer(apic);
  1342. apic->irr_pending = true;
  1343. apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
  1344. 1 : count_vectors(apic->regs + APIC_ISR);
  1345. apic->highest_isr_cache = -1;
  1346. kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
  1347. kvm_make_request(KVM_REQ_EVENT, vcpu);
  1348. kvm_rtc_eoi_tracking_restore_one(vcpu);
  1349. }
  1350. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  1351. {
  1352. struct hrtimer *timer;
  1353. if (!kvm_vcpu_has_lapic(vcpu))
  1354. return;
  1355. timer = &vcpu->arch.apic->lapic_timer.timer;
  1356. if (hrtimer_cancel(timer))
  1357. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  1358. }
  1359. /*
  1360. * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
  1361. *
  1362. * Detect whether guest triggered PV EOI since the
  1363. * last entry. If yes, set EOI on guests's behalf.
  1364. * Clear PV EOI in guest memory in any case.
  1365. */
  1366. static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
  1367. struct kvm_lapic *apic)
  1368. {
  1369. bool pending;
  1370. int vector;
  1371. /*
  1372. * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
  1373. * and KVM_PV_EOI_ENABLED in guest memory as follows:
  1374. *
  1375. * KVM_APIC_PV_EOI_PENDING is unset:
  1376. * -> host disabled PV EOI.
  1377. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
  1378. * -> host enabled PV EOI, guest did not execute EOI yet.
  1379. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
  1380. * -> host enabled PV EOI, guest executed EOI.
  1381. */
  1382. BUG_ON(!pv_eoi_enabled(vcpu));
  1383. pending = pv_eoi_get_pending(vcpu);
  1384. /*
  1385. * Clear pending bit in any case: it will be set again on vmentry.
  1386. * While this might not be ideal from performance point of view,
  1387. * this makes sure pv eoi is only enabled when we know it's safe.
  1388. */
  1389. pv_eoi_clr_pending(vcpu);
  1390. if (pending)
  1391. return;
  1392. vector = apic_set_eoi(apic);
  1393. trace_kvm_pv_eoi(apic, vector);
  1394. }
  1395. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  1396. {
  1397. u32 data;
  1398. if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
  1399. apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
  1400. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1401. return;
  1402. kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
  1403. sizeof(u32));
  1404. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  1405. }
  1406. /*
  1407. * apic_sync_pv_eoi_to_guest - called before vmentry
  1408. *
  1409. * Detect whether it's safe to enable PV EOI and
  1410. * if yes do so.
  1411. */
  1412. static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
  1413. struct kvm_lapic *apic)
  1414. {
  1415. if (!pv_eoi_enabled(vcpu) ||
  1416. /* IRR set or many bits in ISR: could be nested. */
  1417. apic->irr_pending ||
  1418. /* Cache not set: could be safe but we don't bother. */
  1419. apic->highest_isr_cache == -1 ||
  1420. /* Need EOI to update ioapic. */
  1421. kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
  1422. /*
  1423. * PV EOI was disabled by apic_sync_pv_eoi_from_guest
  1424. * so we need not do anything here.
  1425. */
  1426. return;
  1427. }
  1428. pv_eoi_set_pending(apic->vcpu);
  1429. }
  1430. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  1431. {
  1432. u32 data, tpr;
  1433. int max_irr, max_isr;
  1434. struct kvm_lapic *apic = vcpu->arch.apic;
  1435. apic_sync_pv_eoi_to_guest(vcpu, apic);
  1436. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1437. return;
  1438. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  1439. max_irr = apic_find_highest_irr(apic);
  1440. if (max_irr < 0)
  1441. max_irr = 0;
  1442. max_isr = apic_find_highest_isr(apic);
  1443. if (max_isr < 0)
  1444. max_isr = 0;
  1445. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  1446. kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
  1447. sizeof(u32));
  1448. }
  1449. int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1450. {
  1451. if (vapic_addr) {
  1452. if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
  1453. &vcpu->arch.apic->vapic_cache,
  1454. vapic_addr, sizeof(u32)))
  1455. return -EINVAL;
  1456. __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1457. } else {
  1458. __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1459. }
  1460. vcpu->arch.apic->vapic_addr = vapic_addr;
  1461. return 0;
  1462. }
  1463. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1464. {
  1465. struct kvm_lapic *apic = vcpu->arch.apic;
  1466. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1467. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1468. return 1;
  1469. /* if this is ICR write vector before command */
  1470. if (msr == 0x830)
  1471. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1472. return apic_reg_write(apic, reg, (u32)data);
  1473. }
  1474. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1475. {
  1476. struct kvm_lapic *apic = vcpu->arch.apic;
  1477. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1478. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1479. return 1;
  1480. if (apic_reg_read(apic, reg, 4, &low))
  1481. return 1;
  1482. if (msr == 0x830)
  1483. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1484. *data = (((u64)high) << 32) | low;
  1485. return 0;
  1486. }
  1487. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1488. {
  1489. struct kvm_lapic *apic = vcpu->arch.apic;
  1490. if (!kvm_vcpu_has_lapic(vcpu))
  1491. return 1;
  1492. /* if this is ICR write vector before command */
  1493. if (reg == APIC_ICR)
  1494. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1495. return apic_reg_write(apic, reg, (u32)data);
  1496. }
  1497. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1498. {
  1499. struct kvm_lapic *apic = vcpu->arch.apic;
  1500. u32 low, high = 0;
  1501. if (!kvm_vcpu_has_lapic(vcpu))
  1502. return 1;
  1503. if (apic_reg_read(apic, reg, 4, &low))
  1504. return 1;
  1505. if (reg == APIC_ICR)
  1506. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1507. *data = (((u64)high) << 32) | low;
  1508. return 0;
  1509. }
  1510. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
  1511. {
  1512. u64 addr = data & ~KVM_MSR_ENABLED;
  1513. if (!IS_ALIGNED(addr, 4))
  1514. return 1;
  1515. vcpu->arch.pv_eoi.msr_val = data;
  1516. if (!pv_eoi_enabled(vcpu))
  1517. return 0;
  1518. return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
  1519. addr, sizeof(u8));
  1520. }
  1521. void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
  1522. {
  1523. struct kvm_lapic *apic = vcpu->arch.apic;
  1524. unsigned int sipi_vector;
  1525. unsigned long pe;
  1526. if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
  1527. return;
  1528. pe = xchg(&apic->pending_events, 0);
  1529. if (test_bit(KVM_APIC_INIT, &pe)) {
  1530. kvm_lapic_reset(vcpu);
  1531. kvm_vcpu_reset(vcpu);
  1532. if (kvm_vcpu_is_bsp(apic->vcpu))
  1533. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1534. else
  1535. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  1536. }
  1537. if (test_bit(KVM_APIC_SIPI, &pe) &&
  1538. vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  1539. /* evaluate pending_events before reading the vector */
  1540. smp_rmb();
  1541. sipi_vector = apic->sipi_vector;
  1542. pr_debug("vcpu %d received sipi with vector # %x\n",
  1543. vcpu->vcpu_id, sipi_vector);
  1544. kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
  1545. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1546. }
  1547. }
  1548. void kvm_lapic_init(void)
  1549. {
  1550. /* do not patch jump label more than once per second */
  1551. jump_label_rate_limit(&apic_hw_disabled, HZ);
  1552. jump_label_rate_limit(&apic_sw_disabled, HZ);
  1553. }