smpboot.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  42. #include <linux/init.h>
  43. #include <linux/smp.h>
  44. #include <linux/module.h>
  45. #include <linux/sched.h>
  46. #include <linux/percpu.h>
  47. #include <linux/bootmem.h>
  48. #include <linux/err.h>
  49. #include <linux/nmi.h>
  50. #include <linux/tboot.h>
  51. #include <linux/stackprotector.h>
  52. #include <linux/gfp.h>
  53. #include <linux/cpuidle.h>
  54. #include <asm/acpi.h>
  55. #include <asm/desc.h>
  56. #include <asm/nmi.h>
  57. #include <asm/irq.h>
  58. #include <asm/idle.h>
  59. #include <asm/realmode.h>
  60. #include <asm/cpu.h>
  61. #include <asm/numa.h>
  62. #include <asm/pgtable.h>
  63. #include <asm/tlbflush.h>
  64. #include <asm/mtrr.h>
  65. #include <asm/mwait.h>
  66. #include <asm/apic.h>
  67. #include <asm/io_apic.h>
  68. #include <asm/i387.h>
  69. #include <asm/fpu-internal.h>
  70. #include <asm/setup.h>
  71. #include <asm/uv/uv.h>
  72. #include <linux/mc146818rtc.h>
  73. #include <asm/smpboot_hooks.h>
  74. #include <asm/i8259.h>
  75. #include <asm/realmode.h>
  76. #include <asm/misc.h>
  77. /* State of each CPU */
  78. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  79. /* Number of siblings per CPU package */
  80. int smp_num_siblings = 1;
  81. EXPORT_SYMBOL(smp_num_siblings);
  82. /* Last level cache ID of each logical CPU */
  83. DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
  84. /* representing HT siblings of each logical CPU */
  85. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_sibling_map);
  86. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  87. /* representing HT and core siblings of each logical CPU */
  88. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_core_map);
  89. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  90. DEFINE_PER_CPU_READ_MOSTLY(cpumask_var_t, cpu_llc_shared_map);
  91. /* Per CPU bogomips and other parameters */
  92. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  93. EXPORT_PER_CPU_SYMBOL(cpu_info);
  94. atomic_t init_deasserted;
  95. /*
  96. * Report back to the Boot Processor during boot time or to the caller processor
  97. * during CPU online.
  98. */
  99. static void smp_callin(void)
  100. {
  101. int cpuid, phys_id;
  102. unsigned long timeout;
  103. /*
  104. * If waken up by an INIT in an 82489DX configuration
  105. * we may get here before an INIT-deassert IPI reaches
  106. * our local APIC. We have to wait for the IPI or we'll
  107. * lock up on an APIC access.
  108. *
  109. * Since CPU0 is not wakened up by INIT, it doesn't wait for the IPI.
  110. */
  111. cpuid = smp_processor_id();
  112. if (apic->wait_for_init_deassert && cpuid)
  113. while (!atomic_read(&init_deasserted))
  114. cpu_relax();
  115. /*
  116. * (This works even if the APIC is not enabled.)
  117. */
  118. phys_id = read_apic_id();
  119. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  120. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  121. phys_id, cpuid);
  122. }
  123. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  124. /*
  125. * STARTUP IPIs are fragile beasts as they might sometimes
  126. * trigger some glue motherboard logic. Complete APIC bus
  127. * silence for 1 second, this overestimates the time the
  128. * boot CPU is spending to send the up to 2 STARTUP IPIs
  129. * by a factor of two. This should be enough.
  130. */
  131. /*
  132. * Waiting 2s total for startup (udelay is not yet working)
  133. */
  134. timeout = jiffies + 2*HZ;
  135. while (time_before(jiffies, timeout)) {
  136. /*
  137. * Has the boot CPU finished it's STARTUP sequence?
  138. */
  139. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  140. break;
  141. cpu_relax();
  142. }
  143. if (!time_before(jiffies, timeout)) {
  144. panic("%s: CPU%d started up but did not get a callout!\n",
  145. __func__, cpuid);
  146. }
  147. /*
  148. * the boot CPU has finished the init stage and is spinning
  149. * on callin_map until we finish. We are free to set up this
  150. * CPU, first the APIC. (this is probably redundant on most
  151. * boards)
  152. */
  153. pr_debug("CALLIN, before setup_local_APIC()\n");
  154. if (apic->smp_callin_clear_local_apic)
  155. apic->smp_callin_clear_local_apic();
  156. setup_local_APIC();
  157. end_local_APIC_setup();
  158. /*
  159. * Need to setup vector mappings before we enable interrupts.
  160. */
  161. setup_vector_irq(smp_processor_id());
  162. /*
  163. * Save our processor parameters. Note: this information
  164. * is needed for clock calibration.
  165. */
  166. smp_store_cpu_info(cpuid);
  167. /*
  168. * Get our bogomips.
  169. * Update loops_per_jiffy in cpu_data. Previous call to
  170. * smp_store_cpu_info() stored a value that is close but not as
  171. * accurate as the value just calculated.
  172. */
  173. calibrate_delay();
  174. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  175. pr_debug("Stack at about %p\n", &cpuid);
  176. /*
  177. * This must be done before setting cpu_online_mask
  178. * or calling notify_cpu_starting.
  179. */
  180. set_cpu_sibling_map(raw_smp_processor_id());
  181. wmb();
  182. notify_cpu_starting(cpuid);
  183. /*
  184. * Allow the master to continue.
  185. */
  186. cpumask_set_cpu(cpuid, cpu_callin_mask);
  187. }
  188. static int cpu0_logical_apicid;
  189. static int enable_start_cpu0;
  190. /*
  191. * Activate a secondary processor.
  192. */
  193. static void notrace start_secondary(void *unused)
  194. {
  195. /*
  196. * Don't put *anything* before cpu_init(), SMP booting is too
  197. * fragile that we want to limit the things done here to the
  198. * most necessary things.
  199. */
  200. cpu_init();
  201. x86_cpuinit.early_percpu_clock_init();
  202. preempt_disable();
  203. smp_callin();
  204. enable_start_cpu0 = 0;
  205. #ifdef CONFIG_X86_32
  206. /* switch away from the initial page table */
  207. load_cr3(swapper_pg_dir);
  208. __flush_tlb_all();
  209. #endif
  210. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  211. barrier();
  212. /*
  213. * Check TSC synchronization with the BP:
  214. */
  215. check_tsc_sync_target();
  216. /*
  217. * We need to hold vector_lock so there the set of online cpus
  218. * does not change while we are assigning vectors to cpus. Holding
  219. * this lock ensures we don't half assign or remove an irq from a cpu.
  220. */
  221. lock_vector_lock();
  222. set_cpu_online(smp_processor_id(), true);
  223. unlock_vector_lock();
  224. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  225. x86_platform.nmi_init();
  226. /* enable local interrupts */
  227. local_irq_enable();
  228. /* to prevent fake stack check failure in clock setup */
  229. boot_init_stack_canary();
  230. x86_cpuinit.setup_percpu_clockev();
  231. wmb();
  232. cpu_startup_entry(CPUHP_ONLINE);
  233. }
  234. void __init smp_store_boot_cpu_info(void)
  235. {
  236. int id = 0; /* CPU 0 */
  237. struct cpuinfo_x86 *c = &cpu_data(id);
  238. *c = boot_cpu_data;
  239. c->cpu_index = id;
  240. }
  241. /*
  242. * The bootstrap kernel entry code has set these up. Save them for
  243. * a given CPU
  244. */
  245. void smp_store_cpu_info(int id)
  246. {
  247. struct cpuinfo_x86 *c = &cpu_data(id);
  248. *c = boot_cpu_data;
  249. c->cpu_index = id;
  250. /*
  251. * During boot time, CPU0 has this setup already. Save the info when
  252. * bringing up AP or offlined CPU0.
  253. */
  254. identify_secondary_cpu(c);
  255. }
  256. static bool
  257. topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
  258. {
  259. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  260. return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
  261. "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
  262. "[node: %d != %d]. Ignoring dependency.\n",
  263. cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
  264. }
  265. #define link_mask(_m, c1, c2) \
  266. do { \
  267. cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
  268. cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
  269. } while (0)
  270. static bool match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  271. {
  272. if (cpu_has_topoext) {
  273. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  274. if (c->phys_proc_id == o->phys_proc_id &&
  275. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
  276. c->compute_unit_id == o->compute_unit_id)
  277. return topology_sane(c, o, "smt");
  278. } else if (c->phys_proc_id == o->phys_proc_id &&
  279. c->cpu_core_id == o->cpu_core_id) {
  280. return topology_sane(c, o, "smt");
  281. }
  282. return false;
  283. }
  284. static bool match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  285. {
  286. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  287. if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
  288. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
  289. return topology_sane(c, o, "llc");
  290. return false;
  291. }
  292. static bool match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  293. {
  294. if (c->phys_proc_id == o->phys_proc_id) {
  295. if (cpu_has(c, X86_FEATURE_AMD_DCM))
  296. return true;
  297. return topology_sane(c, o, "mc");
  298. }
  299. return false;
  300. }
  301. void set_cpu_sibling_map(int cpu)
  302. {
  303. bool has_smt = smp_num_siblings > 1;
  304. bool has_mp = has_smt || boot_cpu_data.x86_max_cores > 1;
  305. struct cpuinfo_x86 *c = &cpu_data(cpu);
  306. struct cpuinfo_x86 *o;
  307. int i;
  308. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  309. if (!has_mp) {
  310. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  311. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  312. cpumask_set_cpu(cpu, cpu_core_mask(cpu));
  313. c->booted_cores = 1;
  314. return;
  315. }
  316. for_each_cpu(i, cpu_sibling_setup_mask) {
  317. o = &cpu_data(i);
  318. if ((i == cpu) || (has_smt && match_smt(c, o)))
  319. link_mask(sibling, cpu, i);
  320. if ((i == cpu) || (has_mp && match_llc(c, o)))
  321. link_mask(llc_shared, cpu, i);
  322. }
  323. /*
  324. * This needs a separate iteration over the cpus because we rely on all
  325. * cpu_sibling_mask links to be set-up.
  326. */
  327. for_each_cpu(i, cpu_sibling_setup_mask) {
  328. o = &cpu_data(i);
  329. if ((i == cpu) || (has_mp && match_mc(c, o))) {
  330. link_mask(core, cpu, i);
  331. /*
  332. * Does this new cpu bringup a new core?
  333. */
  334. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  335. /*
  336. * for each core in package, increment
  337. * the booted_cores for this new cpu
  338. */
  339. if (cpumask_first(cpu_sibling_mask(i)) == i)
  340. c->booted_cores++;
  341. /*
  342. * increment the core count for all
  343. * the other cpus in this package
  344. */
  345. if (i != cpu)
  346. cpu_data(i).booted_cores++;
  347. } else if (i != cpu && !c->booted_cores)
  348. c->booted_cores = cpu_data(i).booted_cores;
  349. }
  350. }
  351. }
  352. /* maps the cpu to the sched domain representing multi-core */
  353. const struct cpumask *cpu_coregroup_mask(int cpu)
  354. {
  355. return cpu_llc_shared_mask(cpu);
  356. }
  357. static void impress_friends(void)
  358. {
  359. int cpu;
  360. unsigned long bogosum = 0;
  361. /*
  362. * Allow the user to impress friends.
  363. */
  364. pr_debug("Before bogomips\n");
  365. for_each_possible_cpu(cpu)
  366. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  367. bogosum += cpu_data(cpu).loops_per_jiffy;
  368. pr_info("Total of %d processors activated (%lu.%02lu BogoMIPS)\n",
  369. num_online_cpus(),
  370. bogosum/(500000/HZ),
  371. (bogosum/(5000/HZ))%100);
  372. pr_debug("Before bogocount - setting activated=1\n");
  373. }
  374. void __inquire_remote_apic(int apicid)
  375. {
  376. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  377. const char * const names[] = { "ID", "VERSION", "SPIV" };
  378. int timeout;
  379. u32 status;
  380. pr_info("Inquiring remote APIC 0x%x...\n", apicid);
  381. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  382. pr_info("... APIC 0x%x %s: ", apicid, names[i]);
  383. /*
  384. * Wait for idle.
  385. */
  386. status = safe_apic_wait_icr_idle();
  387. if (status)
  388. pr_cont("a previous APIC delivery may have failed\n");
  389. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  390. timeout = 0;
  391. do {
  392. udelay(100);
  393. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  394. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  395. switch (status) {
  396. case APIC_ICR_RR_VALID:
  397. status = apic_read(APIC_RRR);
  398. pr_cont("%08x\n", status);
  399. break;
  400. default:
  401. pr_cont("failed\n");
  402. }
  403. }
  404. }
  405. /*
  406. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  407. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  408. * won't ... remember to clear down the APIC, etc later.
  409. */
  410. int
  411. wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip)
  412. {
  413. unsigned long send_status, accept_status = 0;
  414. int maxlvt;
  415. /* Target chip */
  416. /* Boot on the stack */
  417. /* Kick the second */
  418. apic_icr_write(APIC_DM_NMI | apic->dest_logical, apicid);
  419. pr_debug("Waiting for send to finish...\n");
  420. send_status = safe_apic_wait_icr_idle();
  421. /*
  422. * Give the other CPU some time to accept the IPI.
  423. */
  424. udelay(200);
  425. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  426. maxlvt = lapic_get_maxlvt();
  427. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  428. apic_write(APIC_ESR, 0);
  429. accept_status = (apic_read(APIC_ESR) & 0xEF);
  430. }
  431. pr_debug("NMI sent\n");
  432. if (send_status)
  433. pr_err("APIC never delivered???\n");
  434. if (accept_status)
  435. pr_err("APIC delivery error (%lx)\n", accept_status);
  436. return (send_status | accept_status);
  437. }
  438. static int
  439. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  440. {
  441. unsigned long send_status, accept_status = 0;
  442. int maxlvt, num_starts, j;
  443. maxlvt = lapic_get_maxlvt();
  444. /*
  445. * Be paranoid about clearing APIC errors.
  446. */
  447. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  448. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  449. apic_write(APIC_ESR, 0);
  450. apic_read(APIC_ESR);
  451. }
  452. pr_debug("Asserting INIT\n");
  453. /*
  454. * Turn INIT on target chip
  455. */
  456. /*
  457. * Send IPI
  458. */
  459. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  460. phys_apicid);
  461. pr_debug("Waiting for send to finish...\n");
  462. send_status = safe_apic_wait_icr_idle();
  463. mdelay(10);
  464. pr_debug("Deasserting INIT\n");
  465. /* Target chip */
  466. /* Send IPI */
  467. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  468. pr_debug("Waiting for send to finish...\n");
  469. send_status = safe_apic_wait_icr_idle();
  470. mb();
  471. atomic_set(&init_deasserted, 1);
  472. /*
  473. * Should we send STARTUP IPIs ?
  474. *
  475. * Determine this based on the APIC version.
  476. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  477. */
  478. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  479. num_starts = 2;
  480. else
  481. num_starts = 0;
  482. /*
  483. * Paravirt / VMI wants a startup IPI hook here to set up the
  484. * target processor state.
  485. */
  486. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  487. stack_start);
  488. /*
  489. * Run STARTUP IPI loop.
  490. */
  491. pr_debug("#startup loops: %d\n", num_starts);
  492. for (j = 1; j <= num_starts; j++) {
  493. pr_debug("Sending STARTUP #%d\n", j);
  494. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  495. apic_write(APIC_ESR, 0);
  496. apic_read(APIC_ESR);
  497. pr_debug("After apic_write\n");
  498. /*
  499. * STARTUP IPI
  500. */
  501. /* Target chip */
  502. /* Boot on the stack */
  503. /* Kick the second */
  504. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  505. phys_apicid);
  506. /*
  507. * Give the other CPU some time to accept the IPI.
  508. */
  509. udelay(300);
  510. pr_debug("Startup point 1\n");
  511. pr_debug("Waiting for send to finish...\n");
  512. send_status = safe_apic_wait_icr_idle();
  513. /*
  514. * Give the other CPU some time to accept the IPI.
  515. */
  516. udelay(200);
  517. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  518. apic_write(APIC_ESR, 0);
  519. accept_status = (apic_read(APIC_ESR) & 0xEF);
  520. if (send_status || accept_status)
  521. break;
  522. }
  523. pr_debug("After Startup\n");
  524. if (send_status)
  525. pr_err("APIC never delivered???\n");
  526. if (accept_status)
  527. pr_err("APIC delivery error (%lx)\n", accept_status);
  528. return (send_status | accept_status);
  529. }
  530. void smp_announce(void)
  531. {
  532. int num_nodes = num_online_nodes();
  533. printk(KERN_INFO "x86: Booted up %d node%s, %d CPUs\n",
  534. num_nodes, (num_nodes > 1 ? "s" : ""), num_online_cpus());
  535. }
  536. /* reduce the number of lines printed when booting a large cpu count system */
  537. static void announce_cpu(int cpu, int apicid)
  538. {
  539. static int current_node = -1;
  540. int node = early_cpu_to_node(cpu);
  541. static int width, node_width;
  542. if (!width)
  543. width = num_digits(num_possible_cpus()) + 1; /* + '#' sign */
  544. if (!node_width)
  545. node_width = num_digits(num_possible_nodes()) + 1; /* + '#' */
  546. if (cpu == 1)
  547. printk(KERN_INFO "x86: Booting SMP configuration:\n");
  548. if (system_state == SYSTEM_BOOTING) {
  549. if (node != current_node) {
  550. if (current_node > (-1))
  551. pr_cont("\n");
  552. current_node = node;
  553. printk(KERN_INFO ".... node %*s#%d, CPUs: ",
  554. node_width - num_digits(node), " ", node);
  555. }
  556. /* Add padding for the BSP */
  557. if (cpu == 1)
  558. pr_cont("%*s", width + 1, " ");
  559. pr_cont("%*s#%d", width - num_digits(cpu), " ", cpu);
  560. } else
  561. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  562. node, cpu, apicid);
  563. }
  564. static int wakeup_cpu0_nmi(unsigned int cmd, struct pt_regs *regs)
  565. {
  566. int cpu;
  567. cpu = smp_processor_id();
  568. if (cpu == 0 && !cpu_online(cpu) && enable_start_cpu0)
  569. return NMI_HANDLED;
  570. return NMI_DONE;
  571. }
  572. /*
  573. * Wake up AP by INIT, INIT, STARTUP sequence.
  574. *
  575. * Instead of waiting for STARTUP after INITs, BSP will execute the BIOS
  576. * boot-strap code which is not a desired behavior for waking up BSP. To
  577. * void the boot-strap code, wake up CPU0 by NMI instead.
  578. *
  579. * This works to wake up soft offlined CPU0 only. If CPU0 is hard offlined
  580. * (i.e. physically hot removed and then hot added), NMI won't wake it up.
  581. * We'll change this code in the future to wake up hard offlined CPU0 if
  582. * real platform and request are available.
  583. */
  584. static int
  585. wakeup_cpu_via_init_nmi(int cpu, unsigned long start_ip, int apicid,
  586. int *cpu0_nmi_registered)
  587. {
  588. int id;
  589. int boot_error;
  590. preempt_disable();
  591. /*
  592. * Wake up AP by INIT, INIT, STARTUP sequence.
  593. */
  594. if (cpu) {
  595. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  596. goto out;
  597. }
  598. /*
  599. * Wake up BSP by nmi.
  600. *
  601. * Register a NMI handler to help wake up CPU0.
  602. */
  603. boot_error = register_nmi_handler(NMI_LOCAL,
  604. wakeup_cpu0_nmi, 0, "wake_cpu0");
  605. if (!boot_error) {
  606. enable_start_cpu0 = 1;
  607. *cpu0_nmi_registered = 1;
  608. if (apic->dest_logical == APIC_DEST_LOGICAL)
  609. id = cpu0_logical_apicid;
  610. else
  611. id = apicid;
  612. boot_error = wakeup_secondary_cpu_via_nmi(id, start_ip);
  613. }
  614. out:
  615. preempt_enable();
  616. return boot_error;
  617. }
  618. /*
  619. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  620. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  621. * Returns zero if CPU booted OK, else error code from
  622. * ->wakeup_secondary_cpu.
  623. */
  624. static int do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  625. {
  626. volatile u32 *trampoline_status =
  627. (volatile u32 *) __va(real_mode_header->trampoline_status);
  628. /* start_ip had better be page-aligned! */
  629. unsigned long start_ip = real_mode_header->trampoline_start;
  630. unsigned long boot_error = 0;
  631. int timeout;
  632. int cpu0_nmi_registered = 0;
  633. /* Just in case we booted with a single CPU. */
  634. alternatives_enable_smp();
  635. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  636. (THREAD_SIZE + task_stack_page(idle))) - 1);
  637. per_cpu(current_task, cpu) = idle;
  638. #ifdef CONFIG_X86_32
  639. /* Stack for startup_32 can be just as for start_secondary onwards */
  640. irq_ctx_init(cpu);
  641. #else
  642. clear_tsk_thread_flag(idle, TIF_FORK);
  643. initial_gs = per_cpu_offset(cpu);
  644. #endif
  645. per_cpu(kernel_stack, cpu) =
  646. (unsigned long)task_stack_page(idle) -
  647. KERNEL_STACK_OFFSET + THREAD_SIZE;
  648. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  649. initial_code = (unsigned long)start_secondary;
  650. stack_start = idle->thread.sp;
  651. /* So we see what's up */
  652. announce_cpu(cpu, apicid);
  653. /*
  654. * This grunge runs the startup process for
  655. * the targeted processor.
  656. */
  657. atomic_set(&init_deasserted, 0);
  658. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  659. pr_debug("Setting warm reset code and vector.\n");
  660. smpboot_setup_warm_reset_vector(start_ip);
  661. /*
  662. * Be paranoid about clearing APIC errors.
  663. */
  664. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  665. apic_write(APIC_ESR, 0);
  666. apic_read(APIC_ESR);
  667. }
  668. }
  669. /*
  670. * Wake up a CPU in difference cases:
  671. * - Use the method in the APIC driver if it's defined
  672. * Otherwise,
  673. * - Use an INIT boot APIC message for APs or NMI for BSP.
  674. */
  675. if (apic->wakeup_secondary_cpu)
  676. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  677. else
  678. boot_error = wakeup_cpu_via_init_nmi(cpu, start_ip, apicid,
  679. &cpu0_nmi_registered);
  680. if (!boot_error) {
  681. /*
  682. * allow APs to start initializing.
  683. */
  684. pr_debug("Before Callout %d\n", cpu);
  685. cpumask_set_cpu(cpu, cpu_callout_mask);
  686. pr_debug("After Callout %d\n", cpu);
  687. /*
  688. * Wait 5s total for a response
  689. */
  690. for (timeout = 0; timeout < 50000; timeout++) {
  691. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  692. break; /* It has booted */
  693. udelay(100);
  694. /*
  695. * Allow other tasks to run while we wait for the
  696. * AP to come online. This also gives a chance
  697. * for the MTRR work(triggered by the AP coming online)
  698. * to be completed in the stop machine context.
  699. */
  700. schedule();
  701. }
  702. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  703. print_cpu_msr(&cpu_data(cpu));
  704. pr_debug("CPU%d: has booted.\n", cpu);
  705. } else {
  706. boot_error = 1;
  707. if (*trampoline_status == 0xA5A5A5A5)
  708. /* trampoline started but...? */
  709. pr_err("CPU%d: Stuck ??\n", cpu);
  710. else
  711. /* trampoline code not run */
  712. pr_err("CPU%d: Not responding\n", cpu);
  713. if (apic->inquire_remote_apic)
  714. apic->inquire_remote_apic(apicid);
  715. }
  716. }
  717. if (boot_error) {
  718. /* Try to put things back the way they were before ... */
  719. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  720. /* was set by do_boot_cpu() */
  721. cpumask_clear_cpu(cpu, cpu_callout_mask);
  722. /* was set by cpu_init() */
  723. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  724. set_cpu_present(cpu, false);
  725. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  726. }
  727. /* mark "stuck" area as not stuck */
  728. *trampoline_status = 0;
  729. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  730. /*
  731. * Cleanup possible dangling ends...
  732. */
  733. smpboot_restore_warm_reset_vector();
  734. }
  735. /*
  736. * Clean up the nmi handler. Do this after the callin and callout sync
  737. * to avoid impact of possible long unregister time.
  738. */
  739. if (cpu0_nmi_registered)
  740. unregister_nmi_handler(NMI_LOCAL, "wake_cpu0");
  741. return boot_error;
  742. }
  743. int native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  744. {
  745. int apicid = apic->cpu_present_to_apicid(cpu);
  746. unsigned long flags;
  747. int err;
  748. WARN_ON(irqs_disabled());
  749. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  750. if (apicid == BAD_APICID ||
  751. !physid_isset(apicid, phys_cpu_present_map) ||
  752. !apic->apic_id_valid(apicid)) {
  753. pr_err("%s: bad cpu %d\n", __func__, cpu);
  754. return -EINVAL;
  755. }
  756. /*
  757. * Already booted CPU?
  758. */
  759. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  760. pr_debug("do_boot_cpu %d Already started\n", cpu);
  761. return -ENOSYS;
  762. }
  763. /*
  764. * Save current MTRR state in case it was changed since early boot
  765. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  766. */
  767. mtrr_save_state();
  768. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  769. /* the FPU context is blank, nobody can own it */
  770. __cpu_disable_lazy_restore(cpu);
  771. err = do_boot_cpu(apicid, cpu, tidle);
  772. if (err) {
  773. pr_debug("do_boot_cpu failed %d\n", err);
  774. return -EIO;
  775. }
  776. /*
  777. * Check TSC synchronization with the AP (keep irqs disabled
  778. * while doing so):
  779. */
  780. local_irq_save(flags);
  781. check_tsc_sync_source(cpu);
  782. local_irq_restore(flags);
  783. while (!cpu_online(cpu)) {
  784. cpu_relax();
  785. touch_nmi_watchdog();
  786. }
  787. return 0;
  788. }
  789. /**
  790. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  791. */
  792. void arch_disable_smp_support(void)
  793. {
  794. disable_ioapic_support();
  795. }
  796. /*
  797. * Fall back to non SMP mode after errors.
  798. *
  799. * RED-PEN audit/test this more. I bet there is more state messed up here.
  800. */
  801. static __init void disable_smp(void)
  802. {
  803. init_cpu_present(cpumask_of(0));
  804. init_cpu_possible(cpumask_of(0));
  805. smpboot_clear_io_apic_irqs();
  806. if (smp_found_config)
  807. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  808. else
  809. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  810. cpumask_set_cpu(0, cpu_sibling_mask(0));
  811. cpumask_set_cpu(0, cpu_core_mask(0));
  812. }
  813. /*
  814. * Various sanity checks.
  815. */
  816. static int __init smp_sanity_check(unsigned max_cpus)
  817. {
  818. preempt_disable();
  819. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  820. if (def_to_bigsmp && nr_cpu_ids > 8) {
  821. unsigned int cpu;
  822. unsigned nr;
  823. pr_warn("More than 8 CPUs detected - skipping them\n"
  824. "Use CONFIG_X86_BIGSMP\n");
  825. nr = 0;
  826. for_each_present_cpu(cpu) {
  827. if (nr >= 8)
  828. set_cpu_present(cpu, false);
  829. nr++;
  830. }
  831. nr = 0;
  832. for_each_possible_cpu(cpu) {
  833. if (nr >= 8)
  834. set_cpu_possible(cpu, false);
  835. nr++;
  836. }
  837. nr_cpu_ids = 8;
  838. }
  839. #endif
  840. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  841. pr_warn("weird, boot CPU (#%d) not listed by the BIOS\n",
  842. hard_smp_processor_id());
  843. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  844. }
  845. /*
  846. * If we couldn't find an SMP configuration at boot time,
  847. * get out of here now!
  848. */
  849. if (!smp_found_config && !acpi_lapic) {
  850. preempt_enable();
  851. pr_notice("SMP motherboard not detected\n");
  852. disable_smp();
  853. if (APIC_init_uniprocessor())
  854. pr_notice("Local APIC not detected. Using dummy APIC emulation.\n");
  855. return -1;
  856. }
  857. /*
  858. * Should not be necessary because the MP table should list the boot
  859. * CPU too, but we do it for the sake of robustness anyway.
  860. */
  861. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  862. pr_notice("weird, boot CPU (#%d) not listed by the BIOS\n",
  863. boot_cpu_physical_apicid);
  864. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  865. }
  866. preempt_enable();
  867. /*
  868. * If we couldn't find a local APIC, then get out of here now!
  869. */
  870. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  871. !cpu_has_apic) {
  872. if (!disable_apic) {
  873. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  874. boot_cpu_physical_apicid);
  875. pr_err("... forcing use of dummy APIC emulation (tell your hw vendor)\n");
  876. }
  877. smpboot_clear_io_apic();
  878. disable_ioapic_support();
  879. return -1;
  880. }
  881. verify_local_APIC();
  882. /*
  883. * If SMP should be disabled, then really disable it!
  884. */
  885. if (!max_cpus) {
  886. pr_info("SMP mode deactivated\n");
  887. smpboot_clear_io_apic();
  888. connect_bsp_APIC();
  889. setup_local_APIC();
  890. bsp_end_local_APIC_setup();
  891. return -1;
  892. }
  893. return 0;
  894. }
  895. static void __init smp_cpu_index_default(void)
  896. {
  897. int i;
  898. struct cpuinfo_x86 *c;
  899. for_each_possible_cpu(i) {
  900. c = &cpu_data(i);
  901. /* mark all to hotplug */
  902. c->cpu_index = nr_cpu_ids;
  903. }
  904. }
  905. /*
  906. * Prepare for SMP bootup. The MP table or ACPI has been read
  907. * earlier. Just do some sanity checking here and enable APIC mode.
  908. */
  909. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  910. {
  911. unsigned int i;
  912. preempt_disable();
  913. smp_cpu_index_default();
  914. /*
  915. * Setup boot CPU information
  916. */
  917. smp_store_boot_cpu_info(); /* Final full version of the data */
  918. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  919. mb();
  920. current_thread_info()->cpu = 0; /* needed? */
  921. for_each_possible_cpu(i) {
  922. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  923. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  924. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  925. }
  926. set_cpu_sibling_map(0);
  927. if (smp_sanity_check(max_cpus) < 0) {
  928. pr_info("SMP disabled\n");
  929. disable_smp();
  930. goto out;
  931. }
  932. default_setup_apic_routing();
  933. preempt_disable();
  934. if (read_apic_id() != boot_cpu_physical_apicid) {
  935. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  936. read_apic_id(), boot_cpu_physical_apicid);
  937. /* Or can we switch back to PIC here? */
  938. }
  939. preempt_enable();
  940. connect_bsp_APIC();
  941. /*
  942. * Switch from PIC to APIC mode.
  943. */
  944. setup_local_APIC();
  945. if (x2apic_mode)
  946. cpu0_logical_apicid = apic_read(APIC_LDR);
  947. else
  948. cpu0_logical_apicid = GET_APIC_LOGICAL_ID(apic_read(APIC_LDR));
  949. /*
  950. * Enable IO APIC before setting up error vector
  951. */
  952. if (!skip_ioapic_setup && nr_ioapics)
  953. enable_IO_APIC();
  954. bsp_end_local_APIC_setup();
  955. if (apic->setup_portio_remap)
  956. apic->setup_portio_remap();
  957. smpboot_setup_io_apic();
  958. /*
  959. * Set up local APIC timer on boot CPU.
  960. */
  961. pr_info("CPU%d: ", 0);
  962. print_cpu_info(&cpu_data(0));
  963. x86_init.timers.setup_percpu_clockev();
  964. if (is_uv_system())
  965. uv_system_init();
  966. set_mtrr_aps_delayed_init();
  967. out:
  968. preempt_enable();
  969. }
  970. void arch_enable_nonboot_cpus_begin(void)
  971. {
  972. set_mtrr_aps_delayed_init();
  973. }
  974. void arch_enable_nonboot_cpus_end(void)
  975. {
  976. mtrr_aps_init();
  977. }
  978. /*
  979. * Early setup to make printk work.
  980. */
  981. void __init native_smp_prepare_boot_cpu(void)
  982. {
  983. int me = smp_processor_id();
  984. switch_to_new_gdt(me);
  985. /* already set me in cpu_online_mask in boot_cpu_init() */
  986. cpumask_set_cpu(me, cpu_callout_mask);
  987. per_cpu(cpu_state, me) = CPU_ONLINE;
  988. }
  989. void __init native_smp_cpus_done(unsigned int max_cpus)
  990. {
  991. pr_debug("Boot done\n");
  992. nmi_selftest();
  993. impress_friends();
  994. #ifdef CONFIG_X86_IO_APIC
  995. setup_ioapic_dest();
  996. #endif
  997. mtrr_aps_init();
  998. }
  999. static int __initdata setup_possible_cpus = -1;
  1000. static int __init _setup_possible_cpus(char *str)
  1001. {
  1002. get_option(&str, &setup_possible_cpus);
  1003. return 0;
  1004. }
  1005. early_param("possible_cpus", _setup_possible_cpus);
  1006. /*
  1007. * cpu_possible_mask should be static, it cannot change as cpu's
  1008. * are onlined, or offlined. The reason is per-cpu data-structures
  1009. * are allocated by some modules at init time, and dont expect to
  1010. * do this dynamically on cpu arrival/departure.
  1011. * cpu_present_mask on the other hand can change dynamically.
  1012. * In case when cpu_hotplug is not compiled, then we resort to current
  1013. * behaviour, which is cpu_possible == cpu_present.
  1014. * - Ashok Raj
  1015. *
  1016. * Three ways to find out the number of additional hotplug CPUs:
  1017. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1018. * - The user can overwrite it with possible_cpus=NUM
  1019. * - Otherwise don't reserve additional CPUs.
  1020. * We do this because additional CPUs waste a lot of memory.
  1021. * -AK
  1022. */
  1023. __init void prefill_possible_map(void)
  1024. {
  1025. int i, possible;
  1026. /* no processor from mptable or madt */
  1027. if (!num_processors)
  1028. num_processors = 1;
  1029. i = setup_max_cpus ?: 1;
  1030. if (setup_possible_cpus == -1) {
  1031. possible = num_processors;
  1032. #ifdef CONFIG_HOTPLUG_CPU
  1033. if (setup_max_cpus)
  1034. possible += disabled_cpus;
  1035. #else
  1036. if (possible > i)
  1037. possible = i;
  1038. #endif
  1039. } else
  1040. possible = setup_possible_cpus;
  1041. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1042. /* nr_cpu_ids could be reduced via nr_cpus= */
  1043. if (possible > nr_cpu_ids) {
  1044. pr_warn("%d Processors exceeds NR_CPUS limit of %d\n",
  1045. possible, nr_cpu_ids);
  1046. possible = nr_cpu_ids;
  1047. }
  1048. #ifdef CONFIG_HOTPLUG_CPU
  1049. if (!setup_max_cpus)
  1050. #endif
  1051. if (possible > i) {
  1052. pr_warn("%d Processors exceeds max_cpus limit of %u\n",
  1053. possible, setup_max_cpus);
  1054. possible = i;
  1055. }
  1056. pr_info("Allowing %d CPUs, %d hotplug CPUs\n",
  1057. possible, max_t(int, possible - num_processors, 0));
  1058. for (i = 0; i < possible; i++)
  1059. set_cpu_possible(i, true);
  1060. for (; i < NR_CPUS; i++)
  1061. set_cpu_possible(i, false);
  1062. nr_cpu_ids = possible;
  1063. }
  1064. #ifdef CONFIG_HOTPLUG_CPU
  1065. static void remove_siblinginfo(int cpu)
  1066. {
  1067. int sibling;
  1068. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1069. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1070. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1071. /*/
  1072. * last thread sibling in this cpu core going down
  1073. */
  1074. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1075. cpu_data(sibling).booted_cores--;
  1076. }
  1077. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1078. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1079. cpumask_clear(cpu_sibling_mask(cpu));
  1080. cpumask_clear(cpu_core_mask(cpu));
  1081. c->phys_proc_id = 0;
  1082. c->cpu_core_id = 0;
  1083. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1084. }
  1085. static void __ref remove_cpu_from_maps(int cpu)
  1086. {
  1087. set_cpu_online(cpu, false);
  1088. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1089. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1090. /* was set by cpu_init() */
  1091. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1092. numa_remove_cpu(cpu);
  1093. }
  1094. void cpu_disable_common(void)
  1095. {
  1096. int cpu = smp_processor_id();
  1097. remove_siblinginfo(cpu);
  1098. /* It's now safe to remove this processor from the online map */
  1099. lock_vector_lock();
  1100. remove_cpu_from_maps(cpu);
  1101. unlock_vector_lock();
  1102. fixup_irqs();
  1103. }
  1104. int native_cpu_disable(void)
  1105. {
  1106. int ret;
  1107. ret = check_irq_vectors_for_cpu_disable();
  1108. if (ret)
  1109. return ret;
  1110. clear_local_APIC();
  1111. cpu_disable_common();
  1112. return 0;
  1113. }
  1114. void native_cpu_die(unsigned int cpu)
  1115. {
  1116. /* We don't do anything here: idle task is faking death itself. */
  1117. unsigned int i;
  1118. for (i = 0; i < 10; i++) {
  1119. /* They ack this in play_dead by setting CPU_DEAD */
  1120. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1121. if (system_state == SYSTEM_RUNNING)
  1122. pr_info("CPU %u is now offline\n", cpu);
  1123. return;
  1124. }
  1125. msleep(100);
  1126. }
  1127. pr_err("CPU %u didn't die...\n", cpu);
  1128. }
  1129. void play_dead_common(void)
  1130. {
  1131. idle_task_exit();
  1132. reset_lazy_tlbstate();
  1133. amd_e400_remove_cpu(raw_smp_processor_id());
  1134. mb();
  1135. /* Ack it */
  1136. __this_cpu_write(cpu_state, CPU_DEAD);
  1137. /*
  1138. * With physical CPU hotplug, we should halt the cpu
  1139. */
  1140. local_irq_disable();
  1141. }
  1142. static bool wakeup_cpu0(void)
  1143. {
  1144. if (smp_processor_id() == 0 && enable_start_cpu0)
  1145. return true;
  1146. return false;
  1147. }
  1148. /*
  1149. * We need to flush the caches before going to sleep, lest we have
  1150. * dirty data in our caches when we come back up.
  1151. */
  1152. static inline void mwait_play_dead(void)
  1153. {
  1154. unsigned int eax, ebx, ecx, edx;
  1155. unsigned int highest_cstate = 0;
  1156. unsigned int highest_subcstate = 0;
  1157. void *mwait_ptr;
  1158. int i;
  1159. if (!this_cpu_has(X86_FEATURE_MWAIT))
  1160. return;
  1161. if (!this_cpu_has(X86_FEATURE_CLFLUSH))
  1162. return;
  1163. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1164. return;
  1165. eax = CPUID_MWAIT_LEAF;
  1166. ecx = 0;
  1167. native_cpuid(&eax, &ebx, &ecx, &edx);
  1168. /*
  1169. * eax will be 0 if EDX enumeration is not valid.
  1170. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1171. */
  1172. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1173. eax = 0;
  1174. } else {
  1175. edx >>= MWAIT_SUBSTATE_SIZE;
  1176. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1177. if (edx & MWAIT_SUBSTATE_MASK) {
  1178. highest_cstate = i;
  1179. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1180. }
  1181. }
  1182. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1183. (highest_subcstate - 1);
  1184. }
  1185. /*
  1186. * This should be a memory location in a cache line which is
  1187. * unlikely to be touched by other processors. The actual
  1188. * content is immaterial as it is not actually modified in any way.
  1189. */
  1190. mwait_ptr = &current_thread_info()->flags;
  1191. wbinvd();
  1192. while (1) {
  1193. /*
  1194. * The CLFLUSH is a workaround for erratum AAI65 for
  1195. * the Xeon 7400 series. It's not clear it is actually
  1196. * needed, but it should be harmless in either case.
  1197. * The WBINVD is insufficient due to the spurious-wakeup
  1198. * case where we return around the loop.
  1199. */
  1200. mb();
  1201. clflush(mwait_ptr);
  1202. mb();
  1203. __monitor(mwait_ptr, 0, 0);
  1204. mb();
  1205. __mwait(eax, 0);
  1206. /*
  1207. * If NMI wants to wake up CPU0, start CPU0.
  1208. */
  1209. if (wakeup_cpu0())
  1210. start_cpu0();
  1211. }
  1212. }
  1213. static inline void hlt_play_dead(void)
  1214. {
  1215. if (__this_cpu_read(cpu_info.x86) >= 4)
  1216. wbinvd();
  1217. while (1) {
  1218. native_halt();
  1219. /*
  1220. * If NMI wants to wake up CPU0, start CPU0.
  1221. */
  1222. if (wakeup_cpu0())
  1223. start_cpu0();
  1224. }
  1225. }
  1226. void native_play_dead(void)
  1227. {
  1228. play_dead_common();
  1229. tboot_shutdown(TB_SHUTDOWN_WFS);
  1230. mwait_play_dead(); /* Only returns on failure */
  1231. if (cpuidle_play_dead())
  1232. hlt_play_dead();
  1233. }
  1234. #else /* ... !CONFIG_HOTPLUG_CPU */
  1235. int native_cpu_disable(void)
  1236. {
  1237. return -ENOSYS;
  1238. }
  1239. void native_cpu_die(unsigned int cpu)
  1240. {
  1241. /* We said "no" in __cpu_disable */
  1242. BUG();
  1243. }
  1244. void native_play_dead(void)
  1245. {
  1246. BUG();
  1247. }
  1248. #endif