setup-shx3.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527
  1. /*
  2. * SH-X3 Prototype Setup
  3. *
  4. * Copyright (C) 2007 - 2010 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/io.h>
  15. #include <linux/gpio.h>
  16. #include <linux/sh_timer.h>
  17. #include <linux/sh_intc.h>
  18. #include <cpu/shx3.h>
  19. #include <asm/mmzone.h>
  20. /*
  21. * This intentionally only registers SCIF ports 0, 1, and 3. SCIF 2
  22. * INTEVT values overlap with the FPU EXPEVT ones, requiring special
  23. * demuxing in the exception dispatch path.
  24. *
  25. * As this overlap is something that never should have made it in to
  26. * silicon in the first place, we just refuse to deal with the port at
  27. * all rather than adding infrastructure to hack around it.
  28. */
  29. static struct plat_sci_port scif0_platform_data = {
  30. .flags = UPF_BOOT_AUTOCONF,
  31. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  32. .type = PORT_SCIF,
  33. };
  34. static struct resource scif0_resources[] = {
  35. DEFINE_RES_MEM(0xffc30000, 0x100),
  36. DEFINE_RES_IRQ(evt2irq(0x700)),
  37. DEFINE_RES_IRQ(evt2irq(0x720)),
  38. DEFINE_RES_IRQ(evt2irq(0x760)),
  39. DEFINE_RES_IRQ(evt2irq(0x740)),
  40. };
  41. static struct platform_device scif0_device = {
  42. .name = "sh-sci",
  43. .id = 0,
  44. .resource = scif0_resources,
  45. .num_resources = ARRAY_SIZE(scif0_resources),
  46. .dev = {
  47. .platform_data = &scif0_platform_data,
  48. },
  49. };
  50. static struct plat_sci_port scif1_platform_data = {
  51. .flags = UPF_BOOT_AUTOCONF,
  52. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  53. .type = PORT_SCIF,
  54. };
  55. static struct resource scif1_resources[] = {
  56. DEFINE_RES_MEM(0xffc40000, 0x100),
  57. DEFINE_RES_IRQ(evt2irq(0x780)),
  58. DEFINE_RES_IRQ(evt2irq(0x7a0)),
  59. DEFINE_RES_IRQ(evt2irq(0x7e0)),
  60. DEFINE_RES_IRQ(evt2irq(0x7c0)),
  61. };
  62. static struct platform_device scif1_device = {
  63. .name = "sh-sci",
  64. .id = 1,
  65. .resource = scif1_resources,
  66. .num_resources = ARRAY_SIZE(scif1_resources),
  67. .dev = {
  68. .platform_data = &scif1_platform_data,
  69. },
  70. };
  71. static struct plat_sci_port scif2_platform_data = {
  72. .flags = UPF_BOOT_AUTOCONF,
  73. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  74. .type = PORT_SCIF,
  75. };
  76. static struct resource scif2_resources[] = {
  77. DEFINE_RES_MEM(0xffc60000, 0x100),
  78. DEFINE_RES_IRQ(evt2irq(0x880)),
  79. DEFINE_RES_IRQ(evt2irq(0x8a0)),
  80. DEFINE_RES_IRQ(evt2irq(0x8e0)),
  81. DEFINE_RES_IRQ(evt2irq(0x8c0)),
  82. };
  83. static struct platform_device scif2_device = {
  84. .name = "sh-sci",
  85. .id = 2,
  86. .resource = scif2_resources,
  87. .num_resources = ARRAY_SIZE(scif2_resources),
  88. .dev = {
  89. .platform_data = &scif2_platform_data,
  90. },
  91. };
  92. static struct sh_timer_config tmu0_platform_data = {
  93. .channel_offset = 0x04,
  94. .timer_bit = 0,
  95. .clockevent_rating = 200,
  96. };
  97. static struct resource tmu0_resources[] = {
  98. [0] = {
  99. .start = 0xffc10008,
  100. .end = 0xffc10013,
  101. .flags = IORESOURCE_MEM,
  102. },
  103. [1] = {
  104. .start = evt2irq(0x400),
  105. .flags = IORESOURCE_IRQ,
  106. },
  107. };
  108. static struct platform_device tmu0_device = {
  109. .name = "sh_tmu",
  110. .id = 0,
  111. .dev = {
  112. .platform_data = &tmu0_platform_data,
  113. },
  114. .resource = tmu0_resources,
  115. .num_resources = ARRAY_SIZE(tmu0_resources),
  116. };
  117. static struct sh_timer_config tmu1_platform_data = {
  118. .channel_offset = 0x10,
  119. .timer_bit = 1,
  120. .clocksource_rating = 200,
  121. };
  122. static struct resource tmu1_resources[] = {
  123. [0] = {
  124. .start = 0xffc10014,
  125. .end = 0xffc1001f,
  126. .flags = IORESOURCE_MEM,
  127. },
  128. [1] = {
  129. .start = evt2irq(0x420),
  130. .flags = IORESOURCE_IRQ,
  131. },
  132. };
  133. static struct platform_device tmu1_device = {
  134. .name = "sh_tmu",
  135. .id = 1,
  136. .dev = {
  137. .platform_data = &tmu1_platform_data,
  138. },
  139. .resource = tmu1_resources,
  140. .num_resources = ARRAY_SIZE(tmu1_resources),
  141. };
  142. static struct sh_timer_config tmu2_platform_data = {
  143. .channel_offset = 0x1c,
  144. .timer_bit = 2,
  145. };
  146. static struct resource tmu2_resources[] = {
  147. [0] = {
  148. .start = 0xffc10020,
  149. .end = 0xffc1002f,
  150. .flags = IORESOURCE_MEM,
  151. },
  152. [1] = {
  153. .start = evt2irq(0x440),
  154. .flags = IORESOURCE_IRQ,
  155. },
  156. };
  157. static struct platform_device tmu2_device = {
  158. .name = "sh_tmu",
  159. .id = 2,
  160. .dev = {
  161. .platform_data = &tmu2_platform_data,
  162. },
  163. .resource = tmu2_resources,
  164. .num_resources = ARRAY_SIZE(tmu2_resources),
  165. };
  166. static struct sh_timer_config tmu3_platform_data = {
  167. .channel_offset = 0x04,
  168. .timer_bit = 0,
  169. };
  170. static struct resource tmu3_resources[] = {
  171. [0] = {
  172. .start = 0xffc20008,
  173. .end = 0xffc20013,
  174. .flags = IORESOURCE_MEM,
  175. },
  176. [1] = {
  177. .start = evt2irq(0x460),
  178. .flags = IORESOURCE_IRQ,
  179. },
  180. };
  181. static struct platform_device tmu3_device = {
  182. .name = "sh_tmu",
  183. .id = 3,
  184. .dev = {
  185. .platform_data = &tmu3_platform_data,
  186. },
  187. .resource = tmu3_resources,
  188. .num_resources = ARRAY_SIZE(tmu3_resources),
  189. };
  190. static struct sh_timer_config tmu4_platform_data = {
  191. .channel_offset = 0x10,
  192. .timer_bit = 1,
  193. };
  194. static struct resource tmu4_resources[] = {
  195. [0] = {
  196. .start = 0xffc20014,
  197. .end = 0xffc2001f,
  198. .flags = IORESOURCE_MEM,
  199. },
  200. [1] = {
  201. .start = evt2irq(0x480),
  202. .flags = IORESOURCE_IRQ,
  203. },
  204. };
  205. static struct platform_device tmu4_device = {
  206. .name = "sh_tmu",
  207. .id = 4,
  208. .dev = {
  209. .platform_data = &tmu4_platform_data,
  210. },
  211. .resource = tmu4_resources,
  212. .num_resources = ARRAY_SIZE(tmu4_resources),
  213. };
  214. static struct sh_timer_config tmu5_platform_data = {
  215. .channel_offset = 0x1c,
  216. .timer_bit = 2,
  217. };
  218. static struct resource tmu5_resources[] = {
  219. [0] = {
  220. .start = 0xffc20020,
  221. .end = 0xffc2002b,
  222. .flags = IORESOURCE_MEM,
  223. },
  224. [1] = {
  225. .start = evt2irq(0x4a0),
  226. .flags = IORESOURCE_IRQ,
  227. },
  228. };
  229. static struct platform_device tmu5_device = {
  230. .name = "sh_tmu",
  231. .id = 5,
  232. .dev = {
  233. .platform_data = &tmu5_platform_data,
  234. },
  235. .resource = tmu5_resources,
  236. .num_resources = ARRAY_SIZE(tmu5_resources),
  237. };
  238. static struct platform_device *shx3_early_devices[] __initdata = {
  239. &scif0_device,
  240. &scif1_device,
  241. &scif2_device,
  242. &tmu0_device,
  243. &tmu1_device,
  244. &tmu2_device,
  245. &tmu3_device,
  246. &tmu4_device,
  247. &tmu5_device,
  248. };
  249. static int __init shx3_devices_setup(void)
  250. {
  251. return platform_add_devices(shx3_early_devices,
  252. ARRAY_SIZE(shx3_early_devices));
  253. }
  254. arch_initcall(shx3_devices_setup);
  255. void __init plat_early_device_setup(void)
  256. {
  257. early_platform_add_devices(shx3_early_devices,
  258. ARRAY_SIZE(shx3_early_devices));
  259. }
  260. enum {
  261. UNUSED = 0,
  262. /* interrupt sources */
  263. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  264. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  265. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  266. IRL_HHLL, IRL_HHLH, IRL_HHHL,
  267. IRQ0, IRQ1, IRQ2, IRQ3,
  268. HUDII,
  269. TMU0, TMU1, TMU2, TMU3, TMU4, TMU5,
  270. PCII0, PCII1, PCII2, PCII3, PCII4,
  271. PCII5, PCII6, PCII7, PCII8, PCII9,
  272. SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI,
  273. SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI,
  274. SCIF2_ERI, SCIF2_RXI, SCIF2_BRI, SCIF2_TXI,
  275. SCIF3_ERI, SCIF3_RXI, SCIF3_BRI, SCIF3_TXI,
  276. DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2, DMAC0_DMINT3,
  277. DMAC0_DMINT4, DMAC0_DMINT5, DMAC0_DMAE,
  278. DU,
  279. DMAC1_DMINT6, DMAC1_DMINT7, DMAC1_DMINT8, DMAC1_DMINT9,
  280. DMAC1_DMINT10, DMAC1_DMINT11, DMAC1_DMAE,
  281. IIC, VIN0, VIN1, VCORE0, ATAPI,
  282. DTU0, DTU1, DTU2, DTU3,
  283. FE0, FE1,
  284. GPIO0, GPIO1, GPIO2, GPIO3,
  285. PAM, IRM,
  286. INTICI0, INTICI1, INTICI2, INTICI3,
  287. INTICI4, INTICI5, INTICI6, INTICI7,
  288. /* interrupt groups */
  289. IRL, PCII56789, SCIF0, SCIF1, SCIF2, SCIF3,
  290. DMAC0, DMAC1,
  291. };
  292. static struct intc_vect vectors[] __initdata = {
  293. INTC_VECT(HUDII, 0x3e0),
  294. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  295. INTC_VECT(TMU2, 0x440), INTC_VECT(TMU3, 0x460),
  296. INTC_VECT(TMU4, 0x480), INTC_VECT(TMU5, 0x4a0),
  297. INTC_VECT(PCII0, 0x500), INTC_VECT(PCII1, 0x520),
  298. INTC_VECT(PCII2, 0x540), INTC_VECT(PCII3, 0x560),
  299. INTC_VECT(PCII4, 0x580), INTC_VECT(PCII5, 0x5a0),
  300. INTC_VECT(PCII6, 0x5c0), INTC_VECT(PCII7, 0x5e0),
  301. INTC_VECT(PCII8, 0x600), INTC_VECT(PCII9, 0x620),
  302. INTC_VECT(SCIF0_ERI, 0x700), INTC_VECT(SCIF0_RXI, 0x720),
  303. INTC_VECT(SCIF0_BRI, 0x740), INTC_VECT(SCIF0_TXI, 0x760),
  304. INTC_VECT(SCIF1_ERI, 0x780), INTC_VECT(SCIF1_RXI, 0x7a0),
  305. INTC_VECT(SCIF1_BRI, 0x7c0), INTC_VECT(SCIF1_TXI, 0x7e0),
  306. INTC_VECT(SCIF3_ERI, 0x880), INTC_VECT(SCIF3_RXI, 0x8a0),
  307. INTC_VECT(SCIF3_BRI, 0x8c0), INTC_VECT(SCIF3_TXI, 0x8e0),
  308. INTC_VECT(DMAC0_DMINT0, 0x900), INTC_VECT(DMAC0_DMINT1, 0x920),
  309. INTC_VECT(DMAC0_DMINT2, 0x940), INTC_VECT(DMAC0_DMINT3, 0x960),
  310. INTC_VECT(DMAC0_DMINT4, 0x980), INTC_VECT(DMAC0_DMINT5, 0x9a0),
  311. INTC_VECT(DMAC0_DMAE, 0x9c0),
  312. INTC_VECT(DU, 0x9e0),
  313. INTC_VECT(DMAC1_DMINT6, 0xa00), INTC_VECT(DMAC1_DMINT7, 0xa20),
  314. INTC_VECT(DMAC1_DMINT8, 0xa40), INTC_VECT(DMAC1_DMINT9, 0xa60),
  315. INTC_VECT(DMAC1_DMINT10, 0xa80), INTC_VECT(DMAC1_DMINT11, 0xaa0),
  316. INTC_VECT(DMAC1_DMAE, 0xac0),
  317. INTC_VECT(IIC, 0xae0),
  318. INTC_VECT(VIN0, 0xb00), INTC_VECT(VIN1, 0xb20),
  319. INTC_VECT(VCORE0, 0xb00), INTC_VECT(ATAPI, 0xb60),
  320. INTC_VECT(DTU0, 0xc00), INTC_VECT(DTU0, 0xc20),
  321. INTC_VECT(DTU0, 0xc40),
  322. INTC_VECT(DTU1, 0xc60), INTC_VECT(DTU1, 0xc80),
  323. INTC_VECT(DTU1, 0xca0),
  324. INTC_VECT(DTU2, 0xcc0), INTC_VECT(DTU2, 0xce0),
  325. INTC_VECT(DTU2, 0xd00),
  326. INTC_VECT(DTU3, 0xd20), INTC_VECT(DTU3, 0xd40),
  327. INTC_VECT(DTU3, 0xd60),
  328. INTC_VECT(FE0, 0xe00), INTC_VECT(FE1, 0xe20),
  329. INTC_VECT(GPIO0, 0xe40), INTC_VECT(GPIO1, 0xe60),
  330. INTC_VECT(GPIO2, 0xe80), INTC_VECT(GPIO3, 0xea0),
  331. INTC_VECT(PAM, 0xec0), INTC_VECT(IRM, 0xee0),
  332. INTC_VECT(INTICI0, 0xf00), INTC_VECT(INTICI1, 0xf20),
  333. INTC_VECT(INTICI2, 0xf40), INTC_VECT(INTICI3, 0xf60),
  334. INTC_VECT(INTICI4, 0xf80), INTC_VECT(INTICI5, 0xfa0),
  335. INTC_VECT(INTICI6, 0xfc0), INTC_VECT(INTICI7, 0xfe0),
  336. };
  337. static struct intc_group groups[] __initdata = {
  338. INTC_GROUP(IRL, IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  339. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  340. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  341. IRL_HHLL, IRL_HHLH, IRL_HHHL),
  342. INTC_GROUP(PCII56789, PCII5, PCII6, PCII7, PCII8, PCII9),
  343. INTC_GROUP(SCIF0, SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI),
  344. INTC_GROUP(SCIF1, SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI),
  345. INTC_GROUP(SCIF3, SCIF3_ERI, SCIF3_RXI, SCIF3_BRI, SCIF3_TXI),
  346. INTC_GROUP(DMAC0, DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2,
  347. DMAC0_DMINT3, DMAC0_DMINT4, DMAC0_DMINT5, DMAC0_DMAE),
  348. INTC_GROUP(DMAC1, DMAC1_DMINT6, DMAC1_DMINT7, DMAC1_DMINT8,
  349. DMAC1_DMINT9, DMAC1_DMINT10, DMAC1_DMINT11),
  350. };
  351. #define INT2DISTCR0 0xfe4108a0
  352. #define INT2DISTCR1 0xfe4108a4
  353. #define INT2DISTCR2 0xfe4108a8
  354. static struct intc_mask_reg mask_registers[] __initdata = {
  355. { 0xfe410030, 0xfe410050, 32, /* CnINTMSK0 / CnINTMSKCLR0 */
  356. { IRQ0, IRQ1, IRQ2, IRQ3 } },
  357. { 0xfe410040, 0xfe410060, 32, /* CnINTMSK1 / CnINTMSKCLR1 */
  358. { IRL } },
  359. { 0xfe410820, 0xfe410850, 32, /* CnINT2MSK0 / CnINT2MSKCLR0 */
  360. { FE1, FE0, 0, ATAPI, VCORE0, VIN1, VIN0, IIC,
  361. DU, GPIO3, GPIO2, GPIO1, GPIO0, PAM, 0, 0,
  362. 0, 0, 0, 0, 0, 0, 0, 0, /* HUDI bits ignored */
  363. 0, TMU5, TMU4, TMU3, TMU2, TMU1, TMU0, 0, },
  364. INTC_SMP_BALANCING(INT2DISTCR0) },
  365. { 0xfe410830, 0xfe410860, 32, /* CnINT2MSK1 / CnINT2MSKCLR1 */
  366. { 0, 0, 0, 0, DTU3, DTU2, DTU1, DTU0, /* IRM bits ignored */
  367. PCII9, PCII8, PCII7, PCII6, PCII5, PCII4, PCII3, PCII2,
  368. PCII1, PCII0, DMAC1_DMAE, DMAC1_DMINT11,
  369. DMAC1_DMINT10, DMAC1_DMINT9, DMAC1_DMINT8, DMAC1_DMINT7,
  370. DMAC1_DMINT6, DMAC0_DMAE, DMAC0_DMINT5, DMAC0_DMINT4,
  371. DMAC0_DMINT3, DMAC0_DMINT2, DMAC0_DMINT1, DMAC0_DMINT0 },
  372. INTC_SMP_BALANCING(INT2DISTCR1) },
  373. { 0xfe410840, 0xfe410870, 32, /* CnINT2MSK2 / CnINT2MSKCLR2 */
  374. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  375. SCIF3_TXI, SCIF3_BRI, SCIF3_RXI, SCIF3_ERI,
  376. SCIF2_TXI, SCIF2_BRI, SCIF2_RXI, SCIF2_ERI,
  377. SCIF1_TXI, SCIF1_BRI, SCIF1_RXI, SCIF1_ERI,
  378. SCIF0_TXI, SCIF0_BRI, SCIF0_RXI, SCIF0_ERI },
  379. INTC_SMP_BALANCING(INT2DISTCR2) },
  380. };
  381. static struct intc_prio_reg prio_registers[] __initdata = {
  382. { 0xfe410010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  383. { 0xfe410800, 0, 32, 4, /* INT2PRI0 */ { 0, HUDII, TMU5, TMU4,
  384. TMU3, TMU2, TMU1, TMU0 } },
  385. { 0xfe410804, 0, 32, 4, /* INT2PRI1 */ { DTU3, DTU2, DTU1, DTU0,
  386. SCIF3, SCIF2,
  387. SCIF1, SCIF0 } },
  388. { 0xfe410808, 0, 32, 4, /* INT2PRI2 */ { DMAC1, DMAC0,
  389. PCII56789, PCII4,
  390. PCII3, PCII2,
  391. PCII1, PCII0 } },
  392. { 0xfe41080c, 0, 32, 4, /* INT2PRI3 */ { FE1, FE0, ATAPI, VCORE0,
  393. VIN1, VIN0, IIC, DU} },
  394. { 0xfe410810, 0, 32, 4, /* INT2PRI4 */ { 0, 0, PAM, GPIO3,
  395. GPIO2, GPIO1, GPIO0, IRM } },
  396. { 0xfe410090, 0xfe4100a0, 32, 4, /* CnICIPRI / CnICIPRICLR */
  397. { INTICI7, INTICI6, INTICI5, INTICI4,
  398. INTICI3, INTICI2, INTICI1, INTICI0 }, INTC_SMP(4, 4) },
  399. };
  400. static DECLARE_INTC_DESC(intc_desc, "shx3", vectors, groups,
  401. mask_registers, prio_registers, NULL);
  402. /* Support for external interrupt pins in IRQ mode */
  403. static struct intc_vect vectors_irq[] __initdata = {
  404. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  405. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  406. };
  407. static struct intc_sense_reg sense_registers[] __initdata = {
  408. { 0xfe41001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  409. };
  410. static DECLARE_INTC_DESC(intc_desc_irq, "shx3-irq", vectors_irq, groups,
  411. mask_registers, prio_registers, sense_registers);
  412. /* External interrupt pins in IRL mode */
  413. static struct intc_vect vectors_irl[] __initdata = {
  414. INTC_VECT(IRL_LLLL, 0x200), INTC_VECT(IRL_LLLH, 0x220),
  415. INTC_VECT(IRL_LLHL, 0x240), INTC_VECT(IRL_LLHH, 0x260),
  416. INTC_VECT(IRL_LHLL, 0x280), INTC_VECT(IRL_LHLH, 0x2a0),
  417. INTC_VECT(IRL_LHHL, 0x2c0), INTC_VECT(IRL_LHHH, 0x2e0),
  418. INTC_VECT(IRL_HLLL, 0x300), INTC_VECT(IRL_HLLH, 0x320),
  419. INTC_VECT(IRL_HLHL, 0x340), INTC_VECT(IRL_HLHH, 0x360),
  420. INTC_VECT(IRL_HHLL, 0x380), INTC_VECT(IRL_HHLH, 0x3a0),
  421. INTC_VECT(IRL_HHHL, 0x3c0),
  422. };
  423. static DECLARE_INTC_DESC(intc_desc_irl, "shx3-irl", vectors_irl, groups,
  424. mask_registers, prio_registers, NULL);
  425. void __init plat_irq_setup_pins(int mode)
  426. {
  427. int ret = 0;
  428. switch (mode) {
  429. case IRQ_MODE_IRQ:
  430. ret |= gpio_request(GPIO_FN_IRQ3, intc_desc_irq.name);
  431. ret |= gpio_request(GPIO_FN_IRQ2, intc_desc_irq.name);
  432. ret |= gpio_request(GPIO_FN_IRQ1, intc_desc_irq.name);
  433. ret |= gpio_request(GPIO_FN_IRQ0, intc_desc_irq.name);
  434. if (unlikely(ret)) {
  435. pr_err("Failed to set IRQ mode\n");
  436. return;
  437. }
  438. register_intc_controller(&intc_desc_irq);
  439. break;
  440. case IRQ_MODE_IRL3210:
  441. ret |= gpio_request(GPIO_FN_IRL3, intc_desc_irl.name);
  442. ret |= gpio_request(GPIO_FN_IRL2, intc_desc_irl.name);
  443. ret |= gpio_request(GPIO_FN_IRL1, intc_desc_irl.name);
  444. ret |= gpio_request(GPIO_FN_IRL0, intc_desc_irl.name);
  445. if (unlikely(ret)) {
  446. pr_err("Failed to set IRL mode\n");
  447. return;
  448. }
  449. register_intc_controller(&intc_desc_irl);
  450. break;
  451. default:
  452. BUG();
  453. }
  454. }
  455. void __init plat_irq_setup(void)
  456. {
  457. register_intc_controller(&intc_desc);
  458. }
  459. void __init plat_mem_setup(void)
  460. {
  461. unsigned int nid = 1;
  462. /* Register CPU#0 URAM space as Node 1 */
  463. setup_bootmem_node(nid++, 0x145f0000, 0x14610000); /* CPU0 */
  464. #if 0
  465. /* XXX: Not yet.. */
  466. setup_bootmem_node(nid++, 0x14df0000, 0x14e10000); /* CPU1 */
  467. setup_bootmem_node(nid++, 0x155f0000, 0x15610000); /* CPU2 */
  468. setup_bootmem_node(nid++, 0x15df0000, 0x15e10000); /* CPU3 */
  469. #endif
  470. setup_bootmem_node(nid++, 0x16000000, 0x16020000); /* CSM */
  471. }