setup-sh7763.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. /*
  2. * SH7763 Setup
  3. *
  4. * Copyright (C) 2006 Paul Mundt
  5. * Copyright (C) 2007 Yoshihiro Shimoda
  6. * Copyright (C) 2008, 2009 Nobuhiro Iwamatsu
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/sh_timer.h>
  16. #include <linux/sh_intc.h>
  17. #include <linux/io.h>
  18. #include <linux/serial_sci.h>
  19. #include <linux/usb/ohci_pdriver.h>
  20. static struct plat_sci_port scif0_platform_data = {
  21. .flags = UPF_BOOT_AUTOCONF,
  22. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  23. .type = PORT_SCIF,
  24. .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
  25. };
  26. static struct resource scif0_resources[] = {
  27. DEFINE_RES_MEM(0xffe00000, 0x100),
  28. DEFINE_RES_IRQ(evt2irq(0x700)),
  29. };
  30. static struct platform_device scif0_device = {
  31. .name = "sh-sci",
  32. .id = 0,
  33. .resource = scif0_resources,
  34. .num_resources = ARRAY_SIZE(scif0_resources),
  35. .dev = {
  36. .platform_data = &scif0_platform_data,
  37. },
  38. };
  39. static struct plat_sci_port scif1_platform_data = {
  40. .flags = UPF_BOOT_AUTOCONF,
  41. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  42. .type = PORT_SCIF,
  43. .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
  44. };
  45. static struct resource scif1_resources[] = {
  46. DEFINE_RES_MEM(0xffe08000, 0x100),
  47. DEFINE_RES_IRQ(evt2irq(0xb80)),
  48. };
  49. static struct platform_device scif1_device = {
  50. .name = "sh-sci",
  51. .id = 1,
  52. .resource = scif1_resources,
  53. .num_resources = ARRAY_SIZE(scif1_resources),
  54. .dev = {
  55. .platform_data = &scif1_platform_data,
  56. },
  57. };
  58. static struct plat_sci_port scif2_platform_data = {
  59. .flags = UPF_BOOT_AUTOCONF,
  60. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  61. .type = PORT_SCIF,
  62. .regtype = SCIx_SH4_SCIF_FIFODATA_REGTYPE,
  63. };
  64. static struct resource scif2_resources[] = {
  65. DEFINE_RES_MEM(0xffe10000, 0x100),
  66. DEFINE_RES_IRQ(evt2irq(0xf00)),
  67. };
  68. static struct platform_device scif2_device = {
  69. .name = "sh-sci",
  70. .id = 2,
  71. .resource = scif2_resources,
  72. .num_resources = ARRAY_SIZE(scif2_resources),
  73. .dev = {
  74. .platform_data = &scif2_platform_data,
  75. },
  76. };
  77. static struct resource rtc_resources[] = {
  78. [0] = {
  79. .start = 0xffe80000,
  80. .end = 0xffe80000 + 0x58 - 1,
  81. .flags = IORESOURCE_IO,
  82. },
  83. [1] = {
  84. /* Shared Period/Carry/Alarm IRQ */
  85. .start = evt2irq(0x480),
  86. .flags = IORESOURCE_IRQ,
  87. },
  88. };
  89. static struct platform_device rtc_device = {
  90. .name = "sh-rtc",
  91. .id = -1,
  92. .num_resources = ARRAY_SIZE(rtc_resources),
  93. .resource = rtc_resources,
  94. };
  95. static struct resource usb_ohci_resources[] = {
  96. [0] = {
  97. .start = 0xffec8000,
  98. .end = 0xffec80ff,
  99. .flags = IORESOURCE_MEM,
  100. },
  101. [1] = {
  102. .start = evt2irq(0xc60),
  103. .end = evt2irq(0xc60),
  104. .flags = IORESOURCE_IRQ,
  105. },
  106. };
  107. static u64 usb_ohci_dma_mask = 0xffffffffUL;
  108. static struct usb_ohci_pdata usb_ohci_pdata;
  109. static struct platform_device usb_ohci_device = {
  110. .name = "ohci-platform",
  111. .id = -1,
  112. .dev = {
  113. .dma_mask = &usb_ohci_dma_mask,
  114. .coherent_dma_mask = 0xffffffff,
  115. .platform_data = &usb_ohci_pdata,
  116. },
  117. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  118. .resource = usb_ohci_resources,
  119. };
  120. static struct resource usbf_resources[] = {
  121. [0] = {
  122. .start = 0xffec0000,
  123. .end = 0xffec00ff,
  124. .flags = IORESOURCE_MEM,
  125. },
  126. [1] = {
  127. .start = evt2irq(0xc80),
  128. .end = evt2irq(0xc80),
  129. .flags = IORESOURCE_IRQ,
  130. },
  131. };
  132. static struct platform_device usbf_device = {
  133. .name = "sh_udc",
  134. .id = -1,
  135. .dev = {
  136. .dma_mask = NULL,
  137. .coherent_dma_mask = 0xffffffff,
  138. },
  139. .num_resources = ARRAY_SIZE(usbf_resources),
  140. .resource = usbf_resources,
  141. };
  142. static struct sh_timer_config tmu0_platform_data = {
  143. .channel_offset = 0x04,
  144. .timer_bit = 0,
  145. .clockevent_rating = 200,
  146. };
  147. static struct resource tmu0_resources[] = {
  148. [0] = {
  149. .start = 0xffd80008,
  150. .end = 0xffd80013,
  151. .flags = IORESOURCE_MEM,
  152. },
  153. [1] = {
  154. .start = evt2irq(0x580),
  155. .flags = IORESOURCE_IRQ,
  156. },
  157. };
  158. static struct platform_device tmu0_device = {
  159. .name = "sh_tmu",
  160. .id = 0,
  161. .dev = {
  162. .platform_data = &tmu0_platform_data,
  163. },
  164. .resource = tmu0_resources,
  165. .num_resources = ARRAY_SIZE(tmu0_resources),
  166. };
  167. static struct sh_timer_config tmu1_platform_data = {
  168. .channel_offset = 0x10,
  169. .timer_bit = 1,
  170. .clocksource_rating = 200,
  171. };
  172. static struct resource tmu1_resources[] = {
  173. [0] = {
  174. .start = 0xffd80014,
  175. .end = 0xffd8001f,
  176. .flags = IORESOURCE_MEM,
  177. },
  178. [1] = {
  179. .start = evt2irq(0x5a0),
  180. .flags = IORESOURCE_IRQ,
  181. },
  182. };
  183. static struct platform_device tmu1_device = {
  184. .name = "sh_tmu",
  185. .id = 1,
  186. .dev = {
  187. .platform_data = &tmu1_platform_data,
  188. },
  189. .resource = tmu1_resources,
  190. .num_resources = ARRAY_SIZE(tmu1_resources),
  191. };
  192. static struct sh_timer_config tmu2_platform_data = {
  193. .channel_offset = 0x1c,
  194. .timer_bit = 2,
  195. };
  196. static struct resource tmu2_resources[] = {
  197. [0] = {
  198. .start = 0xffd80020,
  199. .end = 0xffd8002f,
  200. .flags = IORESOURCE_MEM,
  201. },
  202. [1] = {
  203. .start = evt2irq(0x5c0),
  204. .flags = IORESOURCE_IRQ,
  205. },
  206. };
  207. static struct platform_device tmu2_device = {
  208. .name = "sh_tmu",
  209. .id = 2,
  210. .dev = {
  211. .platform_data = &tmu2_platform_data,
  212. },
  213. .resource = tmu2_resources,
  214. .num_resources = ARRAY_SIZE(tmu2_resources),
  215. };
  216. static struct sh_timer_config tmu3_platform_data = {
  217. .channel_offset = 0x04,
  218. .timer_bit = 0,
  219. };
  220. static struct resource tmu3_resources[] = {
  221. [0] = {
  222. .start = 0xffd88008,
  223. .end = 0xffd88013,
  224. .flags = IORESOURCE_MEM,
  225. },
  226. [1] = {
  227. .start = evt2irq(0xe00),
  228. .flags = IORESOURCE_IRQ,
  229. },
  230. };
  231. static struct platform_device tmu3_device = {
  232. .name = "sh_tmu",
  233. .id = 3,
  234. .dev = {
  235. .platform_data = &tmu3_platform_data,
  236. },
  237. .resource = tmu3_resources,
  238. .num_resources = ARRAY_SIZE(tmu3_resources),
  239. };
  240. static struct sh_timer_config tmu4_platform_data = {
  241. .channel_offset = 0x10,
  242. .timer_bit = 1,
  243. };
  244. static struct resource tmu4_resources[] = {
  245. [0] = {
  246. .start = 0xffd88014,
  247. .end = 0xffd8801f,
  248. .flags = IORESOURCE_MEM,
  249. },
  250. [1] = {
  251. .start = evt2irq(0xe20),
  252. .flags = IORESOURCE_IRQ,
  253. },
  254. };
  255. static struct platform_device tmu4_device = {
  256. .name = "sh_tmu",
  257. .id = 4,
  258. .dev = {
  259. .platform_data = &tmu4_platform_data,
  260. },
  261. .resource = tmu4_resources,
  262. .num_resources = ARRAY_SIZE(tmu4_resources),
  263. };
  264. static struct sh_timer_config tmu5_platform_data = {
  265. .channel_offset = 0x1c,
  266. .timer_bit = 2,
  267. };
  268. static struct resource tmu5_resources[] = {
  269. [0] = {
  270. .start = 0xffd88020,
  271. .end = 0xffd8802b,
  272. .flags = IORESOURCE_MEM,
  273. },
  274. [1] = {
  275. .start = evt2irq(0xe40),
  276. .flags = IORESOURCE_IRQ,
  277. },
  278. };
  279. static struct platform_device tmu5_device = {
  280. .name = "sh_tmu",
  281. .id = 5,
  282. .dev = {
  283. .platform_data = &tmu5_platform_data,
  284. },
  285. .resource = tmu5_resources,
  286. .num_resources = ARRAY_SIZE(tmu5_resources),
  287. };
  288. static struct platform_device *sh7763_devices[] __initdata = {
  289. &scif0_device,
  290. &scif1_device,
  291. &scif2_device,
  292. &tmu0_device,
  293. &tmu1_device,
  294. &tmu2_device,
  295. &tmu3_device,
  296. &tmu4_device,
  297. &tmu5_device,
  298. &rtc_device,
  299. &usb_ohci_device,
  300. &usbf_device,
  301. };
  302. static int __init sh7763_devices_setup(void)
  303. {
  304. return platform_add_devices(sh7763_devices,
  305. ARRAY_SIZE(sh7763_devices));
  306. }
  307. arch_initcall(sh7763_devices_setup);
  308. static struct platform_device *sh7763_early_devices[] __initdata = {
  309. &scif0_device,
  310. &scif1_device,
  311. &scif2_device,
  312. &tmu0_device,
  313. &tmu1_device,
  314. &tmu2_device,
  315. &tmu3_device,
  316. &tmu4_device,
  317. &tmu5_device,
  318. };
  319. void __init plat_early_device_setup(void)
  320. {
  321. early_platform_add_devices(sh7763_early_devices,
  322. ARRAY_SIZE(sh7763_early_devices));
  323. }
  324. enum {
  325. UNUSED = 0,
  326. /* interrupt sources */
  327. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  328. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  329. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  330. IRL_HHLL, IRL_HHLH, IRL_HHHL,
  331. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  332. RTC, WDT, TMU0, TMU1, TMU2, TMU2_TICPI,
  333. HUDI, LCDC, DMAC, SCIF0, IIC0, IIC1, CMT, GETHER, HAC,
  334. PCISERR, PCIINTA, PCIINTB, PCIINTC, PCIINTD, PCIC5,
  335. STIF0, STIF1, SCIF1, SIOF0, SIOF1, SIOF2,
  336. USBH, USBF, TPU, PCC, MMCIF, SIM,
  337. TMU3, TMU4, TMU5, ADC, SSI0, SSI1, SSI2, SSI3,
  338. SCIF2, GPIO,
  339. /* interrupt groups */
  340. TMU012, TMU345,
  341. };
  342. static struct intc_vect vectors[] __initdata = {
  343. INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
  344. INTC_VECT(RTC, 0x4c0),
  345. INTC_VECT(WDT, 0x560), INTC_VECT(TMU0, 0x580),
  346. INTC_VECT(TMU1, 0x5a0), INTC_VECT(TMU2, 0x5c0),
  347. INTC_VECT(TMU2_TICPI, 0x5e0), INTC_VECT(HUDI, 0x600),
  348. INTC_VECT(LCDC, 0x620),
  349. INTC_VECT(DMAC, 0x640), INTC_VECT(DMAC, 0x660),
  350. INTC_VECT(DMAC, 0x680), INTC_VECT(DMAC, 0x6a0),
  351. INTC_VECT(DMAC, 0x6c0),
  352. INTC_VECT(SCIF0, 0x700), INTC_VECT(SCIF0, 0x720),
  353. INTC_VECT(SCIF0, 0x740), INTC_VECT(SCIF0, 0x760),
  354. INTC_VECT(DMAC, 0x780), INTC_VECT(DMAC, 0x7a0),
  355. INTC_VECT(IIC0, 0x8A0), INTC_VECT(IIC1, 0x8C0),
  356. INTC_VECT(CMT, 0x900), INTC_VECT(GETHER, 0x920),
  357. INTC_VECT(GETHER, 0x940), INTC_VECT(GETHER, 0x960),
  358. INTC_VECT(HAC, 0x980),
  359. INTC_VECT(PCISERR, 0xa00), INTC_VECT(PCIINTA, 0xa20),
  360. INTC_VECT(PCIINTB, 0xa40), INTC_VECT(PCIINTC, 0xa60),
  361. INTC_VECT(PCIINTD, 0xa80), INTC_VECT(PCIC5, 0xaa0),
  362. INTC_VECT(PCIC5, 0xac0), INTC_VECT(PCIC5, 0xae0),
  363. INTC_VECT(PCIC5, 0xb00), INTC_VECT(PCIC5, 0xb20),
  364. INTC_VECT(STIF0, 0xb40), INTC_VECT(STIF1, 0xb60),
  365. INTC_VECT(SCIF1, 0xb80), INTC_VECT(SCIF1, 0xba0),
  366. INTC_VECT(SCIF1, 0xbc0), INTC_VECT(SCIF1, 0xbe0),
  367. INTC_VECT(SIOF0, 0xc00), INTC_VECT(SIOF1, 0xc20),
  368. INTC_VECT(USBH, 0xc60), INTC_VECT(USBF, 0xc80),
  369. INTC_VECT(USBF, 0xca0),
  370. INTC_VECT(TPU, 0xcc0), INTC_VECT(PCC, 0xce0),
  371. INTC_VECT(MMCIF, 0xd00), INTC_VECT(MMCIF, 0xd20),
  372. INTC_VECT(MMCIF, 0xd40), INTC_VECT(MMCIF, 0xd60),
  373. INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
  374. INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
  375. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  376. INTC_VECT(TMU5, 0xe40), INTC_VECT(ADC, 0xe60),
  377. INTC_VECT(SSI0, 0xe80), INTC_VECT(SSI1, 0xea0),
  378. INTC_VECT(SSI2, 0xec0), INTC_VECT(SSI3, 0xee0),
  379. INTC_VECT(SCIF2, 0xf00), INTC_VECT(SCIF2, 0xf20),
  380. INTC_VECT(SCIF2, 0xf40), INTC_VECT(SCIF2, 0xf60),
  381. INTC_VECT(GPIO, 0xf80), INTC_VECT(GPIO, 0xfa0),
  382. INTC_VECT(GPIO, 0xfc0), INTC_VECT(GPIO, 0xfe0),
  383. };
  384. static struct intc_group groups[] __initdata = {
  385. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  386. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  387. };
  388. static struct intc_mask_reg mask_registers[] __initdata = {
  389. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  390. { 0, 0, 0, 0, 0, 0, GPIO, 0,
  391. SSI0, MMCIF, 0, SIOF0, PCIC5, PCIINTD, PCIINTC, PCIINTB,
  392. PCIINTA, PCISERR, HAC, CMT, 0, 0, 0, DMAC,
  393. HUDI, 0, WDT, SCIF1, SCIF0, RTC, TMU345, TMU012 } },
  394. { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
  395. { 0, 0, 0, 0, 0, 0, SCIF2, USBF,
  396. 0, 0, STIF1, STIF0, 0, 0, USBH, GETHER,
  397. PCC, 0, 0, ADC, TPU, SIM, SIOF2, SIOF1,
  398. LCDC, 0, IIC1, IIC0, SSI3, SSI2, SSI1, 0 } },
  399. };
  400. static struct intc_prio_reg prio_registers[] __initdata = {
  401. { 0xffd40000, 0, 32, 8, /* INT2PRI0 */ { TMU0, TMU1,
  402. TMU2, TMU2_TICPI } },
  403. { 0xffd40004, 0, 32, 8, /* INT2PRI1 */ { TMU3, TMU4, TMU5, RTC } },
  404. { 0xffd40008, 0, 32, 8, /* INT2PRI2 */ { SCIF0, SCIF1, WDT } },
  405. { 0xffd4000c, 0, 32, 8, /* INT2PRI3 */ { HUDI, DMAC, ADC } },
  406. { 0xffd40010, 0, 32, 8, /* INT2PRI4 */ { CMT, HAC,
  407. PCISERR, PCIINTA } },
  408. { 0xffd40014, 0, 32, 8, /* INT2PRI5 */ { PCIINTB, PCIINTC,
  409. PCIINTD, PCIC5 } },
  410. { 0xffd40018, 0, 32, 8, /* INT2PRI6 */ { SIOF0, USBF, MMCIF, SSI0 } },
  411. { 0xffd4001c, 0, 32, 8, /* INT2PRI7 */ { SCIF2, GPIO } },
  412. { 0xffd400a0, 0, 32, 8, /* INT2PRI8 */ { SSI3, SSI2, SSI1, 0 } },
  413. { 0xffd400a4, 0, 32, 8, /* INT2PRI9 */ { LCDC, 0, IIC1, IIC0 } },
  414. { 0xffd400a8, 0, 32, 8, /* INT2PRI10 */ { TPU, SIM, SIOF2, SIOF1 } },
  415. { 0xffd400ac, 0, 32, 8, /* INT2PRI11 */ { PCC } },
  416. { 0xffd400b0, 0, 32, 8, /* INT2PRI12 */ { 0, 0, USBH, GETHER } },
  417. { 0xffd400b4, 0, 32, 8, /* INT2PRI13 */ { 0, 0, STIF1, STIF0 } },
  418. };
  419. static DECLARE_INTC_DESC(intc_desc, "sh7763", vectors, groups,
  420. mask_registers, prio_registers, NULL);
  421. /* Support for external interrupt pins in IRQ mode */
  422. static struct intc_vect irq_vectors[] __initdata = {
  423. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  424. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  425. INTC_VECT(IRQ4, 0x340), INTC_VECT(IRQ5, 0x380),
  426. INTC_VECT(IRQ6, 0x3c0), INTC_VECT(IRQ7, 0x200),
  427. };
  428. static struct intc_mask_reg irq_mask_registers[] __initdata = {
  429. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  430. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  431. };
  432. static struct intc_prio_reg irq_prio_registers[] __initdata = {
  433. { 0xffd00010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3,
  434. IRQ4, IRQ5, IRQ6, IRQ7 } },
  435. };
  436. static struct intc_sense_reg irq_sense_registers[] __initdata = {
  437. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  438. IRQ4, IRQ5, IRQ6, IRQ7 } },
  439. };
  440. static struct intc_mask_reg irq_ack_registers[] __initdata = {
  441. { 0xffd00024, 0, 32, /* INTREQ */
  442. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  443. };
  444. static DECLARE_INTC_DESC_ACK(intc_irq_desc, "sh7763-irq", irq_vectors,
  445. NULL, irq_mask_registers, irq_prio_registers,
  446. irq_sense_registers, irq_ack_registers);
  447. /* External interrupt pins in IRL mode */
  448. static struct intc_vect irl_vectors[] __initdata = {
  449. INTC_VECT(IRL_LLLL, 0x200), INTC_VECT(IRL_LLLH, 0x220),
  450. INTC_VECT(IRL_LLHL, 0x240), INTC_VECT(IRL_LLHH, 0x260),
  451. INTC_VECT(IRL_LHLL, 0x280), INTC_VECT(IRL_LHLH, 0x2a0),
  452. INTC_VECT(IRL_LHHL, 0x2c0), INTC_VECT(IRL_LHHH, 0x2e0),
  453. INTC_VECT(IRL_HLLL, 0x300), INTC_VECT(IRL_HLLH, 0x320),
  454. INTC_VECT(IRL_HLHL, 0x340), INTC_VECT(IRL_HLHH, 0x360),
  455. INTC_VECT(IRL_HHLL, 0x380), INTC_VECT(IRL_HHLH, 0x3a0),
  456. INTC_VECT(IRL_HHHL, 0x3c0),
  457. };
  458. static struct intc_mask_reg irl3210_mask_registers[] __initdata = {
  459. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  460. { IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  461. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  462. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  463. IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
  464. };
  465. static struct intc_mask_reg irl7654_mask_registers[] __initdata = {
  466. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  467. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  468. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  469. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  470. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  471. IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
  472. };
  473. static DECLARE_INTC_DESC(intc_irl7654_desc, "sh7763-irl7654", irl_vectors,
  474. NULL, irl7654_mask_registers, NULL, NULL);
  475. static DECLARE_INTC_DESC(intc_irl3210_desc, "sh7763-irl3210", irl_vectors,
  476. NULL, irl3210_mask_registers, NULL, NULL);
  477. #define INTC_ICR0 0xffd00000
  478. #define INTC_INTMSK0 0xffd00044
  479. #define INTC_INTMSK1 0xffd00048
  480. #define INTC_INTMSK2 0xffd40080
  481. #define INTC_INTMSKCLR1 0xffd00068
  482. #define INTC_INTMSKCLR2 0xffd40084
  483. void __init plat_irq_setup(void)
  484. {
  485. /* disable IRQ7-0 */
  486. __raw_writel(0xff000000, INTC_INTMSK0);
  487. /* disable IRL3-0 + IRL7-4 */
  488. __raw_writel(0xc0000000, INTC_INTMSK1);
  489. __raw_writel(0xfffefffe, INTC_INTMSK2);
  490. register_intc_controller(&intc_desc);
  491. }
  492. void __init plat_irq_setup_pins(int mode)
  493. {
  494. switch (mode) {
  495. case IRQ_MODE_IRQ:
  496. /* select IRQ mode for IRL3-0 + IRL7-4 */
  497. __raw_writel(__raw_readl(INTC_ICR0) | 0x00c00000, INTC_ICR0);
  498. register_intc_controller(&intc_irq_desc);
  499. break;
  500. case IRQ_MODE_IRL7654:
  501. /* enable IRL7-4 but don't provide any masking */
  502. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  503. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  504. break;
  505. case IRQ_MODE_IRL3210:
  506. /* enable IRL0-3 but don't provide any masking */
  507. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  508. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  509. break;
  510. case IRQ_MODE_IRL7654_MASK:
  511. /* enable IRL7-4 and mask using cpu intc controller */
  512. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  513. register_intc_controller(&intc_irl7654_desc);
  514. break;
  515. case IRQ_MODE_IRL3210_MASK:
  516. /* enable IRL0-3 and mask using cpu intc controller */
  517. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  518. register_intc_controller(&intc_irl3210_desc);
  519. break;
  520. default:
  521. BUG();
  522. }
  523. }