setup-sh7757.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285
  1. /*
  2. * SH7757 Setup
  3. *
  4. * Copyright (C) 2009, 2011 Renesas Solutions Corp.
  5. *
  6. * based on setup-sh7785.c : Copyright (C) 2007 Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/io.h>
  17. #include <linux/mm.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/sh_timer.h>
  20. #include <linux/sh_dma.h>
  21. #include <linux/sh_intc.h>
  22. #include <linux/usb/ohci_pdriver.h>
  23. #include <cpu/dma-register.h>
  24. #include <cpu/sh7757.h>
  25. static struct plat_sci_port scif2_platform_data = {
  26. .flags = UPF_BOOT_AUTOCONF,
  27. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  28. .type = PORT_SCIF,
  29. };
  30. static struct resource scif2_resources[] = {
  31. DEFINE_RES_MEM(0xfe4b0000, 0x100), /* SCIF2 */
  32. DEFINE_RES_IRQ(evt2irq(0x700)),
  33. };
  34. static struct platform_device scif2_device = {
  35. .name = "sh-sci",
  36. .id = 0,
  37. .resource = scif2_resources,
  38. .num_resources = ARRAY_SIZE(scif2_resources),
  39. .dev = {
  40. .platform_data = &scif2_platform_data,
  41. },
  42. };
  43. static struct plat_sci_port scif3_platform_data = {
  44. .flags = UPF_BOOT_AUTOCONF,
  45. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  46. .type = PORT_SCIF,
  47. };
  48. static struct resource scif3_resources[] = {
  49. DEFINE_RES_MEM(0xfe4c0000, 0x100), /* SCIF3 */
  50. DEFINE_RES_IRQ(evt2irq(0xb80)),
  51. };
  52. static struct platform_device scif3_device = {
  53. .name = "sh-sci",
  54. .id = 1,
  55. .resource = scif3_resources,
  56. .num_resources = ARRAY_SIZE(scif3_resources),
  57. .dev = {
  58. .platform_data = &scif3_platform_data,
  59. },
  60. };
  61. static struct plat_sci_port scif4_platform_data = {
  62. .flags = UPF_BOOT_AUTOCONF,
  63. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  64. .type = PORT_SCIF,
  65. };
  66. static struct resource scif4_resources[] = {
  67. DEFINE_RES_MEM(0xfe4d0000, 0x100), /* SCIF4 */
  68. DEFINE_RES_IRQ(evt2irq(0xf00)),
  69. };
  70. static struct platform_device scif4_device = {
  71. .name = "sh-sci",
  72. .id = 2,
  73. .resource = scif4_resources,
  74. .num_resources = ARRAY_SIZE(scif4_resources),
  75. .dev = {
  76. .platform_data = &scif4_platform_data,
  77. },
  78. };
  79. static struct sh_timer_config tmu0_platform_data = {
  80. .channel_offset = 0x04,
  81. .timer_bit = 0,
  82. .clockevent_rating = 200,
  83. };
  84. static struct resource tmu0_resources[] = {
  85. [0] = {
  86. .start = 0xfe430008,
  87. .end = 0xfe430013,
  88. .flags = IORESOURCE_MEM,
  89. },
  90. [1] = {
  91. .start = evt2irq(0x580),
  92. .flags = IORESOURCE_IRQ,
  93. },
  94. };
  95. static struct platform_device tmu0_device = {
  96. .name = "sh_tmu",
  97. .id = 0,
  98. .dev = {
  99. .platform_data = &tmu0_platform_data,
  100. },
  101. .resource = tmu0_resources,
  102. .num_resources = ARRAY_SIZE(tmu0_resources),
  103. };
  104. static struct sh_timer_config tmu1_platform_data = {
  105. .channel_offset = 0x10,
  106. .timer_bit = 1,
  107. .clocksource_rating = 200,
  108. };
  109. static struct resource tmu1_resources[] = {
  110. [0] = {
  111. .start = 0xfe430014,
  112. .end = 0xfe43001f,
  113. .flags = IORESOURCE_MEM,
  114. },
  115. [1] = {
  116. .start = evt2irq(0x5a0),
  117. .flags = IORESOURCE_IRQ,
  118. },
  119. };
  120. static struct platform_device tmu1_device = {
  121. .name = "sh_tmu",
  122. .id = 1,
  123. .dev = {
  124. .platform_data = &tmu1_platform_data,
  125. },
  126. .resource = tmu1_resources,
  127. .num_resources = ARRAY_SIZE(tmu1_resources),
  128. };
  129. static struct resource spi0_resources[] = {
  130. [0] = {
  131. .start = 0xfe002000,
  132. .end = 0xfe0020ff,
  133. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  134. },
  135. [1] = {
  136. .start = evt2irq(0xcc0),
  137. .flags = IORESOURCE_IRQ,
  138. },
  139. };
  140. /* DMA */
  141. static const struct sh_dmae_slave_config sh7757_dmae0_slaves[] = {
  142. {
  143. .slave_id = SHDMA_SLAVE_SDHI_TX,
  144. .addr = 0x1fe50030,
  145. .chcr = SM_INC | 0x800 | 0x40000000 |
  146. TS_INDEX2VAL(XMIT_SZ_16BIT),
  147. .mid_rid = 0xc5,
  148. },
  149. {
  150. .slave_id = SHDMA_SLAVE_SDHI_RX,
  151. .addr = 0x1fe50030,
  152. .chcr = DM_INC | 0x800 | 0x40000000 |
  153. TS_INDEX2VAL(XMIT_SZ_16BIT),
  154. .mid_rid = 0xc6,
  155. },
  156. {
  157. .slave_id = SHDMA_SLAVE_MMCIF_TX,
  158. .addr = 0x1fcb0034,
  159. .chcr = SM_INC | 0x800 | 0x40000000 |
  160. TS_INDEX2VAL(XMIT_SZ_32BIT),
  161. .mid_rid = 0xd3,
  162. },
  163. {
  164. .slave_id = SHDMA_SLAVE_MMCIF_RX,
  165. .addr = 0x1fcb0034,
  166. .chcr = DM_INC | 0x800 | 0x40000000 |
  167. TS_INDEX2VAL(XMIT_SZ_32BIT),
  168. .mid_rid = 0xd7,
  169. },
  170. };
  171. static const struct sh_dmae_slave_config sh7757_dmae1_slaves[] = {
  172. {
  173. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  174. .addr = 0x1f4b000c,
  175. .chcr = SM_INC | 0x800 | 0x40000000 |
  176. TS_INDEX2VAL(XMIT_SZ_8BIT),
  177. .mid_rid = 0x21,
  178. },
  179. {
  180. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  181. .addr = 0x1f4b0014,
  182. .chcr = DM_INC | 0x800 | 0x40000000 |
  183. TS_INDEX2VAL(XMIT_SZ_8BIT),
  184. .mid_rid = 0x22,
  185. },
  186. {
  187. .slave_id = SHDMA_SLAVE_SCIF3_TX,
  188. .addr = 0x1f4c000c,
  189. .chcr = SM_INC | 0x800 | 0x40000000 |
  190. TS_INDEX2VAL(XMIT_SZ_8BIT),
  191. .mid_rid = 0x29,
  192. },
  193. {
  194. .slave_id = SHDMA_SLAVE_SCIF3_RX,
  195. .addr = 0x1f4c0014,
  196. .chcr = DM_INC | 0x800 | 0x40000000 |
  197. TS_INDEX2VAL(XMIT_SZ_8BIT),
  198. .mid_rid = 0x2a,
  199. },
  200. {
  201. .slave_id = SHDMA_SLAVE_SCIF4_TX,
  202. .addr = 0x1f4d000c,
  203. .chcr = SM_INC | 0x800 | 0x40000000 |
  204. TS_INDEX2VAL(XMIT_SZ_8BIT),
  205. .mid_rid = 0x41,
  206. },
  207. {
  208. .slave_id = SHDMA_SLAVE_SCIF4_RX,
  209. .addr = 0x1f4d0014,
  210. .chcr = DM_INC | 0x800 | 0x40000000 |
  211. TS_INDEX2VAL(XMIT_SZ_8BIT),
  212. .mid_rid = 0x42,
  213. },
  214. {
  215. .slave_id = SHDMA_SLAVE_RSPI_TX,
  216. .addr = 0xfe480004,
  217. .chcr = SM_INC | 0x800 | 0x40000000 |
  218. TS_INDEX2VAL(XMIT_SZ_16BIT),
  219. .mid_rid = 0xc1,
  220. },
  221. {
  222. .slave_id = SHDMA_SLAVE_RSPI_RX,
  223. .addr = 0xfe480004,
  224. .chcr = DM_INC | 0x800 | 0x40000000 |
  225. TS_INDEX2VAL(XMIT_SZ_16BIT),
  226. .mid_rid = 0xc2,
  227. },
  228. };
  229. static const struct sh_dmae_slave_config sh7757_dmae2_slaves[] = {
  230. {
  231. .slave_id = SHDMA_SLAVE_RIIC0_TX,
  232. .addr = 0x1e500012,
  233. .chcr = SM_INC | 0x800 | 0x40000000 |
  234. TS_INDEX2VAL(XMIT_SZ_8BIT),
  235. .mid_rid = 0x21,
  236. },
  237. {
  238. .slave_id = SHDMA_SLAVE_RIIC0_RX,
  239. .addr = 0x1e500013,
  240. .chcr = DM_INC | 0x800 | 0x40000000 |
  241. TS_INDEX2VAL(XMIT_SZ_8BIT),
  242. .mid_rid = 0x22,
  243. },
  244. {
  245. .slave_id = SHDMA_SLAVE_RIIC1_TX,
  246. .addr = 0x1e510012,
  247. .chcr = SM_INC | 0x800 | 0x40000000 |
  248. TS_INDEX2VAL(XMIT_SZ_8BIT),
  249. .mid_rid = 0x29,
  250. },
  251. {
  252. .slave_id = SHDMA_SLAVE_RIIC1_RX,
  253. .addr = 0x1e510013,
  254. .chcr = DM_INC | 0x800 | 0x40000000 |
  255. TS_INDEX2VAL(XMIT_SZ_8BIT),
  256. .mid_rid = 0x2a,
  257. },
  258. {
  259. .slave_id = SHDMA_SLAVE_RIIC2_TX,
  260. .addr = 0x1e520012,
  261. .chcr = SM_INC | 0x800 | 0x40000000 |
  262. TS_INDEX2VAL(XMIT_SZ_8BIT),
  263. .mid_rid = 0xa1,
  264. },
  265. {
  266. .slave_id = SHDMA_SLAVE_RIIC2_RX,
  267. .addr = 0x1e520013,
  268. .chcr = DM_INC | 0x800 | 0x40000000 |
  269. TS_INDEX2VAL(XMIT_SZ_8BIT),
  270. .mid_rid = 0xa2,
  271. },
  272. {
  273. .slave_id = SHDMA_SLAVE_RIIC3_TX,
  274. .addr = 0x1e530012,
  275. .chcr = SM_INC | 0x800 | 0x40000000 |
  276. TS_INDEX2VAL(XMIT_SZ_8BIT),
  277. .mid_rid = 0xa9,
  278. },
  279. {
  280. .slave_id = SHDMA_SLAVE_RIIC3_RX,
  281. .addr = 0x1e530013,
  282. .chcr = DM_INC | 0x800 | 0x40000000 |
  283. TS_INDEX2VAL(XMIT_SZ_8BIT),
  284. .mid_rid = 0xaf,
  285. },
  286. {
  287. .slave_id = SHDMA_SLAVE_RIIC4_TX,
  288. .addr = 0x1e540012,
  289. .chcr = SM_INC | 0x800 | 0x40000000 |
  290. TS_INDEX2VAL(XMIT_SZ_8BIT),
  291. .mid_rid = 0xc5,
  292. },
  293. {
  294. .slave_id = SHDMA_SLAVE_RIIC4_RX,
  295. .addr = 0x1e540013,
  296. .chcr = DM_INC | 0x800 | 0x40000000 |
  297. TS_INDEX2VAL(XMIT_SZ_8BIT),
  298. .mid_rid = 0xc6,
  299. },
  300. };
  301. static const struct sh_dmae_slave_config sh7757_dmae3_slaves[] = {
  302. {
  303. .slave_id = SHDMA_SLAVE_RIIC5_TX,
  304. .addr = 0x1e550012,
  305. .chcr = SM_INC | 0x800 | 0x40000000 |
  306. TS_INDEX2VAL(XMIT_SZ_8BIT),
  307. .mid_rid = 0x21,
  308. },
  309. {
  310. .slave_id = SHDMA_SLAVE_RIIC5_RX,
  311. .addr = 0x1e550013,
  312. .chcr = DM_INC | 0x800 | 0x40000000 |
  313. TS_INDEX2VAL(XMIT_SZ_8BIT),
  314. .mid_rid = 0x22,
  315. },
  316. {
  317. .slave_id = SHDMA_SLAVE_RIIC6_TX,
  318. .addr = 0x1e560012,
  319. .chcr = SM_INC | 0x800 | 0x40000000 |
  320. TS_INDEX2VAL(XMIT_SZ_8BIT),
  321. .mid_rid = 0x29,
  322. },
  323. {
  324. .slave_id = SHDMA_SLAVE_RIIC6_RX,
  325. .addr = 0x1e560013,
  326. .chcr = DM_INC | 0x800 | 0x40000000 |
  327. TS_INDEX2VAL(XMIT_SZ_8BIT),
  328. .mid_rid = 0x2a,
  329. },
  330. {
  331. .slave_id = SHDMA_SLAVE_RIIC7_TX,
  332. .addr = 0x1e570012,
  333. .chcr = SM_INC | 0x800 | 0x40000000 |
  334. TS_INDEX2VAL(XMIT_SZ_8BIT),
  335. .mid_rid = 0x41,
  336. },
  337. {
  338. .slave_id = SHDMA_SLAVE_RIIC7_RX,
  339. .addr = 0x1e570013,
  340. .chcr = DM_INC | 0x800 | 0x40000000 |
  341. TS_INDEX2VAL(XMIT_SZ_8BIT),
  342. .mid_rid = 0x42,
  343. },
  344. {
  345. .slave_id = SHDMA_SLAVE_RIIC8_TX,
  346. .addr = 0x1e580012,
  347. .chcr = SM_INC | 0x800 | 0x40000000 |
  348. TS_INDEX2VAL(XMIT_SZ_8BIT),
  349. .mid_rid = 0x45,
  350. },
  351. {
  352. .slave_id = SHDMA_SLAVE_RIIC8_RX,
  353. .addr = 0x1e580013,
  354. .chcr = DM_INC | 0x800 | 0x40000000 |
  355. TS_INDEX2VAL(XMIT_SZ_8BIT),
  356. .mid_rid = 0x46,
  357. },
  358. {
  359. .slave_id = SHDMA_SLAVE_RIIC9_TX,
  360. .addr = 0x1e590012,
  361. .chcr = SM_INC | 0x800 | 0x40000000 |
  362. TS_INDEX2VAL(XMIT_SZ_8BIT),
  363. .mid_rid = 0x51,
  364. },
  365. {
  366. .slave_id = SHDMA_SLAVE_RIIC9_RX,
  367. .addr = 0x1e590013,
  368. .chcr = DM_INC | 0x800 | 0x40000000 |
  369. TS_INDEX2VAL(XMIT_SZ_8BIT),
  370. .mid_rid = 0x52,
  371. },
  372. };
  373. static const struct sh_dmae_channel sh7757_dmae_channels[] = {
  374. {
  375. .offset = 0,
  376. .dmars = 0,
  377. .dmars_bit = 0,
  378. }, {
  379. .offset = 0x10,
  380. .dmars = 0,
  381. .dmars_bit = 8,
  382. }, {
  383. .offset = 0x20,
  384. .dmars = 4,
  385. .dmars_bit = 0,
  386. }, {
  387. .offset = 0x30,
  388. .dmars = 4,
  389. .dmars_bit = 8,
  390. }, {
  391. .offset = 0x50,
  392. .dmars = 8,
  393. .dmars_bit = 0,
  394. }, {
  395. .offset = 0x60,
  396. .dmars = 8,
  397. .dmars_bit = 8,
  398. }
  399. };
  400. static const unsigned int ts_shift[] = TS_SHIFT;
  401. static struct sh_dmae_pdata dma0_platform_data = {
  402. .slave = sh7757_dmae0_slaves,
  403. .slave_num = ARRAY_SIZE(sh7757_dmae0_slaves),
  404. .channel = sh7757_dmae_channels,
  405. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  406. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  407. .ts_low_mask = CHCR_TS_LOW_MASK,
  408. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  409. .ts_high_mask = CHCR_TS_HIGH_MASK,
  410. .ts_shift = ts_shift,
  411. .ts_shift_num = ARRAY_SIZE(ts_shift),
  412. .dmaor_init = DMAOR_INIT,
  413. };
  414. static struct sh_dmae_pdata dma1_platform_data = {
  415. .slave = sh7757_dmae1_slaves,
  416. .slave_num = ARRAY_SIZE(sh7757_dmae1_slaves),
  417. .channel = sh7757_dmae_channels,
  418. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  419. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  420. .ts_low_mask = CHCR_TS_LOW_MASK,
  421. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  422. .ts_high_mask = CHCR_TS_HIGH_MASK,
  423. .ts_shift = ts_shift,
  424. .ts_shift_num = ARRAY_SIZE(ts_shift),
  425. .dmaor_init = DMAOR_INIT,
  426. };
  427. static struct sh_dmae_pdata dma2_platform_data = {
  428. .slave = sh7757_dmae2_slaves,
  429. .slave_num = ARRAY_SIZE(sh7757_dmae2_slaves),
  430. .channel = sh7757_dmae_channels,
  431. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  432. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  433. .ts_low_mask = CHCR_TS_LOW_MASK,
  434. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  435. .ts_high_mask = CHCR_TS_HIGH_MASK,
  436. .ts_shift = ts_shift,
  437. .ts_shift_num = ARRAY_SIZE(ts_shift),
  438. .dmaor_init = DMAOR_INIT,
  439. };
  440. static struct sh_dmae_pdata dma3_platform_data = {
  441. .slave = sh7757_dmae3_slaves,
  442. .slave_num = ARRAY_SIZE(sh7757_dmae3_slaves),
  443. .channel = sh7757_dmae_channels,
  444. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  445. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  446. .ts_low_mask = CHCR_TS_LOW_MASK,
  447. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  448. .ts_high_mask = CHCR_TS_HIGH_MASK,
  449. .ts_shift = ts_shift,
  450. .ts_shift_num = ARRAY_SIZE(ts_shift),
  451. .dmaor_init = DMAOR_INIT,
  452. };
  453. /* channel 0 to 5 */
  454. static struct resource sh7757_dmae0_resources[] = {
  455. [0] = {
  456. /* Channel registers and DMAOR */
  457. .start = 0xff608020,
  458. .end = 0xff60808f,
  459. .flags = IORESOURCE_MEM,
  460. },
  461. [1] = {
  462. /* DMARSx */
  463. .start = 0xff609000,
  464. .end = 0xff60900b,
  465. .flags = IORESOURCE_MEM,
  466. },
  467. {
  468. .name = "error_irq",
  469. .start = evt2irq(0x640),
  470. .end = evt2irq(0x640),
  471. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  472. },
  473. };
  474. /* channel 6 to 11 */
  475. static struct resource sh7757_dmae1_resources[] = {
  476. [0] = {
  477. /* Channel registers and DMAOR */
  478. .start = 0xff618020,
  479. .end = 0xff61808f,
  480. .flags = IORESOURCE_MEM,
  481. },
  482. [1] = {
  483. /* DMARSx */
  484. .start = 0xff619000,
  485. .end = 0xff61900b,
  486. .flags = IORESOURCE_MEM,
  487. },
  488. {
  489. .name = "error_irq",
  490. .start = evt2irq(0x640),
  491. .end = evt2irq(0x640),
  492. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  493. },
  494. {
  495. /* IRQ for channels 4 */
  496. .start = evt2irq(0x7c0),
  497. .end = evt2irq(0x7c0),
  498. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  499. },
  500. {
  501. /* IRQ for channels 5 */
  502. .start = evt2irq(0x7c0),
  503. .end = evt2irq(0x7c0),
  504. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  505. },
  506. {
  507. /* IRQ for channels 6 */
  508. .start = evt2irq(0xd00),
  509. .end = evt2irq(0xd00),
  510. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  511. },
  512. {
  513. /* IRQ for channels 7 */
  514. .start = evt2irq(0xd00),
  515. .end = evt2irq(0xd00),
  516. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  517. },
  518. {
  519. /* IRQ for channels 8 */
  520. .start = evt2irq(0xd00),
  521. .end = evt2irq(0xd00),
  522. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  523. },
  524. {
  525. /* IRQ for channels 9 */
  526. .start = evt2irq(0xd00),
  527. .end = evt2irq(0xd00),
  528. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  529. },
  530. {
  531. /* IRQ for channels 10 */
  532. .start = evt2irq(0xd00),
  533. .end = evt2irq(0xd00),
  534. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  535. },
  536. {
  537. /* IRQ for channels 11 */
  538. .start = evt2irq(0xd00),
  539. .end = evt2irq(0xd00),
  540. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  541. },
  542. };
  543. /* channel 12 to 17 */
  544. static struct resource sh7757_dmae2_resources[] = {
  545. [0] = {
  546. /* Channel registers and DMAOR */
  547. .start = 0xff708020,
  548. .end = 0xff70808f,
  549. .flags = IORESOURCE_MEM,
  550. },
  551. [1] = {
  552. /* DMARSx */
  553. .start = 0xff709000,
  554. .end = 0xff70900b,
  555. .flags = IORESOURCE_MEM,
  556. },
  557. {
  558. .name = "error_irq",
  559. .start = evt2irq(0x2a60),
  560. .end = evt2irq(0x2a60),
  561. .flags = IORESOURCE_IRQ,
  562. },
  563. {
  564. /* IRQ for channels 12 to 16 */
  565. .start = evt2irq(0x2400),
  566. .end = evt2irq(0x2480),
  567. .flags = IORESOURCE_IRQ,
  568. },
  569. {
  570. /* IRQ for channel 17 */
  571. .start = evt2irq(0x24e0),
  572. .end = evt2irq(0x24e0),
  573. .flags = IORESOURCE_IRQ,
  574. },
  575. };
  576. /* channel 18 to 23 */
  577. static struct resource sh7757_dmae3_resources[] = {
  578. [0] = {
  579. /* Channel registers and DMAOR */
  580. .start = 0xff718020,
  581. .end = 0xff71808f,
  582. .flags = IORESOURCE_MEM,
  583. },
  584. [1] = {
  585. /* DMARSx */
  586. .start = 0xff719000,
  587. .end = 0xff71900b,
  588. .flags = IORESOURCE_MEM,
  589. },
  590. {
  591. .name = "error_irq",
  592. .start = evt2irq(0x2a80),
  593. .end = evt2irq(0x2a80),
  594. .flags = IORESOURCE_IRQ,
  595. },
  596. {
  597. /* IRQ for channels 18 to 22 */
  598. .start = evt2irq(0x2500),
  599. .end = evt2irq(0x2580),
  600. .flags = IORESOURCE_IRQ,
  601. },
  602. {
  603. /* IRQ for channel 23 */
  604. .start = evt2irq(0x2600),
  605. .end = evt2irq(0x2600),
  606. .flags = IORESOURCE_IRQ,
  607. },
  608. };
  609. static struct platform_device dma0_device = {
  610. .name = "sh-dma-engine",
  611. .id = 0,
  612. .resource = sh7757_dmae0_resources,
  613. .num_resources = ARRAY_SIZE(sh7757_dmae0_resources),
  614. .dev = {
  615. .platform_data = &dma0_platform_data,
  616. },
  617. };
  618. static struct platform_device dma1_device = {
  619. .name = "sh-dma-engine",
  620. .id = 1,
  621. .resource = sh7757_dmae1_resources,
  622. .num_resources = ARRAY_SIZE(sh7757_dmae1_resources),
  623. .dev = {
  624. .platform_data = &dma1_platform_data,
  625. },
  626. };
  627. static struct platform_device dma2_device = {
  628. .name = "sh-dma-engine",
  629. .id = 2,
  630. .resource = sh7757_dmae2_resources,
  631. .num_resources = ARRAY_SIZE(sh7757_dmae2_resources),
  632. .dev = {
  633. .platform_data = &dma2_platform_data,
  634. },
  635. };
  636. static struct platform_device dma3_device = {
  637. .name = "sh-dma-engine",
  638. .id = 3,
  639. .resource = sh7757_dmae3_resources,
  640. .num_resources = ARRAY_SIZE(sh7757_dmae3_resources),
  641. .dev = {
  642. .platform_data = &dma3_platform_data,
  643. },
  644. };
  645. static struct platform_device spi0_device = {
  646. .name = "sh_spi",
  647. .id = 0,
  648. .dev = {
  649. .dma_mask = NULL,
  650. .coherent_dma_mask = 0xffffffff,
  651. },
  652. .num_resources = ARRAY_SIZE(spi0_resources),
  653. .resource = spi0_resources,
  654. };
  655. static struct resource spi1_resources[] = {
  656. {
  657. .start = 0xffd8ee70,
  658. .end = 0xffd8eeff,
  659. .flags = IORESOURCE_MEM | IORESOURCE_MEM_8BIT,
  660. },
  661. {
  662. .start = evt2irq(0x8c0),
  663. .flags = IORESOURCE_IRQ,
  664. },
  665. };
  666. static struct platform_device spi1_device = {
  667. .name = "sh_spi",
  668. .id = 1,
  669. .num_resources = ARRAY_SIZE(spi1_resources),
  670. .resource = spi1_resources,
  671. };
  672. static struct resource rspi_resources[] = {
  673. {
  674. .start = 0xfe480000,
  675. .end = 0xfe4800ff,
  676. .flags = IORESOURCE_MEM,
  677. },
  678. {
  679. .start = evt2irq(0x1d80),
  680. .flags = IORESOURCE_IRQ,
  681. },
  682. };
  683. static struct platform_device rspi_device = {
  684. .name = "rspi",
  685. .id = 2,
  686. .num_resources = ARRAY_SIZE(rspi_resources),
  687. .resource = rspi_resources,
  688. };
  689. static struct resource usb_ehci_resources[] = {
  690. [0] = {
  691. .start = 0xfe4f1000,
  692. .end = 0xfe4f10ff,
  693. .flags = IORESOURCE_MEM,
  694. },
  695. [1] = {
  696. .start = evt2irq(0x920),
  697. .end = evt2irq(0x920),
  698. .flags = IORESOURCE_IRQ,
  699. },
  700. };
  701. static struct platform_device usb_ehci_device = {
  702. .name = "sh_ehci",
  703. .id = -1,
  704. .dev = {
  705. .dma_mask = &usb_ehci_device.dev.coherent_dma_mask,
  706. .coherent_dma_mask = DMA_BIT_MASK(32),
  707. },
  708. .num_resources = ARRAY_SIZE(usb_ehci_resources),
  709. .resource = usb_ehci_resources,
  710. };
  711. static struct resource usb_ohci_resources[] = {
  712. [0] = {
  713. .start = 0xfe4f1800,
  714. .end = 0xfe4f18ff,
  715. .flags = IORESOURCE_MEM,
  716. },
  717. [1] = {
  718. .start = evt2irq(0x920),
  719. .end = evt2irq(0x920),
  720. .flags = IORESOURCE_IRQ,
  721. },
  722. };
  723. static struct usb_ohci_pdata usb_ohci_pdata;
  724. static struct platform_device usb_ohci_device = {
  725. .name = "ohci-platform",
  726. .id = -1,
  727. .dev = {
  728. .dma_mask = &usb_ohci_device.dev.coherent_dma_mask,
  729. .coherent_dma_mask = DMA_BIT_MASK(32),
  730. .platform_data = &usb_ohci_pdata,
  731. },
  732. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  733. .resource = usb_ohci_resources,
  734. };
  735. static struct platform_device *sh7757_devices[] __initdata = {
  736. &scif2_device,
  737. &scif3_device,
  738. &scif4_device,
  739. &tmu0_device,
  740. &tmu1_device,
  741. &dma0_device,
  742. &dma1_device,
  743. &dma2_device,
  744. &dma3_device,
  745. &spi0_device,
  746. &spi1_device,
  747. &rspi_device,
  748. &usb_ehci_device,
  749. &usb_ohci_device,
  750. };
  751. static int __init sh7757_devices_setup(void)
  752. {
  753. return platform_add_devices(sh7757_devices,
  754. ARRAY_SIZE(sh7757_devices));
  755. }
  756. arch_initcall(sh7757_devices_setup);
  757. static struct platform_device *sh7757_early_devices[] __initdata = {
  758. &scif2_device,
  759. &scif3_device,
  760. &scif4_device,
  761. &tmu0_device,
  762. &tmu1_device,
  763. };
  764. void __init plat_early_device_setup(void)
  765. {
  766. early_platform_add_devices(sh7757_early_devices,
  767. ARRAY_SIZE(sh7757_early_devices));
  768. }
  769. enum {
  770. UNUSED = 0,
  771. /* interrupt sources */
  772. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  773. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  774. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  775. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  776. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  777. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  778. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  779. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  780. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  781. SDHI, DVC,
  782. IRQ8, IRQ9, IRQ11, IRQ10, IRQ12, IRQ13, IRQ14, IRQ15,
  783. TMU0, TMU1, TMU2, TMU2_TICPI, TMU3, TMU4, TMU5,
  784. HUDI,
  785. ARC4,
  786. DMAC0_5, DMAC6_7, DMAC8_11,
  787. SCIF0, SCIF1, SCIF2, SCIF3, SCIF4,
  788. USB0, USB1,
  789. JMC,
  790. SPI0, SPI1,
  791. TMR01, TMR23, TMR45,
  792. FRT,
  793. LPC, LPC5, LPC6, LPC7, LPC8,
  794. PECI0, PECI1, PECI2, PECI3, PECI4, PECI5,
  795. ETHERC,
  796. ADC0, ADC1,
  797. SIM,
  798. IIC0_0, IIC0_1, IIC0_2, IIC0_3,
  799. IIC1_0, IIC1_1, IIC1_2, IIC1_3,
  800. IIC2_0, IIC2_1, IIC2_2, IIC2_3,
  801. IIC3_0, IIC3_1, IIC3_2, IIC3_3,
  802. IIC4_0, IIC4_1, IIC4_2, IIC4_3,
  803. IIC5_0, IIC5_1, IIC5_2, IIC5_3,
  804. IIC6_0, IIC6_1, IIC6_2, IIC6_3,
  805. IIC7_0, IIC7_1, IIC7_2, IIC7_3,
  806. IIC8_0, IIC8_1, IIC8_2, IIC8_3,
  807. IIC9_0, IIC9_1, IIC9_2, IIC9_3,
  808. ONFICTL,
  809. MMC1, MMC2,
  810. ECCU,
  811. PCIC,
  812. G200,
  813. RSPI,
  814. SGPIO,
  815. DMINT12, DMINT13, DMINT14, DMINT15, DMINT16, DMINT17, DMINT18, DMINT19,
  816. DMINT20, DMINT21, DMINT22, DMINT23,
  817. DDRECC,
  818. TSIP,
  819. PCIE_BRIDGE,
  820. WDT0B, WDT1B, WDT2B, WDT3B, WDT4B, WDT5B, WDT6B, WDT7B, WDT8B,
  821. GETHER0, GETHER1, GETHER2,
  822. PBIA, PBIB, PBIC,
  823. DMAE2, DMAE3,
  824. SERMUX2, SERMUX3,
  825. /* interrupt groups */
  826. TMU012, TMU345,
  827. };
  828. static struct intc_vect vectors[] __initdata = {
  829. INTC_VECT(SDHI, 0x480), INTC_VECT(SDHI, 0x04a0),
  830. INTC_VECT(SDHI, 0x4c0),
  831. INTC_VECT(DVC, 0x4e0),
  832. INTC_VECT(IRQ8, 0x500), INTC_VECT(IRQ9, 0x520),
  833. INTC_VECT(IRQ10, 0x540),
  834. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  835. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  836. INTC_VECT(HUDI, 0x600),
  837. INTC_VECT(ARC4, 0x620),
  838. INTC_VECT(DMAC0_5, 0x640), INTC_VECT(DMAC0_5, 0x660),
  839. INTC_VECT(DMAC0_5, 0x680), INTC_VECT(DMAC0_5, 0x6a0),
  840. INTC_VECT(DMAC0_5, 0x6c0),
  841. INTC_VECT(IRQ11, 0x6e0),
  842. INTC_VECT(SCIF2, 0x700), INTC_VECT(SCIF2, 0x720),
  843. INTC_VECT(SCIF2, 0x740), INTC_VECT(SCIF2, 0x760),
  844. INTC_VECT(DMAC0_5, 0x780), INTC_VECT(DMAC0_5, 0x7a0),
  845. INTC_VECT(DMAC6_7, 0x7c0), INTC_VECT(DMAC6_7, 0x7e0),
  846. INTC_VECT(USB0, 0x840),
  847. INTC_VECT(IRQ12, 0x880),
  848. INTC_VECT(JMC, 0x8a0),
  849. INTC_VECT(SPI1, 0x8c0),
  850. INTC_VECT(IRQ13, 0x8e0), INTC_VECT(IRQ14, 0x900),
  851. INTC_VECT(USB1, 0x920),
  852. INTC_VECT(TMR01, 0xa00), INTC_VECT(TMR23, 0xa20),
  853. INTC_VECT(TMR45, 0xa40),
  854. INTC_VECT(FRT, 0xa80),
  855. INTC_VECT(LPC, 0xaa0), INTC_VECT(LPC, 0xac0),
  856. INTC_VECT(LPC, 0xae0), INTC_VECT(LPC, 0xb00),
  857. INTC_VECT(LPC, 0xb20),
  858. INTC_VECT(SCIF0, 0xb40), INTC_VECT(SCIF1, 0xb60),
  859. INTC_VECT(SCIF3, 0xb80), INTC_VECT(SCIF3, 0xba0),
  860. INTC_VECT(SCIF3, 0xbc0), INTC_VECT(SCIF3, 0xbe0),
  861. INTC_VECT(PECI0, 0xc00), INTC_VECT(PECI1, 0xc20),
  862. INTC_VECT(PECI2, 0xc40),
  863. INTC_VECT(IRQ15, 0xc60),
  864. INTC_VECT(ETHERC, 0xc80), INTC_VECT(ETHERC, 0xca0),
  865. INTC_VECT(SPI0, 0xcc0),
  866. INTC_VECT(ADC1, 0xce0),
  867. INTC_VECT(DMAC8_11, 0xd00), INTC_VECT(DMAC8_11, 0xd20),
  868. INTC_VECT(DMAC8_11, 0xd40), INTC_VECT(DMAC8_11, 0xd60),
  869. INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
  870. INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
  871. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  872. INTC_VECT(TMU5, 0xe40),
  873. INTC_VECT(ADC0, 0xe60),
  874. INTC_VECT(SCIF4, 0xf00), INTC_VECT(SCIF4, 0xf20),
  875. INTC_VECT(SCIF4, 0xf40), INTC_VECT(SCIF4, 0xf60),
  876. INTC_VECT(IIC0_0, 0x1400), INTC_VECT(IIC0_1, 0x1420),
  877. INTC_VECT(IIC0_2, 0x1440), INTC_VECT(IIC0_3, 0x1460),
  878. INTC_VECT(IIC1_0, 0x1480), INTC_VECT(IIC1_1, 0x14e0),
  879. INTC_VECT(IIC1_2, 0x1500), INTC_VECT(IIC1_3, 0x1520),
  880. INTC_VECT(IIC2_0, 0x1540), INTC_VECT(IIC2_1, 0x1560),
  881. INTC_VECT(IIC2_2, 0x1580), INTC_VECT(IIC2_3, 0x1600),
  882. INTC_VECT(IIC3_0, 0x1620), INTC_VECT(IIC3_1, 0x1640),
  883. INTC_VECT(IIC3_2, 0x16e0), INTC_VECT(IIC3_3, 0x1700),
  884. INTC_VECT(IIC4_0, 0x17c0), INTC_VECT(IIC4_1, 0x1800),
  885. INTC_VECT(IIC4_2, 0x1820), INTC_VECT(IIC4_3, 0x1840),
  886. INTC_VECT(IIC5_0, 0x1860), INTC_VECT(IIC5_1, 0x1880),
  887. INTC_VECT(IIC5_2, 0x18a0), INTC_VECT(IIC5_3, 0x18c0),
  888. INTC_VECT(IIC6_0, 0x18e0), INTC_VECT(IIC6_1, 0x1900),
  889. INTC_VECT(IIC6_2, 0x1920),
  890. INTC_VECT(ONFICTL, 0x1960),
  891. INTC_VECT(IIC6_3, 0x1980),
  892. INTC_VECT(IIC7_0, 0x19a0), INTC_VECT(IIC7_1, 0x1a00),
  893. INTC_VECT(IIC7_2, 0x1a20), INTC_VECT(IIC7_3, 0x1a40),
  894. INTC_VECT(IIC8_0, 0x1a60), INTC_VECT(IIC8_1, 0x1a80),
  895. INTC_VECT(IIC8_2, 0x1aa0), INTC_VECT(IIC8_3, 0x1b40),
  896. INTC_VECT(IIC9_0, 0x1b60), INTC_VECT(IIC9_1, 0x1b80),
  897. INTC_VECT(IIC9_2, 0x1c00), INTC_VECT(IIC9_3, 0x1c20),
  898. INTC_VECT(MMC1, 0x1c60), INTC_VECT(MMC2, 0x1c80),
  899. INTC_VECT(ECCU, 0x1cc0),
  900. INTC_VECT(PCIC, 0x1ce0),
  901. INTC_VECT(G200, 0x1d00),
  902. INTC_VECT(RSPI, 0x1d80), INTC_VECT(RSPI, 0x1da0),
  903. INTC_VECT(RSPI, 0x1dc0), INTC_VECT(RSPI, 0x1de0),
  904. INTC_VECT(PECI3, 0x1ec0), INTC_VECT(PECI4, 0x1ee0),
  905. INTC_VECT(PECI5, 0x1f00),
  906. INTC_VECT(SGPIO, 0x1f80), INTC_VECT(SGPIO, 0x1fa0),
  907. INTC_VECT(SGPIO, 0x1fc0),
  908. INTC_VECT(DMINT12, 0x2400), INTC_VECT(DMINT13, 0x2420),
  909. INTC_VECT(DMINT14, 0x2440), INTC_VECT(DMINT15, 0x2460),
  910. INTC_VECT(DMINT16, 0x2480), INTC_VECT(DMINT17, 0x24e0),
  911. INTC_VECT(DMINT18, 0x2500), INTC_VECT(DMINT19, 0x2520),
  912. INTC_VECT(DMINT20, 0x2540), INTC_VECT(DMINT21, 0x2560),
  913. INTC_VECT(DMINT22, 0x2580), INTC_VECT(DMINT23, 0x2600),
  914. INTC_VECT(DDRECC, 0x2620),
  915. INTC_VECT(TSIP, 0x2640),
  916. INTC_VECT(PCIE_BRIDGE, 0x27c0),
  917. INTC_VECT(WDT0B, 0x2800), INTC_VECT(WDT1B, 0x2820),
  918. INTC_VECT(WDT2B, 0x2840), INTC_VECT(WDT3B, 0x2860),
  919. INTC_VECT(WDT4B, 0x2880), INTC_VECT(WDT5B, 0x28a0),
  920. INTC_VECT(WDT6B, 0x28c0), INTC_VECT(WDT7B, 0x28e0),
  921. INTC_VECT(WDT8B, 0x2900),
  922. INTC_VECT(GETHER0, 0x2960), INTC_VECT(GETHER1, 0x2980),
  923. INTC_VECT(GETHER2, 0x29a0),
  924. INTC_VECT(PBIA, 0x2a00), INTC_VECT(PBIB, 0x2a20),
  925. INTC_VECT(PBIC, 0x2a40),
  926. INTC_VECT(DMAE2, 0x2a60), INTC_VECT(DMAE3, 0x2a80),
  927. INTC_VECT(SERMUX2, 0x2aa0), INTC_VECT(SERMUX3, 0x2b40),
  928. INTC_VECT(LPC5, 0x2b60), INTC_VECT(LPC6, 0x2b80),
  929. INTC_VECT(LPC7, 0x2c00), INTC_VECT(LPC8, 0x2c20),
  930. };
  931. static struct intc_group groups[] __initdata = {
  932. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  933. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  934. };
  935. static struct intc_mask_reg mask_registers[] __initdata = {
  936. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  937. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  938. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  939. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  940. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  941. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  942. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  943. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  944. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  945. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  946. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  947. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  948. { 0, 0, 0, 0, 0, 0, 0, 0,
  949. 0, DMAC8_11, 0, PECI0, LPC, FRT, 0, TMR45,
  950. TMR23, TMR01, 0, 0, 0, 0, 0, DMAC0_5,
  951. HUDI, 0, 0, SCIF3, SCIF2, SDHI, TMU345, TMU012
  952. } },
  953. { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
  954. { IRQ15, IRQ14, IRQ13, IRQ12, IRQ11, IRQ10, SCIF4, ETHERC,
  955. IRQ9, IRQ8, SCIF1, SCIF0, USB0, 0, 0, USB1,
  956. ADC1, 0, DMAC6_7, ADC0, SPI0, SIM, PECI2, PECI1,
  957. ARC4, 0, SPI1, JMC, 0, 0, 0, DVC
  958. } },
  959. { 0xffd10038, 0xffd1003c, 32, /* INT2MSKR2 / INT2MSKCR2 */
  960. { IIC4_1, IIC4_2, IIC5_0, ONFICTL, 0, 0, SGPIO, 0,
  961. 0, G200, 0, IIC9_2, IIC8_2, IIC8_1, IIC8_0, IIC7_3,
  962. IIC7_2, IIC7_1, IIC6_3, IIC0_0, IIC0_1, IIC0_2, IIC0_3, IIC3_1,
  963. IIC2_3, 0, IIC2_1, IIC9_1, IIC3_3, IIC1_0, 0, IIC2_2
  964. } },
  965. { 0xffd100d0, 0xffd100d4, 32, /* INT2MSKR3 / INT2MSKCR3 */
  966. { MMC1, IIC6_1, IIC6_0, IIC5_1, IIC3_2, IIC2_0, PECI5, MMC2,
  967. IIC1_3, IIC1_2, IIC9_0, IIC8_3, IIC4_3, IIC7_0, 0, IIC6_2,
  968. PCIC, 0, IIC4_0, 0, ECCU, RSPI, 0, IIC9_3,
  969. IIC3_0, 0, IIC5_3, IIC5_2, 0, 0, 0, IIC1_1
  970. } },
  971. { 0xffd20038, 0xffd2003c, 32, /* INT2MSKR4 / INT2MSKCR4 */
  972. { WDT0B, WDT1B, WDT3B, GETHER0, 0, 0, 0, 0,
  973. 0, 0, 0, LPC7, SERMUX2, DMAE3, DMAE2, PBIC,
  974. PBIB, PBIA, GETHER1, DMINT12, DMINT13, DMINT14, DMINT15, TSIP,
  975. DMINT23, 0, DMINT21, LPC6, 0, DMINT16, 0, DMINT22
  976. } },
  977. { 0xffd200d0, 0xffd200d4, 32, /* INT2MSKR5 / INT2MSKCR5 */
  978. { 0, WDT8B, WDT7B, WDT4B, 0, DMINT20, 0, 0,
  979. DMINT19, DMINT18, LPC5, SERMUX3, WDT2B, GETHER2, 0, 0,
  980. 0, 0, PCIE_BRIDGE, 0, 0, 0, 0, LPC8,
  981. DDRECC, 0, WDT6B, WDT5B, 0, 0, 0, DMINT17
  982. } },
  983. };
  984. #define INTPRI 0xffd00010
  985. #define INT2PRI0 0xffd40000
  986. #define INT2PRI1 0xffd40004
  987. #define INT2PRI2 0xffd40008
  988. #define INT2PRI3 0xffd4000c
  989. #define INT2PRI4 0xffd40010
  990. #define INT2PRI5 0xffd40014
  991. #define INT2PRI6 0xffd40018
  992. #define INT2PRI7 0xffd4001c
  993. #define INT2PRI8 0xffd400a0
  994. #define INT2PRI9 0xffd400a4
  995. #define INT2PRI10 0xffd400a8
  996. #define INT2PRI11 0xffd400ac
  997. #define INT2PRI12 0xffd400b0
  998. #define INT2PRI13 0xffd400b4
  999. #define INT2PRI14 0xffd400b8
  1000. #define INT2PRI15 0xffd400bc
  1001. #define INT2PRI16 0xffd10000
  1002. #define INT2PRI17 0xffd10004
  1003. #define INT2PRI18 0xffd10008
  1004. #define INT2PRI19 0xffd1000c
  1005. #define INT2PRI20 0xffd10010
  1006. #define INT2PRI21 0xffd10014
  1007. #define INT2PRI22 0xffd10018
  1008. #define INT2PRI23 0xffd1001c
  1009. #define INT2PRI24 0xffd100a0
  1010. #define INT2PRI25 0xffd100a4
  1011. #define INT2PRI26 0xffd100a8
  1012. #define INT2PRI27 0xffd100ac
  1013. #define INT2PRI28 0xffd100b0
  1014. #define INT2PRI29 0xffd100b4
  1015. #define INT2PRI30 0xffd100b8
  1016. #define INT2PRI31 0xffd100bc
  1017. #define INT2PRI32 0xffd20000
  1018. #define INT2PRI33 0xffd20004
  1019. #define INT2PRI34 0xffd20008
  1020. #define INT2PRI35 0xffd2000c
  1021. #define INT2PRI36 0xffd20010
  1022. #define INT2PRI37 0xffd20014
  1023. #define INT2PRI38 0xffd20018
  1024. #define INT2PRI39 0xffd2001c
  1025. #define INT2PRI40 0xffd200a0
  1026. #define INT2PRI41 0xffd200a4
  1027. #define INT2PRI42 0xffd200a8
  1028. #define INT2PRI43 0xffd200ac
  1029. #define INT2PRI44 0xffd200b0
  1030. #define INT2PRI45 0xffd200b4
  1031. #define INT2PRI46 0xffd200b8
  1032. #define INT2PRI47 0xffd200bc
  1033. static struct intc_prio_reg prio_registers[] __initdata = {
  1034. { INTPRI, 0, 32, 4, { IRQ0, IRQ1, IRQ2, IRQ3,
  1035. IRQ4, IRQ5, IRQ6, IRQ7 } },
  1036. { INT2PRI0, 0, 32, 8, { TMU0, TMU1, TMU2, TMU2_TICPI } },
  1037. { INT2PRI1, 0, 32, 8, { TMU3, TMU4, TMU5, SDHI } },
  1038. { INT2PRI2, 0, 32, 8, { SCIF2, SCIF3, 0, IRQ8 } },
  1039. { INT2PRI3, 0, 32, 8, { HUDI, DMAC0_5, ADC0, IRQ9 } },
  1040. { INT2PRI4, 0, 32, 8, { IRQ10, 0, TMR01, TMR23 } },
  1041. { INT2PRI5, 0, 32, 8, { TMR45, 0, FRT, LPC } },
  1042. { INT2PRI6, 0, 32, 8, { PECI0, ETHERC, DMAC8_11, 0 } },
  1043. { INT2PRI7, 0, 32, 8, { SCIF4, 0, IRQ11, IRQ12 } },
  1044. { INT2PRI8, 0, 32, 8, { 0, 0, 0, DVC } },
  1045. { INT2PRI9, 0, 32, 8, { ARC4, 0, SPI1, JMC } },
  1046. { INT2PRI10, 0, 32, 8, { SPI0, SIM, PECI2, PECI1 } },
  1047. { INT2PRI11, 0, 32, 8, { ADC1, IRQ13, DMAC6_7, IRQ14 } },
  1048. { INT2PRI12, 0, 32, 8, { USB0, 0, IRQ15, USB1 } },
  1049. { INT2PRI13, 0, 32, 8, { 0, 0, SCIF1, SCIF0 } },
  1050. { INT2PRI16, 0, 32, 8, { IIC2_2, 0, 0, 0 } },
  1051. { INT2PRI17, 0, 32, 8, { 0, 0, 0, IIC1_0 } },
  1052. { INT2PRI18, 0, 32, 8, { IIC3_3, IIC9_1, IIC2_1, IIC1_2 } },
  1053. { INT2PRI19, 0, 32, 8, { IIC2_3, IIC3_1, 0, IIC1_3 } },
  1054. { INT2PRI20, 0, 32, 8, { IIC2_0, IIC6_3, IIC7_1, IIC7_2 } },
  1055. { INT2PRI21, 0, 32, 8, { IIC7_3, IIC8_0, IIC8_1, IIC8_2 } },
  1056. { INT2PRI22, 0, 32, 8, { IIC9_2, MMC2, G200, 0 } },
  1057. { INT2PRI23, 0, 32, 8, { PECI5, SGPIO, IIC3_2, IIC5_1 } },
  1058. { INT2PRI24, 0, 32, 8, { PECI4, PECI3, 0, IIC1_1 } },
  1059. { INT2PRI25, 0, 32, 8, { IIC3_0, 0, IIC5_3, IIC5_2 } },
  1060. { INT2PRI26, 0, 32, 8, { ECCU, RSPI, 0, IIC9_3 } },
  1061. { INT2PRI27, 0, 32, 8, { PCIC, IIC6_0, IIC4_0, IIC6_1 } },
  1062. { INT2PRI28, 0, 32, 8, { IIC4_3, IIC7_0, MMC1, IIC6_2 } },
  1063. { INT2PRI29, 0, 32, 8, { 0, 0, IIC9_0, IIC8_3 } },
  1064. { INT2PRI30, 0, 32, 8, { IIC4_1, IIC4_2, IIC5_0, ONFICTL } },
  1065. { INT2PRI31, 0, 32, 8, { IIC0_0, IIC0_1, IIC0_2, IIC0_3 } },
  1066. { INT2PRI32, 0, 32, 8, { DMINT22, 0, 0, 0 } },
  1067. { INT2PRI33, 0, 32, 8, { 0, 0, 0, DMINT16 } },
  1068. { INT2PRI34, 0, 32, 8, { 0, LPC6, DMINT21, DMINT18 } },
  1069. { INT2PRI35, 0, 32, 8, { DMINT23, TSIP, 0, DMINT19 } },
  1070. { INT2PRI36, 0, 32, 8, { DMINT20, GETHER1, PBIA, PBIB } },
  1071. { INT2PRI37, 0, 32, 8, { PBIC, DMAE2, DMAE3, SERMUX2 } },
  1072. { INT2PRI38, 0, 32, 8, { LPC7, 0, 0, 0 } },
  1073. { INT2PRI39, 0, 32, 8, { 0, 0, 0, WDT4B } },
  1074. { INT2PRI40, 0, 32, 8, { 0, 0, 0, DMINT17 } },
  1075. { INT2PRI41, 0, 32, 8, { DDRECC, 0, WDT6B, WDT5B } },
  1076. { INT2PRI42, 0, 32, 8, { 0, 0, 0, LPC8 } },
  1077. { INT2PRI43, 0, 32, 8, { 0, WDT7B, PCIE_BRIDGE, WDT8B } },
  1078. { INT2PRI44, 0, 32, 8, { WDT2B, GETHER2, 0, 0 } },
  1079. { INT2PRI45, 0, 32, 8, { 0, 0, LPC5, SERMUX3 } },
  1080. { INT2PRI46, 0, 32, 8, { WDT0B, WDT1B, WDT3B, GETHER0 } },
  1081. { INT2PRI47, 0, 32, 8, { DMINT12, DMINT13, DMINT14, DMINT15 } },
  1082. };
  1083. static struct intc_sense_reg sense_registers_irq8to15[] __initdata = {
  1084. { 0xffd100f8, 32, 2, /* ICR2 */ { IRQ15, IRQ14, IRQ13, IRQ12,
  1085. IRQ11, IRQ10, IRQ9, IRQ8 } },
  1086. };
  1087. static DECLARE_INTC_DESC(intc_desc, "sh7757", vectors, groups,
  1088. mask_registers, prio_registers,
  1089. sense_registers_irq8to15);
  1090. /* Support for external interrupt pins in IRQ mode */
  1091. static struct intc_vect vectors_irq0123[] __initdata = {
  1092. INTC_VECT(IRQ0, 0x200), INTC_VECT(IRQ1, 0x240),
  1093. INTC_VECT(IRQ2, 0x280), INTC_VECT(IRQ3, 0x2c0),
  1094. };
  1095. static struct intc_vect vectors_irq4567[] __initdata = {
  1096. INTC_VECT(IRQ4, 0x300), INTC_VECT(IRQ5, 0x340),
  1097. INTC_VECT(IRQ6, 0x380), INTC_VECT(IRQ7, 0x3c0),
  1098. };
  1099. static struct intc_sense_reg sense_registers[] __initdata = {
  1100. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  1101. IRQ4, IRQ5, IRQ6, IRQ7 } },
  1102. };
  1103. static struct intc_mask_reg ack_registers[] __initdata = {
  1104. { 0xffd00024, 0, 32, /* INTREQ */
  1105. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  1106. };
  1107. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7757-irq0123",
  1108. vectors_irq0123, NULL, mask_registers,
  1109. prio_registers, sense_registers, ack_registers);
  1110. static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7757-irq4567",
  1111. vectors_irq4567, NULL, mask_registers,
  1112. prio_registers, sense_registers, ack_registers);
  1113. /* External interrupt pins in IRL mode */
  1114. static struct intc_vect vectors_irl0123[] __initdata = {
  1115. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  1116. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  1117. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  1118. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  1119. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  1120. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  1121. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  1122. INTC_VECT(IRL0_HHHL, 0x3c0),
  1123. };
  1124. static struct intc_vect vectors_irl4567[] __initdata = {
  1125. INTC_VECT(IRL4_LLLL, 0x200), INTC_VECT(IRL4_LLLH, 0x220),
  1126. INTC_VECT(IRL4_LLHL, 0x240), INTC_VECT(IRL4_LLHH, 0x260),
  1127. INTC_VECT(IRL4_LHLL, 0x280), INTC_VECT(IRL4_LHLH, 0x2a0),
  1128. INTC_VECT(IRL4_LHHL, 0x2c0), INTC_VECT(IRL4_LHHH, 0x2e0),
  1129. INTC_VECT(IRL4_HLLL, 0x300), INTC_VECT(IRL4_HLLH, 0x320),
  1130. INTC_VECT(IRL4_HLHL, 0x340), INTC_VECT(IRL4_HLHH, 0x360),
  1131. INTC_VECT(IRL4_HHLL, 0x380), INTC_VECT(IRL4_HHLH, 0x3a0),
  1132. INTC_VECT(IRL4_HHHL, 0x3c0),
  1133. };
  1134. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7757-irl0123", vectors_irl0123,
  1135. NULL, mask_registers, NULL, NULL);
  1136. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7757-irl4567", vectors_irl4567,
  1137. NULL, mask_registers, NULL, NULL);
  1138. #define INTC_ICR0 0xffd00000
  1139. #define INTC_INTMSK0 0xffd00044
  1140. #define INTC_INTMSK1 0xffd00048
  1141. #define INTC_INTMSK2 0xffd40080
  1142. #define INTC_INTMSKCLR1 0xffd00068
  1143. #define INTC_INTMSKCLR2 0xffd40084
  1144. void __init plat_irq_setup(void)
  1145. {
  1146. /* disable IRQ3-0 + IRQ7-4 */
  1147. __raw_writel(0xff000000, INTC_INTMSK0);
  1148. /* disable IRL3-0 + IRL7-4 */
  1149. __raw_writel(0xc0000000, INTC_INTMSK1);
  1150. __raw_writel(0xfffefffe, INTC_INTMSK2);
  1151. /* select IRL mode for IRL3-0 + IRL7-4 */
  1152. __raw_writel(__raw_readl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  1153. /* disable holding function, ie enable "SH-4 Mode" */
  1154. __raw_writel(__raw_readl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  1155. register_intc_controller(&intc_desc);
  1156. }
  1157. void __init plat_irq_setup_pins(int mode)
  1158. {
  1159. switch (mode) {
  1160. case IRQ_MODE_IRQ7654:
  1161. /* select IRQ mode for IRL7-4 */
  1162. __raw_writel(__raw_readl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  1163. register_intc_controller(&intc_desc_irq4567);
  1164. break;
  1165. case IRQ_MODE_IRQ3210:
  1166. /* select IRQ mode for IRL3-0 */
  1167. __raw_writel(__raw_readl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  1168. register_intc_controller(&intc_desc_irq0123);
  1169. break;
  1170. case IRQ_MODE_IRL7654:
  1171. /* enable IRL7-4 but don't provide any masking */
  1172. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1173. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  1174. break;
  1175. case IRQ_MODE_IRL3210:
  1176. /* enable IRL0-3 but don't provide any masking */
  1177. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1178. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  1179. break;
  1180. case IRQ_MODE_IRL7654_MASK:
  1181. /* enable IRL7-4 and mask using cpu intc controller */
  1182. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1183. register_intc_controller(&intc_desc_irl4567);
  1184. break;
  1185. case IRQ_MODE_IRL3210_MASK:
  1186. /* enable IRL0-3 and mask using cpu intc controller */
  1187. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1188. register_intc_controller(&intc_desc_irl0123);
  1189. break;
  1190. default:
  1191. BUG();
  1192. }
  1193. }
  1194. void __init plat_mem_setup(void)
  1195. {
  1196. }