setup-sh7710.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * SH3 Setup code for SH7710, SH7712
  3. *
  4. * Copyright (C) 2006 - 2009 Paul Mundt
  5. * Copyright (C) 2007 Nobuhiro Iwamatsu
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. */
  11. #include <linux/platform_device.h>
  12. #include <linux/init.h>
  13. #include <linux/irq.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/sh_timer.h>
  17. #include <linux/sh_intc.h>
  18. #include <asm/rtc.h>
  19. enum {
  20. UNUSED = 0,
  21. /* interrupt sources */
  22. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5,
  23. DMAC1, SCIF0, SCIF1, DMAC2, IPSEC,
  24. EDMAC0, EDMAC1, EDMAC2,
  25. SIOF0, SIOF1,
  26. TMU0, TMU1, TMU2,
  27. RTC, WDT, REF,
  28. };
  29. static struct intc_vect vectors[] __initdata = {
  30. /* IRQ0->5 are handled in setup-sh3.c */
  31. INTC_VECT(DMAC1, 0x800), INTC_VECT(DMAC1, 0x820),
  32. INTC_VECT(DMAC1, 0x840), INTC_VECT(DMAC1, 0x860),
  33. INTC_VECT(SCIF0, 0x880), INTC_VECT(SCIF0, 0x8a0),
  34. INTC_VECT(SCIF0, 0x8c0), INTC_VECT(SCIF0, 0x8e0),
  35. INTC_VECT(SCIF1, 0x900), INTC_VECT(SCIF1, 0x920),
  36. INTC_VECT(SCIF1, 0x940), INTC_VECT(SCIF1, 0x960),
  37. INTC_VECT(DMAC2, 0xb80), INTC_VECT(DMAC2, 0xba0),
  38. #ifdef CONFIG_CPU_SUBTYPE_SH7710
  39. INTC_VECT(IPSEC, 0xbe0),
  40. #endif
  41. INTC_VECT(EDMAC0, 0xc00), INTC_VECT(EDMAC1, 0xc20),
  42. INTC_VECT(EDMAC2, 0xc40),
  43. INTC_VECT(SIOF0, 0xe00), INTC_VECT(SIOF0, 0xe20),
  44. INTC_VECT(SIOF0, 0xe40), INTC_VECT(SIOF0, 0xe60),
  45. INTC_VECT(SIOF1, 0xe80), INTC_VECT(SIOF1, 0xea0),
  46. INTC_VECT(SIOF1, 0xec0), INTC_VECT(SIOF1, 0xee0),
  47. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  48. INTC_VECT(TMU2, 0x440),
  49. INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
  50. INTC_VECT(RTC, 0x4c0),
  51. INTC_VECT(WDT, 0x560),
  52. INTC_VECT(REF, 0x580),
  53. };
  54. static struct intc_prio_reg prio_registers[] __initdata = {
  55. { 0xfffffee2, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, RTC } },
  56. { 0xfffffee4, 0, 16, 4, /* IPRB */ { WDT, REF, 0, 0 } },
  57. { 0xa4000016, 0, 16, 4, /* IPRC */ { IRQ3, IRQ2, IRQ1, IRQ0 } },
  58. { 0xa4000018, 0, 16, 4, /* IPRD */ { 0, 0, IRQ5, IRQ4 } },
  59. { 0xa400001a, 0, 16, 4, /* IPRE */ { DMAC1, SCIF0, SCIF1 } },
  60. { 0xa4080000, 0, 16, 4, /* IPRF */ { IPSEC, DMAC2 } },
  61. { 0xa4080002, 0, 16, 4, /* IPRG */ { EDMAC0, EDMAC1, EDMAC2 } },
  62. { 0xa4080004, 0, 16, 4, /* IPRH */ { 0, 0, 0, SIOF0 } },
  63. { 0xa4080006, 0, 16, 4, /* IPRI */ { 0, 0, SIOF1 } },
  64. };
  65. static DECLARE_INTC_DESC(intc_desc, "sh7710", vectors, NULL,
  66. NULL, prio_registers, NULL);
  67. static struct resource rtc_resources[] = {
  68. [0] = {
  69. .start = 0xa413fec0,
  70. .end = 0xa413fec0 + 0x1e,
  71. .flags = IORESOURCE_IO,
  72. },
  73. [1] = {
  74. .start = evt2irq(0x480),
  75. .flags = IORESOURCE_IRQ,
  76. },
  77. };
  78. static struct sh_rtc_platform_info rtc_info = {
  79. .capabilities = RTC_CAP_4_DIGIT_YEAR,
  80. };
  81. static struct platform_device rtc_device = {
  82. .name = "sh-rtc",
  83. .id = -1,
  84. .num_resources = ARRAY_SIZE(rtc_resources),
  85. .resource = rtc_resources,
  86. .dev = {
  87. .platform_data = &rtc_info,
  88. },
  89. };
  90. static struct plat_sci_port scif0_platform_data = {
  91. .flags = UPF_BOOT_AUTOCONF,
  92. .scscr = SCSCR_TE | SCSCR_RE | SCSCR_REIE |
  93. SCSCR_CKE1 | SCSCR_CKE0,
  94. .type = PORT_SCIF,
  95. };
  96. static struct resource scif0_resources[] = {
  97. DEFINE_RES_MEM(0xa4400000, 0x100),
  98. DEFINE_RES_IRQ(evt2irq(0x880)),
  99. };
  100. static struct platform_device scif0_device = {
  101. .name = "sh-sci",
  102. .id = 0,
  103. .resource = scif0_resources,
  104. .num_resources = ARRAY_SIZE(scif0_resources),
  105. .dev = {
  106. .platform_data = &scif0_platform_data,
  107. },
  108. };
  109. static struct plat_sci_port scif1_platform_data = {
  110. .flags = UPF_BOOT_AUTOCONF,
  111. .scscr = SCSCR_TE | SCSCR_RE | SCSCR_REIE |
  112. SCSCR_CKE1 | SCSCR_CKE0,
  113. .type = PORT_SCIF,
  114. };
  115. static struct resource scif1_resources[] = {
  116. DEFINE_RES_MEM(0xa4410000, 0x100),
  117. DEFINE_RES_IRQ(evt2irq(0x900)),
  118. };
  119. static struct platform_device scif1_device = {
  120. .name = "sh-sci",
  121. .id = 1,
  122. .resource = scif1_resources,
  123. .num_resources = ARRAY_SIZE(scif1_resources),
  124. .dev = {
  125. .platform_data = &scif1_platform_data,
  126. },
  127. };
  128. static struct sh_timer_config tmu0_platform_data = {
  129. .channel_offset = 0x02,
  130. .timer_bit = 0,
  131. .clockevent_rating = 200,
  132. };
  133. static struct resource tmu0_resources[] = {
  134. [0] = {
  135. .start = 0xa412fe94,
  136. .end = 0xa412fe9f,
  137. .flags = IORESOURCE_MEM,
  138. },
  139. [1] = {
  140. .start = evt2irq(0x400),
  141. .flags = IORESOURCE_IRQ,
  142. },
  143. };
  144. static struct platform_device tmu0_device = {
  145. .name = "sh_tmu",
  146. .id = 0,
  147. .dev = {
  148. .platform_data = &tmu0_platform_data,
  149. },
  150. .resource = tmu0_resources,
  151. .num_resources = ARRAY_SIZE(tmu0_resources),
  152. };
  153. static struct sh_timer_config tmu1_platform_data = {
  154. .channel_offset = 0xe,
  155. .timer_bit = 1,
  156. .clocksource_rating = 200,
  157. };
  158. static struct resource tmu1_resources[] = {
  159. [0] = {
  160. .start = 0xa412fea0,
  161. .end = 0xa412feab,
  162. .flags = IORESOURCE_MEM,
  163. },
  164. [1] = {
  165. .start = evt2irq(0x420),
  166. .flags = IORESOURCE_IRQ,
  167. },
  168. };
  169. static struct platform_device tmu1_device = {
  170. .name = "sh_tmu",
  171. .id = 1,
  172. .dev = {
  173. .platform_data = &tmu1_platform_data,
  174. },
  175. .resource = tmu1_resources,
  176. .num_resources = ARRAY_SIZE(tmu1_resources),
  177. };
  178. static struct sh_timer_config tmu2_platform_data = {
  179. .channel_offset = 0x1a,
  180. .timer_bit = 2,
  181. };
  182. static struct resource tmu2_resources[] = {
  183. [0] = {
  184. .start = 0xa412feac,
  185. .end = 0xa412feb5,
  186. .flags = IORESOURCE_MEM,
  187. },
  188. [1] = {
  189. .start = evt2irq(0x440),
  190. .flags = IORESOURCE_IRQ,
  191. },
  192. };
  193. static struct platform_device tmu2_device = {
  194. .name = "sh_tmu",
  195. .id = 2,
  196. .dev = {
  197. .platform_data = &tmu2_platform_data,
  198. },
  199. .resource = tmu2_resources,
  200. .num_resources = ARRAY_SIZE(tmu2_resources),
  201. };
  202. static struct platform_device *sh7710_devices[] __initdata = {
  203. &scif0_device,
  204. &scif1_device,
  205. &tmu0_device,
  206. &tmu1_device,
  207. &tmu2_device,
  208. &rtc_device,
  209. };
  210. static int __init sh7710_devices_setup(void)
  211. {
  212. return platform_add_devices(sh7710_devices,
  213. ARRAY_SIZE(sh7710_devices));
  214. }
  215. arch_initcall(sh7710_devices_setup);
  216. static struct platform_device *sh7710_early_devices[] __initdata = {
  217. &scif0_device,
  218. &scif1_device,
  219. &tmu0_device,
  220. &tmu1_device,
  221. &tmu2_device,
  222. };
  223. void __init plat_early_device_setup(void)
  224. {
  225. early_platform_add_devices(sh7710_early_devices,
  226. ARRAY_SIZE(sh7710_early_devices));
  227. }
  228. void __init plat_irq_setup(void)
  229. {
  230. register_intc_controller(&intc_desc);
  231. plat_irq_setup_sh3();
  232. }