setup-sh770x.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * SH3 Setup code for SH7706, SH7707, SH7708, SH7709
  3. *
  4. * Copyright (C) 2007 Magnus Damm
  5. * Copyright (C) 2009 Paul Mundt
  6. *
  7. * Based on setup-sh7709.c
  8. *
  9. * Copyright (C) 2006 Paul Mundt
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file "COPYING" in the main directory of this archive
  13. * for more details.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/io.h>
  17. #include <linux/irq.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/serial.h>
  20. #include <linux/serial_sci.h>
  21. #include <linux/sh_timer.h>
  22. #include <linux/sh_intc.h>
  23. #include <cpu/serial.h>
  24. enum {
  25. UNUSED = 0,
  26. /* interrupt sources */
  27. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5,
  28. PINT07, PINT815,
  29. DMAC, SCIF0, SCIF2, SCI, ADC_ADI,
  30. LCDC, PCC0, PCC1,
  31. TMU0, TMU1, TMU2,
  32. RTC, WDT, REF,
  33. };
  34. static struct intc_vect vectors[] __initdata = {
  35. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  36. INTC_VECT(TMU2, 0x440), INTC_VECT(TMU2, 0x460),
  37. INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
  38. INTC_VECT(RTC, 0x4c0),
  39. INTC_VECT(SCI, 0x4e0), INTC_VECT(SCI, 0x500),
  40. INTC_VECT(SCI, 0x520), INTC_VECT(SCI, 0x540),
  41. INTC_VECT(WDT, 0x560),
  42. INTC_VECT(REF, 0x580),
  43. INTC_VECT(REF, 0x5a0),
  44. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  45. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  46. defined(CONFIG_CPU_SUBTYPE_SH7709)
  47. /* IRQ0->5 are handled in setup-sh3.c */
  48. INTC_VECT(DMAC, 0x800), INTC_VECT(DMAC, 0x820),
  49. INTC_VECT(DMAC, 0x840), INTC_VECT(DMAC, 0x860),
  50. INTC_VECT(ADC_ADI, 0x980),
  51. INTC_VECT(SCIF2, 0x900), INTC_VECT(SCIF2, 0x920),
  52. INTC_VECT(SCIF2, 0x940), INTC_VECT(SCIF2, 0x960),
  53. #endif
  54. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  55. defined(CONFIG_CPU_SUBTYPE_SH7709)
  56. INTC_VECT(PINT07, 0x700), INTC_VECT(PINT815, 0x720),
  57. INTC_VECT(SCIF0, 0x880), INTC_VECT(SCIF0, 0x8a0),
  58. INTC_VECT(SCIF0, 0x8c0), INTC_VECT(SCIF0, 0x8e0),
  59. #endif
  60. #if defined(CONFIG_CPU_SUBTYPE_SH7707)
  61. INTC_VECT(LCDC, 0x9a0),
  62. INTC_VECT(PCC0, 0x9c0), INTC_VECT(PCC1, 0x9e0),
  63. #endif
  64. };
  65. static struct intc_prio_reg prio_registers[] __initdata = {
  66. { 0xfffffee2, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, RTC } },
  67. { 0xfffffee4, 0, 16, 4, /* IPRB */ { WDT, REF, SCI, 0 } },
  68. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  69. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  70. defined(CONFIG_CPU_SUBTYPE_SH7709)
  71. { 0xa4000016, 0, 16, 4, /* IPRC */ { IRQ3, IRQ2, IRQ1, IRQ0 } },
  72. { 0xa4000018, 0, 16, 4, /* IPRD */ { 0, 0, IRQ5, IRQ4 } },
  73. { 0xa400001a, 0, 16, 4, /* IPRE */ { DMAC, 0, SCIF2, ADC_ADI } },
  74. #endif
  75. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  76. defined(CONFIG_CPU_SUBTYPE_SH7709)
  77. { 0xa4000018, 0, 16, 4, /* IPRD */ { PINT07, PINT815, } },
  78. { 0xa400001a, 0, 16, 4, /* IPRE */ { 0, SCIF0 } },
  79. #endif
  80. #if defined(CONFIG_CPU_SUBTYPE_SH7707)
  81. { 0xa400001c, 0, 16, 4, /* IPRF */ { 0, LCDC, PCC0, PCC1, } },
  82. #endif
  83. };
  84. static DECLARE_INTC_DESC(intc_desc, "sh770x", vectors, NULL,
  85. NULL, prio_registers, NULL);
  86. static struct resource rtc_resources[] = {
  87. [0] = {
  88. .start = 0xfffffec0,
  89. .end = 0xfffffec0 + 0x1e,
  90. .flags = IORESOURCE_IO,
  91. },
  92. [1] = {
  93. .start = evt2irq(0x480),
  94. .flags = IORESOURCE_IRQ,
  95. },
  96. };
  97. static struct platform_device rtc_device = {
  98. .name = "sh-rtc",
  99. .id = -1,
  100. .num_resources = ARRAY_SIZE(rtc_resources),
  101. .resource = rtc_resources,
  102. };
  103. static struct plat_sci_port scif0_platform_data = {
  104. .port_reg = 0xa4000136,
  105. .flags = UPF_BOOT_AUTOCONF,
  106. .scscr = SCSCR_TE | SCSCR_RE,
  107. .type = PORT_SCI,
  108. .ops = &sh770x_sci_port_ops,
  109. .regshift = 1,
  110. };
  111. static struct resource scif0_resources[] = {
  112. DEFINE_RES_MEM(0xfffffe80, 0x100),
  113. DEFINE_RES_IRQ(evt2irq(0x4e0)),
  114. };
  115. static struct platform_device scif0_device = {
  116. .name = "sh-sci",
  117. .id = 0,
  118. .resource = scif0_resources,
  119. .num_resources = ARRAY_SIZE(scif0_resources),
  120. .dev = {
  121. .platform_data = &scif0_platform_data,
  122. },
  123. };
  124. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  125. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  126. defined(CONFIG_CPU_SUBTYPE_SH7709)
  127. static struct plat_sci_port scif1_platform_data = {
  128. .flags = UPF_BOOT_AUTOCONF,
  129. .scscr = SCSCR_TE | SCSCR_RE,
  130. .type = PORT_SCIF,
  131. .ops = &sh770x_sci_port_ops,
  132. .regtype = SCIx_SH3_SCIF_REGTYPE,
  133. };
  134. static struct resource scif1_resources[] = {
  135. DEFINE_RES_MEM(0xa4000150, 0x100),
  136. DEFINE_RES_IRQ(evt2irq(0x900)),
  137. };
  138. static struct platform_device scif1_device = {
  139. .name = "sh-sci",
  140. .id = 1,
  141. .resource = scif1_resources,
  142. .num_resources = ARRAY_SIZE(scif1_resources),
  143. .dev = {
  144. .platform_data = &scif1_platform_data,
  145. },
  146. };
  147. #endif
  148. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  149. defined(CONFIG_CPU_SUBTYPE_SH7709)
  150. static struct plat_sci_port scif2_platform_data = {
  151. .port_reg = SCIx_NOT_SUPPORTED,
  152. .flags = UPF_BOOT_AUTOCONF,
  153. .scscr = SCSCR_TE | SCSCR_RE,
  154. .type = PORT_IRDA,
  155. .ops = &sh770x_sci_port_ops,
  156. .regshift = 1,
  157. };
  158. static struct resource scif2_resources[] = {
  159. DEFINE_RES_MEM(0xa4000140, 0x100),
  160. DEFINE_RES_IRQ(evt2irq(0x880)),
  161. };
  162. static struct platform_device scif2_device = {
  163. .name = "sh-sci",
  164. .id = 2,
  165. .resource = scif2_resources,
  166. .num_resources = ARRAY_SIZE(scif2_resources),
  167. .dev = {
  168. .platform_data = &scif2_platform_data,
  169. },
  170. };
  171. #endif
  172. static struct sh_timer_config tmu0_platform_data = {
  173. .channel_offset = 0x02,
  174. .timer_bit = 0,
  175. .clockevent_rating = 200,
  176. };
  177. static struct resource tmu0_resources[] = {
  178. [0] = {
  179. .start = 0xfffffe94,
  180. .end = 0xfffffe9f,
  181. .flags = IORESOURCE_MEM,
  182. },
  183. [1] = {
  184. .start = evt2irq(0x400),
  185. .flags = IORESOURCE_IRQ,
  186. },
  187. };
  188. static struct platform_device tmu0_device = {
  189. .name = "sh_tmu",
  190. .id = 0,
  191. .dev = {
  192. .platform_data = &tmu0_platform_data,
  193. },
  194. .resource = tmu0_resources,
  195. .num_resources = ARRAY_SIZE(tmu0_resources),
  196. };
  197. static struct sh_timer_config tmu1_platform_data = {
  198. .channel_offset = 0xe,
  199. .timer_bit = 1,
  200. .clocksource_rating = 200,
  201. };
  202. static struct resource tmu1_resources[] = {
  203. [0] = {
  204. .start = 0xfffffea0,
  205. .end = 0xfffffeab,
  206. .flags = IORESOURCE_MEM,
  207. },
  208. [1] = {
  209. .start = evt2irq(0x420),
  210. .flags = IORESOURCE_IRQ,
  211. },
  212. };
  213. static struct platform_device tmu1_device = {
  214. .name = "sh_tmu",
  215. .id = 1,
  216. .dev = {
  217. .platform_data = &tmu1_platform_data,
  218. },
  219. .resource = tmu1_resources,
  220. .num_resources = ARRAY_SIZE(tmu1_resources),
  221. };
  222. static struct sh_timer_config tmu2_platform_data = {
  223. .channel_offset = 0x1a,
  224. .timer_bit = 2,
  225. };
  226. static struct resource tmu2_resources[] = {
  227. [0] = {
  228. .start = 0xfffffeac,
  229. .end = 0xfffffebb,
  230. .flags = IORESOURCE_MEM,
  231. },
  232. [1] = {
  233. .start = evt2irq(0x440),
  234. .flags = IORESOURCE_IRQ,
  235. },
  236. };
  237. static struct platform_device tmu2_device = {
  238. .name = "sh_tmu",
  239. .id = 2,
  240. .dev = {
  241. .platform_data = &tmu2_platform_data,
  242. },
  243. .resource = tmu2_resources,
  244. .num_resources = ARRAY_SIZE(tmu2_resources),
  245. };
  246. static struct platform_device *sh770x_devices[] __initdata = {
  247. &scif0_device,
  248. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  249. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  250. defined(CONFIG_CPU_SUBTYPE_SH7709)
  251. &scif1_device,
  252. #endif
  253. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  254. defined(CONFIG_CPU_SUBTYPE_SH7709)
  255. &scif2_device,
  256. #endif
  257. &tmu0_device,
  258. &tmu1_device,
  259. &tmu2_device,
  260. &rtc_device,
  261. };
  262. static int __init sh770x_devices_setup(void)
  263. {
  264. return platform_add_devices(sh770x_devices,
  265. ARRAY_SIZE(sh770x_devices));
  266. }
  267. arch_initcall(sh770x_devices_setup);
  268. static struct platform_device *sh770x_early_devices[] __initdata = {
  269. &scif0_device,
  270. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  271. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  272. defined(CONFIG_CPU_SUBTYPE_SH7709)
  273. &scif1_device,
  274. #endif
  275. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  276. defined(CONFIG_CPU_SUBTYPE_SH7709)
  277. &scif2_device,
  278. #endif
  279. &tmu0_device,
  280. &tmu1_device,
  281. &tmu2_device,
  282. };
  283. void __init plat_early_device_setup(void)
  284. {
  285. early_platform_add_devices(sh770x_early_devices,
  286. ARRAY_SIZE(sh770x_early_devices));
  287. }
  288. void __init plat_irq_setup(void)
  289. {
  290. register_intc_controller(&intc_desc);
  291. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  292. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  293. defined(CONFIG_CPU_SUBTYPE_SH7709)
  294. plat_irq_setup_sh3();
  295. #endif
  296. }