setup_64.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787
  1. /*
  2. *
  3. * Common boot and setup code.
  4. *
  5. * Copyright (C) 2001 PPC64 Team, IBM Corp
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #define DEBUG
  13. #include <linux/export.h>
  14. #include <linux/string.h>
  15. #include <linux/sched.h>
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <linux/reboot.h>
  19. #include <linux/delay.h>
  20. #include <linux/initrd.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/ioport.h>
  23. #include <linux/console.h>
  24. #include <linux/utsname.h>
  25. #include <linux/tty.h>
  26. #include <linux/root_dev.h>
  27. #include <linux/notifier.h>
  28. #include <linux/cpu.h>
  29. #include <linux/unistd.h>
  30. #include <linux/serial.h>
  31. #include <linux/serial_8250.h>
  32. #include <linux/bootmem.h>
  33. #include <linux/pci.h>
  34. #include <linux/lockdep.h>
  35. #include <linux/memblock.h>
  36. #include <linux/hugetlb.h>
  37. #include <asm/io.h>
  38. #include <asm/kdump.h>
  39. #include <asm/prom.h>
  40. #include <asm/processor.h>
  41. #include <asm/pgtable.h>
  42. #include <asm/smp.h>
  43. #include <asm/elf.h>
  44. #include <asm/machdep.h>
  45. #include <asm/paca.h>
  46. #include <asm/time.h>
  47. #include <asm/cputable.h>
  48. #include <asm/sections.h>
  49. #include <asm/btext.h>
  50. #include <asm/nvram.h>
  51. #include <asm/setup.h>
  52. #include <asm/rtas.h>
  53. #include <asm/iommu.h>
  54. #include <asm/serial.h>
  55. #include <asm/cache.h>
  56. #include <asm/page.h>
  57. #include <asm/mmu.h>
  58. #include <asm/firmware.h>
  59. #include <asm/xmon.h>
  60. #include <asm/udbg.h>
  61. #include <asm/kexec.h>
  62. #include <asm/mmu_context.h>
  63. #include <asm/code-patching.h>
  64. #include <asm/kvm_ppc.h>
  65. #include <asm/hugetlb.h>
  66. #include <asm/epapr_hcalls.h>
  67. #ifdef DEBUG
  68. #define DBG(fmt...) udbg_printf(fmt)
  69. #else
  70. #define DBG(fmt...)
  71. #endif
  72. int spinning_secondaries;
  73. u64 ppc64_pft_size;
  74. /* Pick defaults since we might want to patch instructions
  75. * before we've read this from the device tree.
  76. */
  77. struct ppc64_caches ppc64_caches = {
  78. .dline_size = 0x40,
  79. .log_dline_size = 6,
  80. .iline_size = 0x40,
  81. .log_iline_size = 6
  82. };
  83. EXPORT_SYMBOL_GPL(ppc64_caches);
  84. /*
  85. * These are used in binfmt_elf.c to put aux entries on the stack
  86. * for each elf executable being started.
  87. */
  88. int dcache_bsize;
  89. int icache_bsize;
  90. int ucache_bsize;
  91. #if defined(CONFIG_PPC_BOOK3E) && defined(CONFIG_SMP)
  92. static void setup_tlb_core_data(void)
  93. {
  94. int cpu;
  95. BUILD_BUG_ON(offsetof(struct tlb_core_data, lock) != 0);
  96. for_each_possible_cpu(cpu) {
  97. int first = cpu_first_thread_sibling(cpu);
  98. paca[cpu].tcd_ptr = &paca[first].tcd;
  99. /*
  100. * If we have threads, we need either tlbsrx.
  101. * or e6500 tablewalk mode, or else TLB handlers
  102. * will be racy and could produce duplicate entries.
  103. */
  104. if (smt_enabled_at_boot >= 2 &&
  105. !mmu_has_feature(MMU_FTR_USE_TLBRSRV) &&
  106. book3e_htw_mode != PPC_HTW_E6500) {
  107. /* Should we panic instead? */
  108. WARN_ONCE("%s: unsupported MMU configuration -- expect problems\n",
  109. __func__);
  110. }
  111. }
  112. }
  113. #else
  114. static void setup_tlb_core_data(void)
  115. {
  116. }
  117. #endif
  118. #ifdef CONFIG_SMP
  119. static char *smt_enabled_cmdline;
  120. /* Look for ibm,smt-enabled OF option */
  121. static void check_smt_enabled(void)
  122. {
  123. struct device_node *dn;
  124. const char *smt_option;
  125. /* Default to enabling all threads */
  126. smt_enabled_at_boot = threads_per_core;
  127. /* Allow the command line to overrule the OF option */
  128. if (smt_enabled_cmdline) {
  129. if (!strcmp(smt_enabled_cmdline, "on"))
  130. smt_enabled_at_boot = threads_per_core;
  131. else if (!strcmp(smt_enabled_cmdline, "off"))
  132. smt_enabled_at_boot = 0;
  133. else {
  134. long smt;
  135. int rc;
  136. rc = strict_strtol(smt_enabled_cmdline, 10, &smt);
  137. if (!rc)
  138. smt_enabled_at_boot =
  139. min(threads_per_core, (int)smt);
  140. }
  141. } else {
  142. dn = of_find_node_by_path("/options");
  143. if (dn) {
  144. smt_option = of_get_property(dn, "ibm,smt-enabled",
  145. NULL);
  146. if (smt_option) {
  147. if (!strcmp(smt_option, "on"))
  148. smt_enabled_at_boot = threads_per_core;
  149. else if (!strcmp(smt_option, "off"))
  150. smt_enabled_at_boot = 0;
  151. }
  152. of_node_put(dn);
  153. }
  154. }
  155. }
  156. /* Look for smt-enabled= cmdline option */
  157. static int __init early_smt_enabled(char *p)
  158. {
  159. smt_enabled_cmdline = p;
  160. return 0;
  161. }
  162. early_param("smt-enabled", early_smt_enabled);
  163. #else
  164. #define check_smt_enabled()
  165. #endif /* CONFIG_SMP */
  166. /** Fix up paca fields required for the boot cpu */
  167. static void fixup_boot_paca(void)
  168. {
  169. /* The boot cpu is started */
  170. get_paca()->cpu_start = 1;
  171. /* Allow percpu accesses to work until we setup percpu data */
  172. get_paca()->data_offset = 0;
  173. }
  174. static void cpu_ready_for_interrupts(void)
  175. {
  176. /* Set IR and DR in PACA MSR */
  177. get_paca()->kernel_msr = MSR_KERNEL;
  178. /* Enable AIL if supported */
  179. if (cpu_has_feature(CPU_FTR_HVMODE) &&
  180. cpu_has_feature(CPU_FTR_ARCH_207S)) {
  181. unsigned long lpcr = mfspr(SPRN_LPCR);
  182. mtspr(SPRN_LPCR, lpcr | LPCR_AIL_3);
  183. }
  184. }
  185. /*
  186. * Early initialization entry point. This is called by head.S
  187. * with MMU translation disabled. We rely on the "feature" of
  188. * the CPU that ignores the top 2 bits of the address in real
  189. * mode so we can access kernel globals normally provided we
  190. * only toy with things in the RMO region. From here, we do
  191. * some early parsing of the device-tree to setup out MEMBLOCK
  192. * data structures, and allocate & initialize the hash table
  193. * and segment tables so we can start running with translation
  194. * enabled.
  195. *
  196. * It is this function which will call the probe() callback of
  197. * the various platform types and copy the matching one to the
  198. * global ppc_md structure. Your platform can eventually do
  199. * some very early initializations from the probe() routine, but
  200. * this is not recommended, be very careful as, for example, the
  201. * device-tree is not accessible via normal means at this point.
  202. */
  203. void __init early_setup(unsigned long dt_ptr)
  204. {
  205. static __initdata struct paca_struct boot_paca;
  206. /* -------- printk is _NOT_ safe to use here ! ------- */
  207. /* Identify CPU type */
  208. identify_cpu(0, mfspr(SPRN_PVR));
  209. /* Assume we're on cpu 0 for now. Don't write to the paca yet! */
  210. initialise_paca(&boot_paca, 0);
  211. setup_paca(&boot_paca);
  212. fixup_boot_paca();
  213. /* Initialize lockdep early or else spinlocks will blow */
  214. lockdep_init();
  215. /* -------- printk is now safe to use ------- */
  216. /* Enable early debugging if any specified (see udbg.h) */
  217. udbg_early_init();
  218. DBG(" -> early_setup(), dt_ptr: 0x%lx\n", dt_ptr);
  219. /*
  220. * Do early initialization using the flattened device
  221. * tree, such as retrieving the physical memory map or
  222. * calculating/retrieving the hash table size.
  223. */
  224. early_init_devtree(__va(dt_ptr));
  225. epapr_paravirt_early_init();
  226. /* Now we know the logical id of our boot cpu, setup the paca. */
  227. setup_paca(&paca[boot_cpuid]);
  228. fixup_boot_paca();
  229. /* Probe the machine type */
  230. probe_machine();
  231. setup_kdump_trampoline();
  232. DBG("Found, Initializing memory management...\n");
  233. /* Initialize the hash table or TLB handling */
  234. early_init_mmu();
  235. /*
  236. * At this point, we can let interrupts switch to virtual mode
  237. * (the MMU has been setup), so adjust the MSR in the PACA to
  238. * have IR and DR set and enable AIL if it exists
  239. */
  240. cpu_ready_for_interrupts();
  241. /* Reserve large chunks of memory for use by CMA for KVM */
  242. kvm_cma_reserve();
  243. /*
  244. * Reserve any gigantic pages requested on the command line.
  245. * memblock needs to have been initialized by the time this is
  246. * called since this will reserve memory.
  247. */
  248. reserve_hugetlb_gpages();
  249. DBG(" <- early_setup()\n");
  250. #ifdef CONFIG_PPC_EARLY_DEBUG_BOOTX
  251. /*
  252. * This needs to be done *last* (after the above DBG() even)
  253. *
  254. * Right after we return from this function, we turn on the MMU
  255. * which means the real-mode access trick that btext does will
  256. * no longer work, it needs to switch to using a real MMU
  257. * mapping. This call will ensure that it does
  258. */
  259. btext_map();
  260. #endif /* CONFIG_PPC_EARLY_DEBUG_BOOTX */
  261. }
  262. #ifdef CONFIG_SMP
  263. void early_setup_secondary(void)
  264. {
  265. /* Mark interrupts enabled in PACA */
  266. get_paca()->soft_enabled = 0;
  267. /* Initialize the hash table or TLB handling */
  268. early_init_mmu_secondary();
  269. /*
  270. * At this point, we can let interrupts switch to virtual mode
  271. * (the MMU has been setup), so adjust the MSR in the PACA to
  272. * have IR and DR set.
  273. */
  274. cpu_ready_for_interrupts();
  275. }
  276. #endif /* CONFIG_SMP */
  277. #if defined(CONFIG_SMP) || defined(CONFIG_KEXEC)
  278. void smp_release_cpus(void)
  279. {
  280. unsigned long *ptr;
  281. int i;
  282. DBG(" -> smp_release_cpus()\n");
  283. /* All secondary cpus are spinning on a common spinloop, release them
  284. * all now so they can start to spin on their individual paca
  285. * spinloops. For non SMP kernels, the secondary cpus never get out
  286. * of the common spinloop.
  287. */
  288. ptr = (unsigned long *)((unsigned long)&__secondary_hold_spinloop
  289. - PHYSICAL_START);
  290. *ptr = __pa(generic_secondary_smp_init);
  291. /* And wait a bit for them to catch up */
  292. for (i = 0; i < 100000; i++) {
  293. mb();
  294. HMT_low();
  295. if (spinning_secondaries == 0)
  296. break;
  297. udelay(1);
  298. }
  299. DBG("spinning_secondaries = %d\n", spinning_secondaries);
  300. DBG(" <- smp_release_cpus()\n");
  301. }
  302. #endif /* CONFIG_SMP || CONFIG_KEXEC */
  303. /*
  304. * Initialize some remaining members of the ppc64_caches and systemcfg
  305. * structures
  306. * (at least until we get rid of them completely). This is mostly some
  307. * cache informations about the CPU that will be used by cache flush
  308. * routines and/or provided to userland
  309. */
  310. static void __init initialize_cache_info(void)
  311. {
  312. struct device_node *np;
  313. unsigned long num_cpus = 0;
  314. DBG(" -> initialize_cache_info()\n");
  315. for_each_node_by_type(np, "cpu") {
  316. num_cpus += 1;
  317. /*
  318. * We're assuming *all* of the CPUs have the same
  319. * d-cache and i-cache sizes... -Peter
  320. */
  321. if (num_cpus == 1) {
  322. const __be32 *sizep, *lsizep;
  323. u32 size, lsize;
  324. size = 0;
  325. lsize = cur_cpu_spec->dcache_bsize;
  326. sizep = of_get_property(np, "d-cache-size", NULL);
  327. if (sizep != NULL)
  328. size = be32_to_cpu(*sizep);
  329. lsizep = of_get_property(np, "d-cache-block-size",
  330. NULL);
  331. /* fallback if block size missing */
  332. if (lsizep == NULL)
  333. lsizep = of_get_property(np,
  334. "d-cache-line-size",
  335. NULL);
  336. if (lsizep != NULL)
  337. lsize = be32_to_cpu(*lsizep);
  338. if (sizep == NULL || lsizep == NULL)
  339. DBG("Argh, can't find dcache properties ! "
  340. "sizep: %p, lsizep: %p\n", sizep, lsizep);
  341. ppc64_caches.dsize = size;
  342. ppc64_caches.dline_size = lsize;
  343. ppc64_caches.log_dline_size = __ilog2(lsize);
  344. ppc64_caches.dlines_per_page = PAGE_SIZE / lsize;
  345. size = 0;
  346. lsize = cur_cpu_spec->icache_bsize;
  347. sizep = of_get_property(np, "i-cache-size", NULL);
  348. if (sizep != NULL)
  349. size = be32_to_cpu(*sizep);
  350. lsizep = of_get_property(np, "i-cache-block-size",
  351. NULL);
  352. if (lsizep == NULL)
  353. lsizep = of_get_property(np,
  354. "i-cache-line-size",
  355. NULL);
  356. if (lsizep != NULL)
  357. lsize = be32_to_cpu(*lsizep);
  358. if (sizep == NULL || lsizep == NULL)
  359. DBG("Argh, can't find icache properties ! "
  360. "sizep: %p, lsizep: %p\n", sizep, lsizep);
  361. ppc64_caches.isize = size;
  362. ppc64_caches.iline_size = lsize;
  363. ppc64_caches.log_iline_size = __ilog2(lsize);
  364. ppc64_caches.ilines_per_page = PAGE_SIZE / lsize;
  365. }
  366. }
  367. DBG(" <- initialize_cache_info()\n");
  368. }
  369. /*
  370. * Do some initial setup of the system. The parameters are those which
  371. * were passed in from the bootloader.
  372. */
  373. void __init setup_system(void)
  374. {
  375. DBG(" -> setup_system()\n");
  376. /* Apply the CPUs-specific and firmware specific fixups to kernel
  377. * text (nop out sections not relevant to this CPU or this firmware)
  378. */
  379. do_feature_fixups(cur_cpu_spec->cpu_features,
  380. &__start___ftr_fixup, &__stop___ftr_fixup);
  381. do_feature_fixups(cur_cpu_spec->mmu_features,
  382. &__start___mmu_ftr_fixup, &__stop___mmu_ftr_fixup);
  383. do_feature_fixups(powerpc_firmware_features,
  384. &__start___fw_ftr_fixup, &__stop___fw_ftr_fixup);
  385. do_lwsync_fixups(cur_cpu_spec->cpu_features,
  386. &__start___lwsync_fixup, &__stop___lwsync_fixup);
  387. do_final_fixups();
  388. /*
  389. * Unflatten the device-tree passed by prom_init or kexec
  390. */
  391. unflatten_device_tree();
  392. /*
  393. * Fill the ppc64_caches & systemcfg structures with informations
  394. * retrieved from the device-tree.
  395. */
  396. initialize_cache_info();
  397. #ifdef CONFIG_PPC_RTAS
  398. /*
  399. * Initialize RTAS if available
  400. */
  401. rtas_initialize();
  402. #endif /* CONFIG_PPC_RTAS */
  403. /*
  404. * Check if we have an initrd provided via the device-tree
  405. */
  406. check_for_initrd();
  407. /*
  408. * Do some platform specific early initializations, that includes
  409. * setting up the hash table pointers. It also sets up some interrupt-mapping
  410. * related options that will be used by finish_device_tree()
  411. */
  412. if (ppc_md.init_early)
  413. ppc_md.init_early();
  414. /*
  415. * We can discover serial ports now since the above did setup the
  416. * hash table management for us, thus ioremap works. We do that early
  417. * so that further code can be debugged
  418. */
  419. find_legacy_serial_ports();
  420. /*
  421. * Register early console
  422. */
  423. register_early_udbg_console();
  424. /*
  425. * Initialize xmon
  426. */
  427. xmon_setup();
  428. smp_setup_cpu_maps();
  429. check_smt_enabled();
  430. setup_tlb_core_data();
  431. #ifdef CONFIG_SMP
  432. /* Release secondary cpus out of their spinloops at 0x60 now that
  433. * we can map physical -> logical CPU ids
  434. */
  435. smp_release_cpus();
  436. #endif
  437. printk("Starting Linux PPC64 %s\n", init_utsname()->version);
  438. printk("-----------------------------------------------------\n");
  439. printk("ppc64_pft_size = 0x%llx\n", ppc64_pft_size);
  440. printk("physicalMemorySize = 0x%llx\n", memblock_phys_mem_size());
  441. if (ppc64_caches.dline_size != 0x80)
  442. printk("ppc64_caches.dcache_line_size = 0x%x\n",
  443. ppc64_caches.dline_size);
  444. if (ppc64_caches.iline_size != 0x80)
  445. printk("ppc64_caches.icache_line_size = 0x%x\n",
  446. ppc64_caches.iline_size);
  447. #ifdef CONFIG_PPC_STD_MMU_64
  448. if (htab_address)
  449. printk("htab_address = 0x%p\n", htab_address);
  450. printk("htab_hash_mask = 0x%lx\n", htab_hash_mask);
  451. #endif /* CONFIG_PPC_STD_MMU_64 */
  452. if (PHYSICAL_START > 0)
  453. printk("physical_start = 0x%llx\n",
  454. (unsigned long long)PHYSICAL_START);
  455. printk("-----------------------------------------------------\n");
  456. DBG(" <- setup_system()\n");
  457. }
  458. /* This returns the limit below which memory accesses to the linear
  459. * mapping are guarnateed not to cause a TLB or SLB miss. This is
  460. * used to allocate interrupt or emergency stacks for which our
  461. * exception entry path doesn't deal with being interrupted.
  462. */
  463. static u64 safe_stack_limit(void)
  464. {
  465. #ifdef CONFIG_PPC_BOOK3E
  466. /* Freescale BookE bolts the entire linear mapping */
  467. if (mmu_has_feature(MMU_FTR_TYPE_FSL_E))
  468. return linear_map_top;
  469. /* Other BookE, we assume the first GB is bolted */
  470. return 1ul << 30;
  471. #else
  472. /* BookS, the first segment is bolted */
  473. if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
  474. return 1UL << SID_SHIFT_1T;
  475. return 1UL << SID_SHIFT;
  476. #endif
  477. }
  478. static void __init irqstack_early_init(void)
  479. {
  480. u64 limit = safe_stack_limit();
  481. unsigned int i;
  482. /*
  483. * Interrupt stacks must be in the first segment since we
  484. * cannot afford to take SLB misses on them.
  485. */
  486. for_each_possible_cpu(i) {
  487. softirq_ctx[i] = (struct thread_info *)
  488. __va(memblock_alloc_base(THREAD_SIZE,
  489. THREAD_SIZE, limit));
  490. hardirq_ctx[i] = (struct thread_info *)
  491. __va(memblock_alloc_base(THREAD_SIZE,
  492. THREAD_SIZE, limit));
  493. }
  494. }
  495. #ifdef CONFIG_PPC_BOOK3E
  496. static void __init exc_lvl_early_init(void)
  497. {
  498. unsigned int i;
  499. unsigned long sp;
  500. for_each_possible_cpu(i) {
  501. sp = memblock_alloc(THREAD_SIZE, THREAD_SIZE);
  502. critirq_ctx[i] = (struct thread_info *)__va(sp);
  503. paca[i].crit_kstack = __va(sp + THREAD_SIZE);
  504. sp = memblock_alloc(THREAD_SIZE, THREAD_SIZE);
  505. dbgirq_ctx[i] = (struct thread_info *)__va(sp);
  506. paca[i].dbg_kstack = __va(sp + THREAD_SIZE);
  507. sp = memblock_alloc(THREAD_SIZE, THREAD_SIZE);
  508. mcheckirq_ctx[i] = (struct thread_info *)__va(sp);
  509. paca[i].mc_kstack = __va(sp + THREAD_SIZE);
  510. }
  511. if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
  512. patch_exception(0x040, exc_debug_debug_book3e);
  513. }
  514. #else
  515. #define exc_lvl_early_init()
  516. #endif
  517. /*
  518. * Stack space used when we detect a bad kernel stack pointer, and
  519. * early in SMP boots before relocation is enabled. Exclusive emergency
  520. * stack for machine checks.
  521. */
  522. static void __init emergency_stack_init(void)
  523. {
  524. u64 limit;
  525. unsigned int i;
  526. /*
  527. * Emergency stacks must be under 256MB, we cannot afford to take
  528. * SLB misses on them. The ABI also requires them to be 128-byte
  529. * aligned.
  530. *
  531. * Since we use these as temporary stacks during secondary CPU
  532. * bringup, we need to get at them in real mode. This means they
  533. * must also be within the RMO region.
  534. */
  535. limit = min(safe_stack_limit(), ppc64_rma_size);
  536. for_each_possible_cpu(i) {
  537. unsigned long sp;
  538. sp = memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit);
  539. sp += THREAD_SIZE;
  540. paca[i].emergency_sp = __va(sp);
  541. #ifdef CONFIG_PPC_BOOK3S_64
  542. /* emergency stack for machine check exception handling. */
  543. sp = memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit);
  544. sp += THREAD_SIZE;
  545. paca[i].mc_emergency_sp = __va(sp);
  546. #endif
  547. }
  548. }
  549. /*
  550. * Called into from start_kernel this initializes bootmem, which is used
  551. * to manage page allocation until mem_init is called.
  552. */
  553. void __init setup_arch(char **cmdline_p)
  554. {
  555. ppc64_boot_msg(0x12, "Setup Arch");
  556. *cmdline_p = cmd_line;
  557. /*
  558. * Set cache line size based on type of cpu as a default.
  559. * Systems with OF can look in the properties on the cpu node(s)
  560. * for a possibly more accurate value.
  561. */
  562. dcache_bsize = ppc64_caches.dline_size;
  563. icache_bsize = ppc64_caches.iline_size;
  564. if (ppc_md.panic)
  565. setup_panic();
  566. init_mm.start_code = (unsigned long)_stext;
  567. init_mm.end_code = (unsigned long) _etext;
  568. init_mm.end_data = (unsigned long) _edata;
  569. init_mm.brk = klimit;
  570. #ifdef CONFIG_PPC_64K_PAGES
  571. init_mm.context.pte_frag = NULL;
  572. #endif
  573. irqstack_early_init();
  574. exc_lvl_early_init();
  575. emergency_stack_init();
  576. #ifdef CONFIG_PPC_STD_MMU_64
  577. stabs_alloc();
  578. #endif
  579. /* set up the bootmem stuff with available memory */
  580. do_init_bootmem();
  581. sparse_init();
  582. #ifdef CONFIG_DUMMY_CONSOLE
  583. conswitchp = &dummy_con;
  584. #endif
  585. if (ppc_md.setup_arch)
  586. ppc_md.setup_arch();
  587. paging_init();
  588. /* Initialize the MMU context management stuff */
  589. mmu_context_init();
  590. /* Interrupt code needs to be 64K-aligned */
  591. if ((unsigned long)_stext & 0xffff)
  592. panic("Kernelbase not 64K-aligned (0x%lx)!\n",
  593. (unsigned long)_stext);
  594. ppc64_boot_msg(0x15, "Setup Done");
  595. }
  596. /* ToDo: do something useful if ppc_md is not yet setup. */
  597. #define PPC64_LINUX_FUNCTION 0x0f000000
  598. #define PPC64_IPL_MESSAGE 0xc0000000
  599. #define PPC64_TERM_MESSAGE 0xb0000000
  600. static void ppc64_do_msg(unsigned int src, const char *msg)
  601. {
  602. if (ppc_md.progress) {
  603. char buf[128];
  604. sprintf(buf, "%08X\n", src);
  605. ppc_md.progress(buf, 0);
  606. snprintf(buf, 128, "%s", msg);
  607. ppc_md.progress(buf, 0);
  608. }
  609. }
  610. /* Print a boot progress message. */
  611. void ppc64_boot_msg(unsigned int src, const char *msg)
  612. {
  613. ppc64_do_msg(PPC64_LINUX_FUNCTION|PPC64_IPL_MESSAGE|src, msg);
  614. printk("[boot]%04x %s\n", src, msg);
  615. }
  616. #ifdef CONFIG_SMP
  617. #define PCPU_DYN_SIZE ()
  618. static void * __init pcpu_fc_alloc(unsigned int cpu, size_t size, size_t align)
  619. {
  620. return __alloc_bootmem_node(NODE_DATA(cpu_to_node(cpu)), size, align,
  621. __pa(MAX_DMA_ADDRESS));
  622. }
  623. static void __init pcpu_fc_free(void *ptr, size_t size)
  624. {
  625. free_bootmem(__pa(ptr), size);
  626. }
  627. static int pcpu_cpu_distance(unsigned int from, unsigned int to)
  628. {
  629. if (cpu_to_node(from) == cpu_to_node(to))
  630. return LOCAL_DISTANCE;
  631. else
  632. return REMOTE_DISTANCE;
  633. }
  634. unsigned long __per_cpu_offset[NR_CPUS] __read_mostly;
  635. EXPORT_SYMBOL(__per_cpu_offset);
  636. void __init setup_per_cpu_areas(void)
  637. {
  638. const size_t dyn_size = PERCPU_MODULE_RESERVE + PERCPU_DYNAMIC_RESERVE;
  639. size_t atom_size;
  640. unsigned long delta;
  641. unsigned int cpu;
  642. int rc;
  643. /*
  644. * Linear mapping is one of 4K, 1M and 16M. For 4K, no need
  645. * to group units. For larger mappings, use 1M atom which
  646. * should be large enough to contain a number of units.
  647. */
  648. if (mmu_linear_psize == MMU_PAGE_4K)
  649. atom_size = PAGE_SIZE;
  650. else
  651. atom_size = 1 << 20;
  652. rc = pcpu_embed_first_chunk(0, dyn_size, atom_size, pcpu_cpu_distance,
  653. pcpu_fc_alloc, pcpu_fc_free);
  654. if (rc < 0)
  655. panic("cannot initialize percpu area (err=%d)", rc);
  656. delta = (unsigned long)pcpu_base_addr - (unsigned long)__per_cpu_start;
  657. for_each_possible_cpu(cpu) {
  658. __per_cpu_offset[cpu] = delta + pcpu_unit_offsets[cpu];
  659. paca[cpu].data_offset = __per_cpu_offset[cpu];
  660. }
  661. }
  662. #endif
  663. #if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
  664. struct ppc_pci_io ppc_pci_io;
  665. EXPORT_SYMBOL(ppc_pci_io);
  666. #endif