cpu_setup_power.S 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /*
  2. * This file contains low level CPU setup functions.
  3. * Copyright (C) 2003 Benjamin Herrenschmidt (benh@kernel.crashing.org)
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. *
  10. */
  11. #include <asm/processor.h>
  12. #include <asm/page.h>
  13. #include <asm/cputable.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cache.h>
  17. /* Entry: r3 = crap, r4 = ptr to cputable entry
  18. *
  19. * Note that we can be called twice for pseudo-PVRs
  20. */
  21. _GLOBAL(__setup_cpu_power7)
  22. mflr r11
  23. bl __init_hvmode_206
  24. mtlr r11
  25. beqlr
  26. li r0,0
  27. mtspr SPRN_LPID,r0
  28. mfspr r3,SPRN_LPCR
  29. bl __init_LPCR
  30. bl __init_tlb_power7
  31. mtlr r11
  32. blr
  33. _GLOBAL(__restore_cpu_power7)
  34. mflr r11
  35. mfmsr r3
  36. rldicl. r0,r3,4,63
  37. beqlr
  38. li r0,0
  39. mtspr SPRN_LPID,r0
  40. mfspr r3,SPRN_LPCR
  41. bl __init_LPCR
  42. bl __init_tlb_power7
  43. mtlr r11
  44. blr
  45. _GLOBAL(__setup_cpu_power8)
  46. mflr r11
  47. bl __init_FSCR
  48. bl __init_PMU
  49. bl __init_hvmode_206
  50. mtlr r11
  51. beqlr
  52. li r0,0
  53. mtspr SPRN_LPID,r0
  54. mfspr r3,SPRN_LPCR
  55. bl __init_LPCR
  56. bl __init_HFSCR
  57. bl __init_tlb_power8
  58. bl __init_PMU_HV
  59. mtlr r11
  60. blr
  61. _GLOBAL(__restore_cpu_power8)
  62. mflr r11
  63. bl __init_FSCR
  64. bl __init_PMU
  65. mfmsr r3
  66. rldicl. r0,r3,4,63
  67. mtlr r11
  68. beqlr
  69. li r0,0
  70. mtspr SPRN_LPID,r0
  71. mfspr r3,SPRN_LPCR
  72. bl __init_LPCR
  73. bl __init_HFSCR
  74. bl __init_tlb_power8
  75. bl __init_PMU_HV
  76. mtlr r11
  77. blr
  78. __init_hvmode_206:
  79. /* Disable CPU_FTR_HVMODE and exit if MSR:HV is not set */
  80. mfmsr r3
  81. rldicl. r0,r3,4,63
  82. bnelr
  83. ld r5,CPU_SPEC_FEATURES(r4)
  84. LOAD_REG_IMMEDIATE(r6,CPU_FTR_HVMODE)
  85. xor r5,r5,r6
  86. std r5,CPU_SPEC_FEATURES(r4)
  87. blr
  88. __init_LPCR:
  89. /* Setup a sane LPCR:
  90. * Called with initial LPCR in R3
  91. *
  92. * LPES = 0b01 (HSRR0/1 used for 0x500)
  93. * PECE = 0b111
  94. * DPFD = 4
  95. * HDICE = 0
  96. * VC = 0b100 (VPM0=1, VPM1=0, ISL=0)
  97. * VRMASD = 0b10000 (L=1, LP=00)
  98. *
  99. * Other bits untouched for now
  100. */
  101. li r5,1
  102. rldimi r3,r5, LPCR_LPES_SH, 64-LPCR_LPES_SH-2
  103. ori r3,r3,(LPCR_PECE0|LPCR_PECE1|LPCR_PECE2)
  104. li r5,4
  105. rldimi r3,r5, LPCR_DPFD_SH, 64-LPCR_DPFD_SH-3
  106. clrrdi r3,r3,1 /* clear HDICE */
  107. li r5,4
  108. rldimi r3,r5, LPCR_VC_SH, 0
  109. li r5,0x10
  110. rldimi r3,r5, LPCR_VRMASD_SH, 64-LPCR_VRMASD_SH-5
  111. mtspr SPRN_LPCR,r3
  112. isync
  113. blr
  114. __init_FSCR:
  115. mfspr r3,SPRN_FSCR
  116. ori r3,r3,FSCR_TAR|FSCR_DSCR|FSCR_EBB
  117. mtspr SPRN_FSCR,r3
  118. blr
  119. __init_HFSCR:
  120. mfspr r3,SPRN_HFSCR
  121. ori r3,r3,HFSCR_TAR|HFSCR_TM|HFSCR_BHRB|HFSCR_PM|\
  122. HFSCR_DSCR|HFSCR_VECVSX|HFSCR_FP|HFSCR_EBB
  123. mtspr SPRN_HFSCR,r3
  124. blr
  125. /*
  126. * Clear the TLB using the specified IS form of tlbiel instruction
  127. * (invalidate by congruence class). P7 has 128 CCs., P8 has 512.
  128. *
  129. * r3 = IS field
  130. */
  131. __init_tlb_power7:
  132. li r3,0xc00 /* IS field = 0b11 */
  133. _GLOBAL(__flush_tlb_power7)
  134. li r6,128
  135. mtctr r6
  136. mr r7,r3 /* IS field */
  137. ptesync
  138. 2: tlbiel r7
  139. addi r7,r7,0x1000
  140. bdnz 2b
  141. ptesync
  142. 1: blr
  143. __init_tlb_power8:
  144. li r3,0xc00 /* IS field = 0b11 */
  145. _GLOBAL(__flush_tlb_power8)
  146. li r6,512
  147. mtctr r6
  148. mr r7,r3 /* IS field */
  149. ptesync
  150. 2: tlbiel r7
  151. addi r7,r7,0x1000
  152. bdnz 2b
  153. ptesync
  154. 1: blr
  155. __init_PMU_HV:
  156. li r5,0
  157. mtspr SPRN_MMCRC,r5
  158. mtspr SPRN_MMCRH,r5
  159. blr
  160. __init_PMU:
  161. li r5,0
  162. mtspr SPRN_MMCRS,r5
  163. mtspr SPRN_MMCRA,r5
  164. mtspr SPRN_MMCR0,r5
  165. mtspr SPRN_MMCR1,r5
  166. mtspr SPRN_MMCR2,r5
  167. blr