slcr.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. /*
  2. * Xilinx SLCR driver
  3. *
  4. * Copyright (c) 2011-2013 Xilinx Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. *
  11. * You should have received a copy of the GNU General Public
  12. * License along with this program; if not, write to the Free
  13. * Software Foundation, Inc., 675 Mass Ave, Cambridge, MA
  14. * 02139, USA.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/of_address.h>
  19. #include <linux/regmap.h>
  20. #include <linux/clk/zynq.h>
  21. #include "common.h"
  22. /* register offsets */
  23. #define SLCR_UNLOCK_OFFSET 0x8 /* SCLR unlock register */
  24. #define SLCR_PS_RST_CTRL_OFFSET 0x200 /* PS Software Reset Control */
  25. #define SLCR_A9_CPU_RST_CTRL_OFFSET 0x244 /* CPU Software Reset Control */
  26. #define SLCR_REBOOT_STATUS_OFFSET 0x258 /* PS Reboot Status */
  27. #define SLCR_UNLOCK_MAGIC 0xDF0D
  28. #define SLCR_A9_CPU_CLKSTOP 0x10
  29. #define SLCR_A9_CPU_RST 0x1
  30. static void __iomem *zynq_slcr_base;
  31. static struct regmap *zynq_slcr_regmap;
  32. /**
  33. * zynq_slcr_write - Write to a register in SLCR block
  34. *
  35. * @val: Value to write to the register
  36. * @offset: Register offset in SLCR block
  37. *
  38. * Return: a negative value on error, 0 on success
  39. */
  40. static int zynq_slcr_write(u32 val, u32 offset)
  41. {
  42. if (!zynq_slcr_regmap) {
  43. writel(val, zynq_slcr_base + offset);
  44. return 0;
  45. }
  46. return regmap_write(zynq_slcr_regmap, offset, val);
  47. }
  48. /**
  49. * zynq_slcr_read - Read a register in SLCR block
  50. *
  51. * @val: Pointer to value to be read from SLCR
  52. * @offset: Register offset in SLCR block
  53. *
  54. * Return: a negative value on error, 0 on success
  55. */
  56. static int zynq_slcr_read(u32 *val, u32 offset)
  57. {
  58. if (zynq_slcr_regmap)
  59. return regmap_read(zynq_slcr_regmap, offset, val);
  60. *val = readl(zynq_slcr_base + offset);
  61. return 0;
  62. }
  63. /**
  64. * zynq_slcr_unlock - Unlock SLCR registers
  65. *
  66. * Return: a negative value on error, 0 on success
  67. */
  68. static inline int zynq_slcr_unlock(void)
  69. {
  70. zynq_slcr_write(SLCR_UNLOCK_MAGIC, SLCR_UNLOCK_OFFSET);
  71. return 0;
  72. }
  73. /**
  74. * zynq_slcr_system_reset - Reset the entire system.
  75. */
  76. void zynq_slcr_system_reset(void)
  77. {
  78. u32 reboot;
  79. /*
  80. * Unlock the SLCR then reset the system.
  81. * Note that this seems to require raw i/o
  82. * functions or there's a lockup?
  83. */
  84. zynq_slcr_unlock();
  85. /*
  86. * Clear 0x0F000000 bits of reboot status register to workaround
  87. * the FSBL not loading the bitstream after soft-reboot
  88. * This is a temporary solution until we know more.
  89. */
  90. zynq_slcr_read(&reboot, SLCR_REBOOT_STATUS_OFFSET);
  91. zynq_slcr_write(reboot & 0xF0FFFFFF, SLCR_REBOOT_STATUS_OFFSET);
  92. zynq_slcr_write(1, SLCR_PS_RST_CTRL_OFFSET);
  93. }
  94. /**
  95. * zynq_slcr_cpu_start - Start cpu
  96. * @cpu: cpu number
  97. */
  98. void zynq_slcr_cpu_start(int cpu)
  99. {
  100. u32 reg;
  101. zynq_slcr_read(&reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  102. reg &= ~(SLCR_A9_CPU_RST << cpu);
  103. zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  104. reg &= ~(SLCR_A9_CPU_CLKSTOP << cpu);
  105. zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  106. }
  107. /**
  108. * zynq_slcr_cpu_stop - Stop cpu
  109. * @cpu: cpu number
  110. */
  111. void zynq_slcr_cpu_stop(int cpu)
  112. {
  113. u32 reg;
  114. zynq_slcr_read(&reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  115. reg |= (SLCR_A9_CPU_CLKSTOP | SLCR_A9_CPU_RST) << cpu;
  116. zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  117. }
  118. /**
  119. * zynq_slcr_init - Regular slcr driver init
  120. *
  121. * Return: 0 on success, negative errno otherwise.
  122. *
  123. * Called early during boot from platform code to remap SLCR area.
  124. */
  125. int __init zynq_slcr_init(void)
  126. {
  127. zynq_slcr_regmap = syscon_regmap_lookup_by_compatible("xlnx,zynq-slcr");
  128. if (IS_ERR(zynq_slcr_regmap)) {
  129. pr_err("%s: failed to find zynq-slcr\n", __func__);
  130. return -ENODEV;
  131. }
  132. return 0;
  133. }
  134. /**
  135. * zynq_early_slcr_init - Early slcr init function
  136. *
  137. * Return: 0 on success, negative errno otherwise.
  138. *
  139. * Called very early during boot from platform code to unlock SLCR.
  140. */
  141. int __init zynq_early_slcr_init(void)
  142. {
  143. struct device_node *np;
  144. np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-slcr");
  145. if (!np) {
  146. pr_err("%s: no slcr node found\n", __func__);
  147. BUG();
  148. }
  149. zynq_slcr_base = of_iomap(np, 0);
  150. if (!zynq_slcr_base) {
  151. pr_err("%s: Unable to map I/O memory\n", __func__);
  152. BUG();
  153. }
  154. np->data = (__force void *)zynq_slcr_base;
  155. /* unlock the SLCR so that registers can be changed */
  156. zynq_slcr_unlock();
  157. pr_info("%s mapped to %p\n", np->name, zynq_slcr_base);
  158. of_node_put(np);
  159. return 0;
  160. }