pm.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /*
  2. * linux/arch/arm/mach-omap1/pm.c
  3. *
  4. * OMAP Power Management Routines
  5. *
  6. * Original code for the SA11x0:
  7. * Copyright (c) 2001 Cliff Brake <cbrake@accelent.com>
  8. *
  9. * Modified for the PXA250 by Nicolas Pitre:
  10. * Copyright (c) 2002 Monta Vista Software, Inc.
  11. *
  12. * Modified for the OMAP1510 by David Singleton:
  13. * Copyright (c) 2002 Monta Vista Software, Inc.
  14. *
  15. * Cleanup 2004 for OMAP1510/1610 by Dirk Behme <dirk.behme@de.bosch.com>
  16. *
  17. * This program is free software; you can redistribute it and/or modify it
  18. * under the terms of the GNU General Public License as published by the
  19. * Free Software Foundation; either version 2 of the License, or (at your
  20. * option) any later version.
  21. *
  22. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/suspend.h>
  38. #include <linux/sched.h>
  39. #include <linux/debugfs.h>
  40. #include <linux/seq_file.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/sysfs.h>
  43. #include <linux/module.h>
  44. #include <linux/io.h>
  45. #include <linux/atomic.h>
  46. #include <linux/cpu.h>
  47. #include <asm/fncpy.h>
  48. #include <asm/system_misc.h>
  49. #include <asm/irq.h>
  50. #include <asm/mach/time.h>
  51. #include <asm/mach/irq.h>
  52. #include <mach/tc.h>
  53. #include <mach/mux.h>
  54. #include <linux/omap-dma.h>
  55. #include <plat/dmtimer.h>
  56. #include <mach/irqs.h>
  57. #include "iomap.h"
  58. #include "clock.h"
  59. #include "pm.h"
  60. #include "sram.h"
  61. static unsigned int arm_sleep_save[ARM_SLEEP_SAVE_SIZE];
  62. static unsigned short dsp_sleep_save[DSP_SLEEP_SAVE_SIZE];
  63. static unsigned short ulpd_sleep_save[ULPD_SLEEP_SAVE_SIZE];
  64. static unsigned int mpui7xx_sleep_save[MPUI7XX_SLEEP_SAVE_SIZE];
  65. static unsigned int mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_SIZE];
  66. static unsigned int mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_SIZE];
  67. #ifndef CONFIG_OMAP_32K_TIMER
  68. static unsigned short enable_dyn_sleep = 0;
  69. #else
  70. static unsigned short enable_dyn_sleep = 1;
  71. static ssize_t idle_show(struct kobject *kobj, struct kobj_attribute *attr,
  72. char *buf)
  73. {
  74. return sprintf(buf, "%hu\n", enable_dyn_sleep);
  75. }
  76. static ssize_t idle_store(struct kobject *kobj, struct kobj_attribute *attr,
  77. const char * buf, size_t n)
  78. {
  79. unsigned short value;
  80. if (sscanf(buf, "%hu", &value) != 1 ||
  81. (value != 0 && value != 1)) {
  82. printk(KERN_ERR "idle_sleep_store: Invalid value\n");
  83. return -EINVAL;
  84. }
  85. enable_dyn_sleep = value;
  86. return n;
  87. }
  88. static struct kobj_attribute sleep_while_idle_attr =
  89. __ATTR(sleep_while_idle, 0644, idle_show, idle_store);
  90. #endif
  91. static void (*omap_sram_suspend)(unsigned long r0, unsigned long r1) = NULL;
  92. /*
  93. * Let's power down on idle, but only if we are really
  94. * idle, because once we start down the path of
  95. * going idle we continue to do idle even if we get
  96. * a clock tick interrupt . .
  97. */
  98. void omap1_pm_idle(void)
  99. {
  100. extern __u32 arm_idlect1_mask;
  101. __u32 use_idlect1 = arm_idlect1_mask;
  102. int do_sleep = 0;
  103. local_fiq_disable();
  104. #if defined(CONFIG_OMAP_MPU_TIMER) && !defined(CONFIG_OMAP_DM_TIMER)
  105. #warning Enable 32kHz OS timer in order to allow sleep states in idle
  106. use_idlect1 = use_idlect1 & ~(1 << 9);
  107. #else
  108. while (enable_dyn_sleep) {
  109. #ifdef CONFIG_CBUS_TAHVO_USB
  110. extern int vbus_active;
  111. /* Clock requirements? */
  112. if (vbus_active)
  113. break;
  114. #endif
  115. do_sleep = 1;
  116. break;
  117. }
  118. #endif
  119. #ifdef CONFIG_OMAP_DM_TIMER
  120. use_idlect1 = omap_dm_timer_modify_idlect_mask(use_idlect1);
  121. #endif
  122. if (omap_dma_running())
  123. use_idlect1 &= ~(1 << 6);
  124. /* We should be able to remove the do_sleep variable and multiple
  125. * tests above as soon as drivers, timer and DMA code have been fixed.
  126. * Even the sleep block count should become obsolete. */
  127. if ((use_idlect1 != ~0) || !do_sleep) {
  128. __u32 saved_idlect1 = omap_readl(ARM_IDLECT1);
  129. if (cpu_is_omap15xx())
  130. use_idlect1 &= OMAP1510_BIG_SLEEP_REQUEST;
  131. else
  132. use_idlect1 &= OMAP1610_IDLECT1_SLEEP_VAL;
  133. omap_writel(use_idlect1, ARM_IDLECT1);
  134. __asm__ volatile ("mcr p15, 0, r0, c7, c0, 4");
  135. omap_writel(saved_idlect1, ARM_IDLECT1);
  136. local_fiq_enable();
  137. return;
  138. }
  139. omap_sram_suspend(omap_readl(ARM_IDLECT1),
  140. omap_readl(ARM_IDLECT2));
  141. local_fiq_enable();
  142. }
  143. /*
  144. * Configuration of the wakeup event is board specific. For the
  145. * moment we put it into this helper function. Later it may move
  146. * to board specific files.
  147. */
  148. static void omap_pm_wakeup_setup(void)
  149. {
  150. u32 level1_wake = 0;
  151. u32 level2_wake = OMAP_IRQ_BIT(INT_UART2);
  152. /*
  153. * Turn off all interrupts except GPIO bank 1, L1-2nd level cascade,
  154. * and the L2 wakeup interrupts: keypad and UART2. Note that the
  155. * drivers must still separately call omap_set_gpio_wakeup() to
  156. * wake up to a GPIO interrupt.
  157. */
  158. if (cpu_is_omap7xx())
  159. level1_wake = OMAP_IRQ_BIT(INT_7XX_GPIO_BANK1) |
  160. OMAP_IRQ_BIT(INT_7XX_IH2_IRQ);
  161. else if (cpu_is_omap15xx())
  162. level1_wake = OMAP_IRQ_BIT(INT_GPIO_BANK1) |
  163. OMAP_IRQ_BIT(INT_1510_IH2_IRQ);
  164. else if (cpu_is_omap16xx())
  165. level1_wake = OMAP_IRQ_BIT(INT_GPIO_BANK1) |
  166. OMAP_IRQ_BIT(INT_1610_IH2_IRQ);
  167. omap_writel(~level1_wake, OMAP_IH1_MIR);
  168. if (cpu_is_omap7xx()) {
  169. omap_writel(~level2_wake, OMAP_IH2_0_MIR);
  170. omap_writel(~(OMAP_IRQ_BIT(INT_7XX_WAKE_UP_REQ) |
  171. OMAP_IRQ_BIT(INT_7XX_MPUIO_KEYPAD)),
  172. OMAP_IH2_1_MIR);
  173. } else if (cpu_is_omap15xx()) {
  174. level2_wake |= OMAP_IRQ_BIT(INT_KEYBOARD);
  175. omap_writel(~level2_wake, OMAP_IH2_MIR);
  176. } else if (cpu_is_omap16xx()) {
  177. level2_wake |= OMAP_IRQ_BIT(INT_KEYBOARD);
  178. omap_writel(~level2_wake, OMAP_IH2_0_MIR);
  179. /* INT_1610_WAKE_UP_REQ is needed for GPIO wakeup... */
  180. omap_writel(~OMAP_IRQ_BIT(INT_1610_WAKE_UP_REQ),
  181. OMAP_IH2_1_MIR);
  182. omap_writel(~0x0, OMAP_IH2_2_MIR);
  183. omap_writel(~0x0, OMAP_IH2_3_MIR);
  184. }
  185. /* New IRQ agreement, recalculate in cascade order */
  186. omap_writel(1, OMAP_IH2_CONTROL);
  187. omap_writel(1, OMAP_IH1_CONTROL);
  188. }
  189. #define EN_DSPCK 13 /* ARM_CKCTL */
  190. #define EN_APICK 6 /* ARM_IDLECT2 */
  191. #define DSP_EN 1 /* ARM_RSTCT1 */
  192. void omap1_pm_suspend(void)
  193. {
  194. unsigned long arg0 = 0, arg1 = 0;
  195. printk(KERN_INFO "PM: OMAP%x is trying to enter deep sleep...\n",
  196. omap_rev());
  197. omap_serial_wake_trigger(1);
  198. if (!cpu_is_omap15xx())
  199. omap_writew(0xffff, ULPD_SOFT_DISABLE_REQ_REG);
  200. /*
  201. * Step 1: turn off interrupts (FIXME: NOTE: already disabled)
  202. */
  203. local_irq_disable();
  204. local_fiq_disable();
  205. /*
  206. * Step 2: save registers
  207. *
  208. * The omap is a strange/beautiful device. The caches, memory
  209. * and register state are preserved across power saves.
  210. * We have to save and restore very little register state to
  211. * idle the omap.
  212. *
  213. * Save interrupt, MPUI, ARM and UPLD control registers.
  214. */
  215. if (cpu_is_omap7xx()) {
  216. MPUI7XX_SAVE(OMAP_IH1_MIR);
  217. MPUI7XX_SAVE(OMAP_IH2_0_MIR);
  218. MPUI7XX_SAVE(OMAP_IH2_1_MIR);
  219. MPUI7XX_SAVE(MPUI_CTRL);
  220. MPUI7XX_SAVE(MPUI_DSP_BOOT_CONFIG);
  221. MPUI7XX_SAVE(MPUI_DSP_API_CONFIG);
  222. MPUI7XX_SAVE(EMIFS_CONFIG);
  223. MPUI7XX_SAVE(EMIFF_SDRAM_CONFIG);
  224. } else if (cpu_is_omap15xx()) {
  225. MPUI1510_SAVE(OMAP_IH1_MIR);
  226. MPUI1510_SAVE(OMAP_IH2_MIR);
  227. MPUI1510_SAVE(MPUI_CTRL);
  228. MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG);
  229. MPUI1510_SAVE(MPUI_DSP_API_CONFIG);
  230. MPUI1510_SAVE(EMIFS_CONFIG);
  231. MPUI1510_SAVE(EMIFF_SDRAM_CONFIG);
  232. } else if (cpu_is_omap16xx()) {
  233. MPUI1610_SAVE(OMAP_IH1_MIR);
  234. MPUI1610_SAVE(OMAP_IH2_0_MIR);
  235. MPUI1610_SAVE(OMAP_IH2_1_MIR);
  236. MPUI1610_SAVE(OMAP_IH2_2_MIR);
  237. MPUI1610_SAVE(OMAP_IH2_3_MIR);
  238. MPUI1610_SAVE(MPUI_CTRL);
  239. MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG);
  240. MPUI1610_SAVE(MPUI_DSP_API_CONFIG);
  241. MPUI1610_SAVE(EMIFS_CONFIG);
  242. MPUI1610_SAVE(EMIFF_SDRAM_CONFIG);
  243. }
  244. ARM_SAVE(ARM_CKCTL);
  245. ARM_SAVE(ARM_IDLECT1);
  246. ARM_SAVE(ARM_IDLECT2);
  247. if (!(cpu_is_omap15xx()))
  248. ARM_SAVE(ARM_IDLECT3);
  249. ARM_SAVE(ARM_EWUPCT);
  250. ARM_SAVE(ARM_RSTCT1);
  251. ARM_SAVE(ARM_RSTCT2);
  252. ARM_SAVE(ARM_SYSST);
  253. ULPD_SAVE(ULPD_CLOCK_CTRL);
  254. ULPD_SAVE(ULPD_STATUS_REQ);
  255. /* (Step 3 removed - we now allow deep sleep by default) */
  256. /*
  257. * Step 4: OMAP DSP Shutdown
  258. */
  259. /* stop DSP */
  260. omap_writew(omap_readw(ARM_RSTCT1) & ~(1 << DSP_EN), ARM_RSTCT1);
  261. /* shut down dsp_ck */
  262. if (!cpu_is_omap7xx())
  263. omap_writew(omap_readw(ARM_CKCTL) & ~(1 << EN_DSPCK), ARM_CKCTL);
  264. /* temporarily enabling api_ck to access DSP registers */
  265. omap_writew(omap_readw(ARM_IDLECT2) | 1 << EN_APICK, ARM_IDLECT2);
  266. /* save DSP registers */
  267. DSP_SAVE(DSP_IDLECT2);
  268. /* Stop all DSP domain clocks */
  269. __raw_writew(0, DSP_IDLECT2);
  270. /*
  271. * Step 5: Wakeup Event Setup
  272. */
  273. omap_pm_wakeup_setup();
  274. /*
  275. * Step 6: ARM and Traffic controller shutdown
  276. */
  277. /* disable ARM watchdog */
  278. omap_writel(0x00F5, OMAP_WDT_TIMER_MODE);
  279. omap_writel(0x00A0, OMAP_WDT_TIMER_MODE);
  280. /*
  281. * Step 6b: ARM and Traffic controller shutdown
  282. *
  283. * Step 6 continues here. Prepare jump to power management
  284. * assembly code in internal SRAM.
  285. *
  286. * Since the omap_cpu_suspend routine has been copied to
  287. * SRAM, we'll do an indirect procedure call to it and pass the
  288. * contents of arm_idlect1 and arm_idlect2 so it can restore
  289. * them when it wakes up and it will return.
  290. */
  291. arg0 = arm_sleep_save[ARM_SLEEP_SAVE_ARM_IDLECT1];
  292. arg1 = arm_sleep_save[ARM_SLEEP_SAVE_ARM_IDLECT2];
  293. /*
  294. * Step 6c: ARM and Traffic controller shutdown
  295. *
  296. * Jump to assembly code. The processor will stay there
  297. * until wake up.
  298. */
  299. omap_sram_suspend(arg0, arg1);
  300. /*
  301. * If we are here, processor is woken up!
  302. */
  303. /*
  304. * Restore DSP clocks
  305. */
  306. /* again temporarily enabling api_ck to access DSP registers */
  307. omap_writew(omap_readw(ARM_IDLECT2) | 1 << EN_APICK, ARM_IDLECT2);
  308. /* Restore DSP domain clocks */
  309. DSP_RESTORE(DSP_IDLECT2);
  310. /*
  311. * Restore ARM state, except ARM_IDLECT1/2 which omap_cpu_suspend did
  312. */
  313. if (!(cpu_is_omap15xx()))
  314. ARM_RESTORE(ARM_IDLECT3);
  315. ARM_RESTORE(ARM_CKCTL);
  316. ARM_RESTORE(ARM_EWUPCT);
  317. ARM_RESTORE(ARM_RSTCT1);
  318. ARM_RESTORE(ARM_RSTCT2);
  319. ARM_RESTORE(ARM_SYSST);
  320. ULPD_RESTORE(ULPD_CLOCK_CTRL);
  321. ULPD_RESTORE(ULPD_STATUS_REQ);
  322. if (cpu_is_omap7xx()) {
  323. MPUI7XX_RESTORE(EMIFS_CONFIG);
  324. MPUI7XX_RESTORE(EMIFF_SDRAM_CONFIG);
  325. MPUI7XX_RESTORE(OMAP_IH1_MIR);
  326. MPUI7XX_RESTORE(OMAP_IH2_0_MIR);
  327. MPUI7XX_RESTORE(OMAP_IH2_1_MIR);
  328. } else if (cpu_is_omap15xx()) {
  329. MPUI1510_RESTORE(MPUI_CTRL);
  330. MPUI1510_RESTORE(MPUI_DSP_BOOT_CONFIG);
  331. MPUI1510_RESTORE(MPUI_DSP_API_CONFIG);
  332. MPUI1510_RESTORE(EMIFS_CONFIG);
  333. MPUI1510_RESTORE(EMIFF_SDRAM_CONFIG);
  334. MPUI1510_RESTORE(OMAP_IH1_MIR);
  335. MPUI1510_RESTORE(OMAP_IH2_MIR);
  336. } else if (cpu_is_omap16xx()) {
  337. MPUI1610_RESTORE(MPUI_CTRL);
  338. MPUI1610_RESTORE(MPUI_DSP_BOOT_CONFIG);
  339. MPUI1610_RESTORE(MPUI_DSP_API_CONFIG);
  340. MPUI1610_RESTORE(EMIFS_CONFIG);
  341. MPUI1610_RESTORE(EMIFF_SDRAM_CONFIG);
  342. MPUI1610_RESTORE(OMAP_IH1_MIR);
  343. MPUI1610_RESTORE(OMAP_IH2_0_MIR);
  344. MPUI1610_RESTORE(OMAP_IH2_1_MIR);
  345. MPUI1610_RESTORE(OMAP_IH2_2_MIR);
  346. MPUI1610_RESTORE(OMAP_IH2_3_MIR);
  347. }
  348. if (!cpu_is_omap15xx())
  349. omap_writew(0, ULPD_SOFT_DISABLE_REQ_REG);
  350. /*
  351. * Re-enable interrupts
  352. */
  353. local_irq_enable();
  354. local_fiq_enable();
  355. omap_serial_wake_trigger(0);
  356. printk(KERN_INFO "PM: OMAP%x is re-starting from deep sleep...\n",
  357. omap_rev());
  358. }
  359. #ifdef CONFIG_DEBUG_FS
  360. /*
  361. * Read system PM registers for debugging
  362. */
  363. static int omap_pm_debug_show(struct seq_file *m, void *v)
  364. {
  365. ARM_SAVE(ARM_CKCTL);
  366. ARM_SAVE(ARM_IDLECT1);
  367. ARM_SAVE(ARM_IDLECT2);
  368. if (!(cpu_is_omap15xx()))
  369. ARM_SAVE(ARM_IDLECT3);
  370. ARM_SAVE(ARM_EWUPCT);
  371. ARM_SAVE(ARM_RSTCT1);
  372. ARM_SAVE(ARM_RSTCT2);
  373. ARM_SAVE(ARM_SYSST);
  374. ULPD_SAVE(ULPD_IT_STATUS);
  375. ULPD_SAVE(ULPD_CLOCK_CTRL);
  376. ULPD_SAVE(ULPD_SOFT_REQ);
  377. ULPD_SAVE(ULPD_STATUS_REQ);
  378. ULPD_SAVE(ULPD_DPLL_CTRL);
  379. ULPD_SAVE(ULPD_POWER_CTRL);
  380. if (cpu_is_omap7xx()) {
  381. MPUI7XX_SAVE(MPUI_CTRL);
  382. MPUI7XX_SAVE(MPUI_DSP_STATUS);
  383. MPUI7XX_SAVE(MPUI_DSP_BOOT_CONFIG);
  384. MPUI7XX_SAVE(MPUI_DSP_API_CONFIG);
  385. MPUI7XX_SAVE(EMIFF_SDRAM_CONFIG);
  386. MPUI7XX_SAVE(EMIFS_CONFIG);
  387. } else if (cpu_is_omap15xx()) {
  388. MPUI1510_SAVE(MPUI_CTRL);
  389. MPUI1510_SAVE(MPUI_DSP_STATUS);
  390. MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG);
  391. MPUI1510_SAVE(MPUI_DSP_API_CONFIG);
  392. MPUI1510_SAVE(EMIFF_SDRAM_CONFIG);
  393. MPUI1510_SAVE(EMIFS_CONFIG);
  394. } else if (cpu_is_omap16xx()) {
  395. MPUI1610_SAVE(MPUI_CTRL);
  396. MPUI1610_SAVE(MPUI_DSP_STATUS);
  397. MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG);
  398. MPUI1610_SAVE(MPUI_DSP_API_CONFIG);
  399. MPUI1610_SAVE(EMIFF_SDRAM_CONFIG);
  400. MPUI1610_SAVE(EMIFS_CONFIG);
  401. }
  402. seq_printf(m,
  403. "ARM_CKCTL_REG: 0x%-8x \n"
  404. "ARM_IDLECT1_REG: 0x%-8x \n"
  405. "ARM_IDLECT2_REG: 0x%-8x \n"
  406. "ARM_IDLECT3_REG: 0x%-8x \n"
  407. "ARM_EWUPCT_REG: 0x%-8x \n"
  408. "ARM_RSTCT1_REG: 0x%-8x \n"
  409. "ARM_RSTCT2_REG: 0x%-8x \n"
  410. "ARM_SYSST_REG: 0x%-8x \n"
  411. "ULPD_IT_STATUS_REG: 0x%-4x \n"
  412. "ULPD_CLOCK_CTRL_REG: 0x%-4x \n"
  413. "ULPD_SOFT_REQ_REG: 0x%-4x \n"
  414. "ULPD_DPLL_CTRL_REG: 0x%-4x \n"
  415. "ULPD_STATUS_REQ_REG: 0x%-4x \n"
  416. "ULPD_POWER_CTRL_REG: 0x%-4x \n",
  417. ARM_SHOW(ARM_CKCTL),
  418. ARM_SHOW(ARM_IDLECT1),
  419. ARM_SHOW(ARM_IDLECT2),
  420. ARM_SHOW(ARM_IDLECT3),
  421. ARM_SHOW(ARM_EWUPCT),
  422. ARM_SHOW(ARM_RSTCT1),
  423. ARM_SHOW(ARM_RSTCT2),
  424. ARM_SHOW(ARM_SYSST),
  425. ULPD_SHOW(ULPD_IT_STATUS),
  426. ULPD_SHOW(ULPD_CLOCK_CTRL),
  427. ULPD_SHOW(ULPD_SOFT_REQ),
  428. ULPD_SHOW(ULPD_DPLL_CTRL),
  429. ULPD_SHOW(ULPD_STATUS_REQ),
  430. ULPD_SHOW(ULPD_POWER_CTRL));
  431. if (cpu_is_omap7xx()) {
  432. seq_printf(m,
  433. "MPUI7XX_CTRL_REG 0x%-8x \n"
  434. "MPUI7XX_DSP_STATUS_REG: 0x%-8x \n"
  435. "MPUI7XX_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  436. "MPUI7XX_DSP_API_CONFIG_REG: 0x%-8x \n"
  437. "MPUI7XX_SDRAM_CONFIG_REG: 0x%-8x \n"
  438. "MPUI7XX_EMIFS_CONFIG_REG: 0x%-8x \n",
  439. MPUI7XX_SHOW(MPUI_CTRL),
  440. MPUI7XX_SHOW(MPUI_DSP_STATUS),
  441. MPUI7XX_SHOW(MPUI_DSP_BOOT_CONFIG),
  442. MPUI7XX_SHOW(MPUI_DSP_API_CONFIG),
  443. MPUI7XX_SHOW(EMIFF_SDRAM_CONFIG),
  444. MPUI7XX_SHOW(EMIFS_CONFIG));
  445. } else if (cpu_is_omap15xx()) {
  446. seq_printf(m,
  447. "MPUI1510_CTRL_REG 0x%-8x \n"
  448. "MPUI1510_DSP_STATUS_REG: 0x%-8x \n"
  449. "MPUI1510_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  450. "MPUI1510_DSP_API_CONFIG_REG: 0x%-8x \n"
  451. "MPUI1510_SDRAM_CONFIG_REG: 0x%-8x \n"
  452. "MPUI1510_EMIFS_CONFIG_REG: 0x%-8x \n",
  453. MPUI1510_SHOW(MPUI_CTRL),
  454. MPUI1510_SHOW(MPUI_DSP_STATUS),
  455. MPUI1510_SHOW(MPUI_DSP_BOOT_CONFIG),
  456. MPUI1510_SHOW(MPUI_DSP_API_CONFIG),
  457. MPUI1510_SHOW(EMIFF_SDRAM_CONFIG),
  458. MPUI1510_SHOW(EMIFS_CONFIG));
  459. } else if (cpu_is_omap16xx()) {
  460. seq_printf(m,
  461. "MPUI1610_CTRL_REG 0x%-8x \n"
  462. "MPUI1610_DSP_STATUS_REG: 0x%-8x \n"
  463. "MPUI1610_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  464. "MPUI1610_DSP_API_CONFIG_REG: 0x%-8x \n"
  465. "MPUI1610_SDRAM_CONFIG_REG: 0x%-8x \n"
  466. "MPUI1610_EMIFS_CONFIG_REG: 0x%-8x \n",
  467. MPUI1610_SHOW(MPUI_CTRL),
  468. MPUI1610_SHOW(MPUI_DSP_STATUS),
  469. MPUI1610_SHOW(MPUI_DSP_BOOT_CONFIG),
  470. MPUI1610_SHOW(MPUI_DSP_API_CONFIG),
  471. MPUI1610_SHOW(EMIFF_SDRAM_CONFIG),
  472. MPUI1610_SHOW(EMIFS_CONFIG));
  473. }
  474. return 0;
  475. }
  476. static int omap_pm_debug_open(struct inode *inode, struct file *file)
  477. {
  478. return single_open(file, omap_pm_debug_show,
  479. &inode->i_private);
  480. }
  481. static const struct file_operations omap_pm_debug_fops = {
  482. .open = omap_pm_debug_open,
  483. .read = seq_read,
  484. .llseek = seq_lseek,
  485. .release = single_release,
  486. };
  487. static void omap_pm_init_debugfs(void)
  488. {
  489. struct dentry *d;
  490. d = debugfs_create_dir("pm_debug", NULL);
  491. if (!d)
  492. return;
  493. (void) debugfs_create_file("omap_pm", S_IWUSR | S_IRUGO,
  494. d, NULL, &omap_pm_debug_fops);
  495. }
  496. #endif /* CONFIG_DEBUG_FS */
  497. /*
  498. * omap_pm_prepare - Do preliminary suspend work.
  499. *
  500. */
  501. static int omap_pm_prepare(void)
  502. {
  503. /* We cannot sleep in idle until we have resumed */
  504. cpu_idle_poll_ctrl(true);
  505. return 0;
  506. }
  507. /*
  508. * omap_pm_enter - Actually enter a sleep state.
  509. * @state: State we're entering.
  510. *
  511. */
  512. static int omap_pm_enter(suspend_state_t state)
  513. {
  514. switch (state)
  515. {
  516. case PM_SUSPEND_STANDBY:
  517. case PM_SUSPEND_MEM:
  518. omap1_pm_suspend();
  519. break;
  520. default:
  521. return -EINVAL;
  522. }
  523. return 0;
  524. }
  525. /**
  526. * omap_pm_finish - Finish up suspend sequence.
  527. *
  528. * This is called after we wake back up (or if entering the sleep state
  529. * failed).
  530. */
  531. static void omap_pm_finish(void)
  532. {
  533. cpu_idle_poll_ctrl(false);
  534. }
  535. static irqreturn_t omap_wakeup_interrupt(int irq, void *dev)
  536. {
  537. return IRQ_HANDLED;
  538. }
  539. static struct irqaction omap_wakeup_irq = {
  540. .name = "peripheral wakeup",
  541. .handler = omap_wakeup_interrupt
  542. };
  543. static const struct platform_suspend_ops omap_pm_ops = {
  544. .prepare = omap_pm_prepare,
  545. .enter = omap_pm_enter,
  546. .finish = omap_pm_finish,
  547. .valid = suspend_valid_only_mem,
  548. };
  549. static int __init omap_pm_init(void)
  550. {
  551. #ifdef CONFIG_OMAP_32K_TIMER
  552. int error;
  553. #endif
  554. if (!cpu_class_is_omap1())
  555. return -ENODEV;
  556. printk("Power Management for TI OMAP.\n");
  557. /*
  558. * We copy the assembler sleep/wakeup routines to SRAM.
  559. * These routines need to be in SRAM as that's the only
  560. * memory the MPU can see when it wakes up.
  561. */
  562. if (cpu_is_omap7xx()) {
  563. omap_sram_suspend = omap_sram_push(omap7xx_cpu_suspend,
  564. omap7xx_cpu_suspend_sz);
  565. } else if (cpu_is_omap15xx()) {
  566. omap_sram_suspend = omap_sram_push(omap1510_cpu_suspend,
  567. omap1510_cpu_suspend_sz);
  568. } else if (cpu_is_omap16xx()) {
  569. omap_sram_suspend = omap_sram_push(omap1610_cpu_suspend,
  570. omap1610_cpu_suspend_sz);
  571. }
  572. if (omap_sram_suspend == NULL) {
  573. printk(KERN_ERR "PM not initialized: Missing SRAM support\n");
  574. return -ENODEV;
  575. }
  576. arm_pm_idle = omap1_pm_idle;
  577. if (cpu_is_omap7xx())
  578. setup_irq(INT_7XX_WAKE_UP_REQ, &omap_wakeup_irq);
  579. else if (cpu_is_omap16xx())
  580. setup_irq(INT_1610_WAKE_UP_REQ, &omap_wakeup_irq);
  581. /* Program new power ramp-up time
  582. * (0 for most boards since we don't lower voltage when in deep sleep)
  583. */
  584. omap_writew(ULPD_SETUP_ANALOG_CELL_3_VAL, ULPD_SETUP_ANALOG_CELL_3);
  585. /* Setup ULPD POWER_CTRL_REG - enter deep sleep whenever possible */
  586. omap_writew(ULPD_POWER_CTRL_REG_VAL, ULPD_POWER_CTRL);
  587. /* Configure IDLECT3 */
  588. if (cpu_is_omap7xx())
  589. omap_writel(OMAP7XX_IDLECT3_VAL, OMAP7XX_IDLECT3);
  590. else if (cpu_is_omap16xx())
  591. omap_writel(OMAP1610_IDLECT3_VAL, OMAP1610_IDLECT3);
  592. suspend_set_ops(&omap_pm_ops);
  593. #ifdef CONFIG_DEBUG_FS
  594. omap_pm_init_debugfs();
  595. #endif
  596. #ifdef CONFIG_OMAP_32K_TIMER
  597. error = sysfs_create_file(power_kobj, &sleep_while_idle_attr.attr);
  598. if (error)
  599. printk(KERN_ERR "sysfs_create_file failed: %d\n", error);
  600. #endif
  601. if (cpu_is_omap16xx()) {
  602. /* configure LOW_PWR pin */
  603. omap_cfg_reg(T20_1610_LOW_PWR);
  604. }
  605. return 0;
  606. }
  607. __initcall(omap_pm_init);