at91sam9g45.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /*
  2. * Chip-specific setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/clk/at91_pmc.h>
  15. #include <asm/irq.h>
  16. #include <asm/mach/arch.h>
  17. #include <asm/mach/map.h>
  18. #include <asm/system_misc.h>
  19. #include <mach/at91sam9g45.h>
  20. #include <mach/cpu.h>
  21. #include <mach/hardware.h>
  22. #include "at91_aic.h"
  23. #include "soc.h"
  24. #include "generic.h"
  25. #include "clock.h"
  26. #include "sam9_smc.h"
  27. #include "pm.h"
  28. /* --------------------------------------------------------------------
  29. * Clocks
  30. * -------------------------------------------------------------------- */
  31. /*
  32. * The peripheral clocks.
  33. */
  34. static struct clk pioA_clk = {
  35. .name = "pioA_clk",
  36. .pmc_mask = 1 << AT91SAM9G45_ID_PIOA,
  37. .type = CLK_TYPE_PERIPHERAL,
  38. };
  39. static struct clk pioB_clk = {
  40. .name = "pioB_clk",
  41. .pmc_mask = 1 << AT91SAM9G45_ID_PIOB,
  42. .type = CLK_TYPE_PERIPHERAL,
  43. };
  44. static struct clk pioC_clk = {
  45. .name = "pioC_clk",
  46. .pmc_mask = 1 << AT91SAM9G45_ID_PIOC,
  47. .type = CLK_TYPE_PERIPHERAL,
  48. };
  49. static struct clk pioDE_clk = {
  50. .name = "pioDE_clk",
  51. .pmc_mask = 1 << AT91SAM9G45_ID_PIODE,
  52. .type = CLK_TYPE_PERIPHERAL,
  53. };
  54. static struct clk trng_clk = {
  55. .name = "trng_clk",
  56. .pmc_mask = 1 << AT91SAM9G45_ID_TRNG,
  57. .type = CLK_TYPE_PERIPHERAL,
  58. };
  59. static struct clk usart0_clk = {
  60. .name = "usart0_clk",
  61. .pmc_mask = 1 << AT91SAM9G45_ID_US0,
  62. .type = CLK_TYPE_PERIPHERAL,
  63. };
  64. static struct clk usart1_clk = {
  65. .name = "usart1_clk",
  66. .pmc_mask = 1 << AT91SAM9G45_ID_US1,
  67. .type = CLK_TYPE_PERIPHERAL,
  68. };
  69. static struct clk usart2_clk = {
  70. .name = "usart2_clk",
  71. .pmc_mask = 1 << AT91SAM9G45_ID_US2,
  72. .type = CLK_TYPE_PERIPHERAL,
  73. };
  74. static struct clk usart3_clk = {
  75. .name = "usart3_clk",
  76. .pmc_mask = 1 << AT91SAM9G45_ID_US3,
  77. .type = CLK_TYPE_PERIPHERAL,
  78. };
  79. static struct clk mmc0_clk = {
  80. .name = "mci0_clk",
  81. .pmc_mask = 1 << AT91SAM9G45_ID_MCI0,
  82. .type = CLK_TYPE_PERIPHERAL,
  83. };
  84. static struct clk twi0_clk = {
  85. .name = "twi0_clk",
  86. .pmc_mask = 1 << AT91SAM9G45_ID_TWI0,
  87. .type = CLK_TYPE_PERIPHERAL,
  88. };
  89. static struct clk twi1_clk = {
  90. .name = "twi1_clk",
  91. .pmc_mask = 1 << AT91SAM9G45_ID_TWI1,
  92. .type = CLK_TYPE_PERIPHERAL,
  93. };
  94. static struct clk spi0_clk = {
  95. .name = "spi0_clk",
  96. .pmc_mask = 1 << AT91SAM9G45_ID_SPI0,
  97. .type = CLK_TYPE_PERIPHERAL,
  98. };
  99. static struct clk spi1_clk = {
  100. .name = "spi1_clk",
  101. .pmc_mask = 1 << AT91SAM9G45_ID_SPI1,
  102. .type = CLK_TYPE_PERIPHERAL,
  103. };
  104. static struct clk ssc0_clk = {
  105. .name = "ssc0_clk",
  106. .pmc_mask = 1 << AT91SAM9G45_ID_SSC0,
  107. .type = CLK_TYPE_PERIPHERAL,
  108. };
  109. static struct clk ssc1_clk = {
  110. .name = "ssc1_clk",
  111. .pmc_mask = 1 << AT91SAM9G45_ID_SSC1,
  112. .type = CLK_TYPE_PERIPHERAL,
  113. };
  114. static struct clk tcb0_clk = {
  115. .name = "tcb0_clk",
  116. .pmc_mask = 1 << AT91SAM9G45_ID_TCB,
  117. .type = CLK_TYPE_PERIPHERAL,
  118. };
  119. static struct clk pwm_clk = {
  120. .name = "pwm_clk",
  121. .pmc_mask = 1 << AT91SAM9G45_ID_PWMC,
  122. .type = CLK_TYPE_PERIPHERAL,
  123. };
  124. static struct clk tsc_clk = {
  125. .name = "tsc_clk",
  126. .pmc_mask = 1 << AT91SAM9G45_ID_TSC,
  127. .type = CLK_TYPE_PERIPHERAL,
  128. };
  129. static struct clk dma_clk = {
  130. .name = "dma_clk",
  131. .pmc_mask = 1 << AT91SAM9G45_ID_DMA,
  132. .type = CLK_TYPE_PERIPHERAL,
  133. };
  134. static struct clk uhphs_clk = {
  135. .name = "uhphs_clk",
  136. .pmc_mask = 1 << AT91SAM9G45_ID_UHPHS,
  137. .type = CLK_TYPE_PERIPHERAL,
  138. };
  139. static struct clk lcdc_clk = {
  140. .name = "lcdc_clk",
  141. .pmc_mask = 1 << AT91SAM9G45_ID_LCDC,
  142. .type = CLK_TYPE_PERIPHERAL,
  143. };
  144. static struct clk ac97_clk = {
  145. .name = "ac97_clk",
  146. .pmc_mask = 1 << AT91SAM9G45_ID_AC97C,
  147. .type = CLK_TYPE_PERIPHERAL,
  148. };
  149. static struct clk macb_clk = {
  150. .name = "pclk",
  151. .pmc_mask = 1 << AT91SAM9G45_ID_EMAC,
  152. .type = CLK_TYPE_PERIPHERAL,
  153. };
  154. static struct clk isi_clk = {
  155. .name = "isi_clk",
  156. .pmc_mask = 1 << AT91SAM9G45_ID_ISI,
  157. .type = CLK_TYPE_PERIPHERAL,
  158. };
  159. static struct clk udphs_clk = {
  160. .name = "udphs_clk",
  161. .pmc_mask = 1 << AT91SAM9G45_ID_UDPHS,
  162. .type = CLK_TYPE_PERIPHERAL,
  163. };
  164. static struct clk mmc1_clk = {
  165. .name = "mci1_clk",
  166. .pmc_mask = 1 << AT91SAM9G45_ID_MCI1,
  167. .type = CLK_TYPE_PERIPHERAL,
  168. };
  169. /* Video decoder clock - Only for sam9m10/sam9m11 */
  170. static struct clk vdec_clk = {
  171. .name = "vdec_clk",
  172. .pmc_mask = 1 << AT91SAM9G45_ID_VDEC,
  173. .type = CLK_TYPE_PERIPHERAL,
  174. };
  175. static struct clk adc_op_clk = {
  176. .name = "adc_op_clk",
  177. .type = CLK_TYPE_PERIPHERAL,
  178. .rate_hz = 13200000,
  179. };
  180. /* AES/TDES/SHA clock - Only for sam9m11/sam9g56 */
  181. static struct clk aestdessha_clk = {
  182. .name = "aestdessha_clk",
  183. .pmc_mask = 1 << AT91SAM9G45_ID_AESTDESSHA,
  184. .type = CLK_TYPE_PERIPHERAL,
  185. };
  186. static struct clk *periph_clocks[] __initdata = {
  187. &pioA_clk,
  188. &pioB_clk,
  189. &pioC_clk,
  190. &pioDE_clk,
  191. &trng_clk,
  192. &usart0_clk,
  193. &usart1_clk,
  194. &usart2_clk,
  195. &usart3_clk,
  196. &mmc0_clk,
  197. &twi0_clk,
  198. &twi1_clk,
  199. &spi0_clk,
  200. &spi1_clk,
  201. &ssc0_clk,
  202. &ssc1_clk,
  203. &tcb0_clk,
  204. &pwm_clk,
  205. &tsc_clk,
  206. &dma_clk,
  207. &uhphs_clk,
  208. &lcdc_clk,
  209. &ac97_clk,
  210. &macb_clk,
  211. &isi_clk,
  212. &udphs_clk,
  213. &mmc1_clk,
  214. &adc_op_clk,
  215. &aestdessha_clk,
  216. // irq0
  217. };
  218. static struct clk_lookup periph_clocks_lookups[] = {
  219. /* One additional fake clock for macb_hclk */
  220. CLKDEV_CON_ID("hclk", &macb_clk),
  221. /* One additional fake clock for ohci */
  222. CLKDEV_CON_ID("ohci_clk", &uhphs_clk),
  223. CLKDEV_CON_DEV_ID("hclk", "at91sam9g45-lcdfb.0", &lcdc_clk),
  224. CLKDEV_CON_DEV_ID("hclk", "at91sam9g45es-lcdfb.0", &lcdc_clk),
  225. CLKDEV_CON_DEV_ID("ehci_clk", "atmel-ehci", &uhphs_clk),
  226. CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
  227. CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
  228. CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
  229. CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
  230. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  231. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  232. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb0_clk),
  233. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tcb0_clk),
  234. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g10.0", &twi0_clk),
  235. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g10.1", &twi1_clk),
  236. CLKDEV_CON_DEV_ID("pclk", "at91sam9g45_ssc.0", &ssc0_clk),
  237. CLKDEV_CON_DEV_ID("pclk", "at91sam9g45_ssc.1", &ssc1_clk),
  238. CLKDEV_CON_DEV_ID("pclk", "fff9c000.ssc", &ssc0_clk),
  239. CLKDEV_CON_DEV_ID("pclk", "fffa0000.ssc", &ssc1_clk),
  240. CLKDEV_CON_DEV_ID(NULL, "atmel-trng", &trng_clk),
  241. CLKDEV_CON_DEV_ID(NULL, "atmel_sha", &aestdessha_clk),
  242. CLKDEV_CON_DEV_ID(NULL, "atmel_tdes", &aestdessha_clk),
  243. CLKDEV_CON_DEV_ID(NULL, "atmel_aes", &aestdessha_clk),
  244. /* more usart lookup table for DT entries */
  245. CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck),
  246. CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk),
  247. CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk),
  248. CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk),
  249. CLKDEV_CON_DEV_ID("usart", "fff98000.serial", &usart3_clk),
  250. /* more tc lookup table for DT entries */
  251. CLKDEV_CON_DEV_ID("t0_clk", "fff7c000.timer", &tcb0_clk),
  252. CLKDEV_CON_DEV_ID("t0_clk", "fffd4000.timer", &tcb0_clk),
  253. CLKDEV_CON_DEV_ID("hclk", "700000.ohci", &uhphs_clk),
  254. CLKDEV_CON_DEV_ID("ehci_clk", "800000.ehci", &uhphs_clk),
  255. CLKDEV_CON_DEV_ID("mci_clk", "fff80000.mmc", &mmc0_clk),
  256. CLKDEV_CON_DEV_ID("mci_clk", "fffd0000.mmc", &mmc1_clk),
  257. CLKDEV_CON_DEV_ID(NULL, "fff84000.i2c", &twi0_clk),
  258. CLKDEV_CON_DEV_ID(NULL, "fff88000.i2c", &twi1_clk),
  259. CLKDEV_CON_DEV_ID("spi_clk", "fffa4000.spi", &spi0_clk),
  260. CLKDEV_CON_DEV_ID("spi_clk", "fffa8000.spi", &spi1_clk),
  261. CLKDEV_CON_DEV_ID("hclk", "600000.gadget", &utmi_clk),
  262. CLKDEV_CON_DEV_ID("pclk", "600000.gadget", &udphs_clk),
  263. /* fake hclk clock */
  264. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &uhphs_clk),
  265. CLKDEV_CON_DEV_ID(NULL, "fffff200.gpio", &pioA_clk),
  266. CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioB_clk),
  267. CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioC_clk),
  268. CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioDE_clk),
  269. CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioDE_clk),
  270. CLKDEV_CON_ID("pioA", &pioA_clk),
  271. CLKDEV_CON_ID("pioB", &pioB_clk),
  272. CLKDEV_CON_ID("pioC", &pioC_clk),
  273. CLKDEV_CON_ID("pioD", &pioDE_clk),
  274. CLKDEV_CON_ID("pioE", &pioDE_clk),
  275. /* Fake adc clock */
  276. CLKDEV_CON_ID("adc_clk", &tsc_clk),
  277. CLKDEV_CON_DEV_ID(NULL, "fffb8000.pwm", &pwm_clk),
  278. };
  279. static struct clk_lookup usart_clocks_lookups[] = {
  280. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  281. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  282. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  283. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  284. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  285. };
  286. /*
  287. * The two programmable clocks.
  288. * You must configure pin multiplexing to bring these signals out.
  289. */
  290. static struct clk pck0 = {
  291. .name = "pck0",
  292. .pmc_mask = AT91_PMC_PCK0,
  293. .type = CLK_TYPE_PROGRAMMABLE,
  294. .id = 0,
  295. };
  296. static struct clk pck1 = {
  297. .name = "pck1",
  298. .pmc_mask = AT91_PMC_PCK1,
  299. .type = CLK_TYPE_PROGRAMMABLE,
  300. .id = 1,
  301. };
  302. static void __init at91sam9g45_register_clocks(void)
  303. {
  304. int i;
  305. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  306. clk_register(periph_clocks[i]);
  307. clkdev_add_table(periph_clocks_lookups,
  308. ARRAY_SIZE(periph_clocks_lookups));
  309. clkdev_add_table(usart_clocks_lookups,
  310. ARRAY_SIZE(usart_clocks_lookups));
  311. if (cpu_is_at91sam9m10() || cpu_is_at91sam9m11())
  312. clk_register(&vdec_clk);
  313. clk_register(&pck0);
  314. clk_register(&pck1);
  315. }
  316. /* --------------------------------------------------------------------
  317. * GPIO
  318. * -------------------------------------------------------------------- */
  319. static struct at91_gpio_bank at91sam9g45_gpio[] __initdata = {
  320. {
  321. .id = AT91SAM9G45_ID_PIOA,
  322. .regbase = AT91SAM9G45_BASE_PIOA,
  323. }, {
  324. .id = AT91SAM9G45_ID_PIOB,
  325. .regbase = AT91SAM9G45_BASE_PIOB,
  326. }, {
  327. .id = AT91SAM9G45_ID_PIOC,
  328. .regbase = AT91SAM9G45_BASE_PIOC,
  329. }, {
  330. .id = AT91SAM9G45_ID_PIODE,
  331. .regbase = AT91SAM9G45_BASE_PIOD,
  332. }, {
  333. .id = AT91SAM9G45_ID_PIODE,
  334. .regbase = AT91SAM9G45_BASE_PIOE,
  335. }
  336. };
  337. /* --------------------------------------------------------------------
  338. * AT91SAM9G45 processor initialization
  339. * -------------------------------------------------------------------- */
  340. static void __init at91sam9g45_map_io(void)
  341. {
  342. at91_init_sram(0, AT91SAM9G45_SRAM_BASE, AT91SAM9G45_SRAM_SIZE);
  343. }
  344. static void __init at91sam9g45_ioremap_registers(void)
  345. {
  346. at91_ioremap_shdwc(AT91SAM9G45_BASE_SHDWC);
  347. at91_ioremap_rstc(AT91SAM9G45_BASE_RSTC);
  348. at91_ioremap_ramc(0, AT91SAM9G45_BASE_DDRSDRC1, 512);
  349. at91_ioremap_ramc(1, AT91SAM9G45_BASE_DDRSDRC0, 512);
  350. at91sam926x_ioremap_pit(AT91SAM9G45_BASE_PIT);
  351. at91sam9_ioremap_smc(0, AT91SAM9G45_BASE_SMC);
  352. at91_ioremap_matrix(AT91SAM9G45_BASE_MATRIX);
  353. at91_pm_set_standby(at91_ddr_standby);
  354. }
  355. static void __init at91sam9g45_initialize(void)
  356. {
  357. arm_pm_idle = at91sam9_idle;
  358. arm_pm_restart = at91sam9g45_restart;
  359. at91_sysirq_mask_rtc(AT91SAM9G45_BASE_RTC);
  360. at91_sysirq_mask_rtt(AT91SAM9G45_BASE_RTT);
  361. /* Register GPIO subsystem */
  362. at91_gpio_init(at91sam9g45_gpio, 5);
  363. }
  364. /* --------------------------------------------------------------------
  365. * Interrupt initialization
  366. * -------------------------------------------------------------------- */
  367. /*
  368. * The default interrupt priority levels (0 = lowest, 7 = highest).
  369. */
  370. static unsigned int at91sam9g45_default_irq_priority[NR_AIC_IRQS] __initdata = {
  371. 7, /* Advanced Interrupt Controller (FIQ) */
  372. 7, /* System Peripherals */
  373. 1, /* Parallel IO Controller A */
  374. 1, /* Parallel IO Controller B */
  375. 1, /* Parallel IO Controller C */
  376. 1, /* Parallel IO Controller D and E */
  377. 0,
  378. 5, /* USART 0 */
  379. 5, /* USART 1 */
  380. 5, /* USART 2 */
  381. 5, /* USART 3 */
  382. 0, /* Multimedia Card Interface 0 */
  383. 6, /* Two-Wire Interface 0 */
  384. 6, /* Two-Wire Interface 1 */
  385. 5, /* Serial Peripheral Interface 0 */
  386. 5, /* Serial Peripheral Interface 1 */
  387. 4, /* Serial Synchronous Controller 0 */
  388. 4, /* Serial Synchronous Controller 1 */
  389. 0, /* Timer Counter 0, 1, 2, 3, 4 and 5 */
  390. 0, /* Pulse Width Modulation Controller */
  391. 0, /* Touch Screen Controller */
  392. 0, /* DMA Controller */
  393. 2, /* USB Host High Speed port */
  394. 3, /* LDC Controller */
  395. 5, /* AC97 Controller */
  396. 3, /* Ethernet */
  397. 0, /* Image Sensor Interface */
  398. 2, /* USB Device High speed port */
  399. 0, /* AESTDESSHA Crypto HW Accelerators */
  400. 0, /* Multimedia Card Interface 1 */
  401. 0,
  402. 0, /* Advanced Interrupt Controller (IRQ0) */
  403. };
  404. AT91_SOC_START(at91sam9g45)
  405. .map_io = at91sam9g45_map_io,
  406. .default_irq_priority = at91sam9g45_default_irq_priority,
  407. .extern_irq = (1 << AT91SAM9G45_ID_IRQ0),
  408. .ioremap_registers = at91sam9g45_ioremap_registers,
  409. .register_clocks = at91sam9g45_register_clocks,
  410. .init = at91sam9g45_initialize,
  411. AT91_SOC_END