cpu.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. #include <linux/err.h>
  2. #include <linux/module.h>
  3. #include <linux/io.h>
  4. #include <linux/of.h>
  5. #include <linux/of_address.h>
  6. #include <linux/slab.h>
  7. #include <linux/sys_soc.h>
  8. #include "hardware.h"
  9. #include "common.h"
  10. unsigned int __mxc_cpu_type;
  11. EXPORT_SYMBOL(__mxc_cpu_type);
  12. static unsigned int imx_soc_revision;
  13. void mxc_set_cpu_type(unsigned int type)
  14. {
  15. __mxc_cpu_type = type;
  16. }
  17. void imx_set_soc_revision(unsigned int rev)
  18. {
  19. imx_soc_revision = rev;
  20. }
  21. unsigned int imx_get_soc_revision(void)
  22. {
  23. return imx_soc_revision;
  24. }
  25. void imx_print_silicon_rev(const char *cpu, int srev)
  26. {
  27. if (srev == IMX_CHIP_REVISION_UNKNOWN)
  28. pr_info("CPU identified as %s, unknown revision\n", cpu);
  29. else
  30. pr_info("CPU identified as %s, silicon rev %d.%d\n",
  31. cpu, (srev >> 4) & 0xf, srev & 0xf);
  32. }
  33. void __init imx_set_aips(void __iomem *base)
  34. {
  35. unsigned int reg;
  36. /*
  37. * Set all MPROTx to be non-bufferable, trusted for R/W,
  38. * not forced to user-mode.
  39. */
  40. __raw_writel(0x77777777, base + 0x0);
  41. __raw_writel(0x77777777, base + 0x4);
  42. /*
  43. * Set all OPACRx to be non-bufferable, to not require
  44. * supervisor privilege level for access, allow for
  45. * write access and untrusted master access.
  46. */
  47. __raw_writel(0x0, base + 0x40);
  48. __raw_writel(0x0, base + 0x44);
  49. __raw_writel(0x0, base + 0x48);
  50. __raw_writel(0x0, base + 0x4C);
  51. reg = __raw_readl(base + 0x50) & 0x00FFFFFF;
  52. __raw_writel(reg, base + 0x50);
  53. }
  54. void __init imx_aips_allow_unprivileged_access(
  55. const char *compat)
  56. {
  57. void __iomem *aips_base_addr;
  58. struct device_node *np;
  59. for_each_compatible_node(np, NULL, compat) {
  60. aips_base_addr = of_iomap(np, 0);
  61. imx_set_aips(aips_base_addr);
  62. }
  63. }
  64. struct device * __init imx_soc_device_init(void)
  65. {
  66. struct soc_device_attribute *soc_dev_attr;
  67. struct soc_device *soc_dev;
  68. struct device_node *root;
  69. const char *soc_id;
  70. int ret;
  71. soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
  72. if (!soc_dev_attr)
  73. return NULL;
  74. soc_dev_attr->family = "Freescale i.MX";
  75. root = of_find_node_by_path("/");
  76. ret = of_property_read_string(root, "model", &soc_dev_attr->machine);
  77. of_node_put(root);
  78. if (ret)
  79. goto free_soc;
  80. switch (__mxc_cpu_type) {
  81. case MXC_CPU_MX1:
  82. soc_id = "i.MX1";
  83. break;
  84. case MXC_CPU_MX21:
  85. soc_id = "i.MX21";
  86. break;
  87. case MXC_CPU_MX25:
  88. soc_id = "i.MX25";
  89. break;
  90. case MXC_CPU_MX27:
  91. soc_id = "i.MX27";
  92. break;
  93. case MXC_CPU_MX31:
  94. soc_id = "i.MX31";
  95. break;
  96. case MXC_CPU_MX35:
  97. soc_id = "i.MX35";
  98. break;
  99. case MXC_CPU_MX51:
  100. soc_id = "i.MX51";
  101. break;
  102. case MXC_CPU_MX53:
  103. soc_id = "i.MX53";
  104. break;
  105. case MXC_CPU_IMX6SL:
  106. soc_id = "i.MX6SL";
  107. break;
  108. case MXC_CPU_IMX6DL:
  109. soc_id = "i.MX6DL";
  110. break;
  111. case MXC_CPU_IMX6SX:
  112. soc_id = "i.MX6SX";
  113. break;
  114. case MXC_CPU_IMX6Q:
  115. soc_id = "i.MX6Q";
  116. break;
  117. default:
  118. soc_id = "Unknown";
  119. }
  120. soc_dev_attr->soc_id = soc_id;
  121. soc_dev_attr->revision = kasprintf(GFP_KERNEL, "%d.%d",
  122. (imx_soc_revision >> 4) & 0xf,
  123. imx_soc_revision & 0xf);
  124. if (!soc_dev_attr->revision)
  125. goto free_soc;
  126. soc_dev = soc_device_register(soc_dev_attr);
  127. if (IS_ERR(soc_dev))
  128. goto free_rev;
  129. return soc_device_to_device(soc_dev);
  130. free_rev:
  131. kfree(soc_dev_attr->revision);
  132. free_soc:
  133. kfree(soc_dev_attr);
  134. return NULL;
  135. }