8250_dw.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695
  1. /*
  2. * Synopsys DesignWare 8250 driver.
  3. *
  4. * Copyright 2011 Picochip, Jamie Iles.
  5. * Copyright 2013 Intel Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
  13. * LCR is written whilst busy. If it is, then a busy detect interrupt is
  14. * raised, the LCR needs to be rewritten and the uart status register read.
  15. */
  16. #include <linux/device.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/serial_reg.h>
  21. #include <linux/of.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/slab.h>
  26. #include <linux/acpi.h>
  27. #include <linux/clk.h>
  28. #include <linux/reset.h>
  29. #include <linux/pm_runtime.h>
  30. #include <asm/byteorder.h>
  31. #include "8250.h"
  32. /* Offsets for the DesignWare specific registers */
  33. #define DW_UART_USR 0x1f /* UART Status Register */
  34. #define DW_UART_CPR 0xf4 /* Component Parameter Register */
  35. #define DW_UART_UCV 0xf8 /* UART Component Version */
  36. /* Component Parameter Register bits */
  37. #define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0)
  38. #define DW_UART_CPR_AFCE_MODE (1 << 4)
  39. #define DW_UART_CPR_THRE_MODE (1 << 5)
  40. #define DW_UART_CPR_SIR_MODE (1 << 6)
  41. #define DW_UART_CPR_SIR_LP_MODE (1 << 7)
  42. #define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8)
  43. #define DW_UART_CPR_FIFO_ACCESS (1 << 9)
  44. #define DW_UART_CPR_FIFO_STAT (1 << 10)
  45. #define DW_UART_CPR_SHADOW (1 << 11)
  46. #define DW_UART_CPR_ENCODED_PARMS (1 << 12)
  47. #define DW_UART_CPR_DMA_EXTRA (1 << 13)
  48. #define DW_UART_CPR_FIFO_MODE (0xff << 16)
  49. /* Helper for fifo size calculation */
  50. #define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16)
  51. /* DesignWare specific register fields */
  52. #define DW_UART_MCR_SIRE BIT(6)
  53. struct dw8250_data {
  54. u8 usr_reg;
  55. int line;
  56. int msr_mask_on;
  57. int msr_mask_off;
  58. struct clk *clk;
  59. struct clk *pclk;
  60. struct reset_control *rst;
  61. struct uart_8250_dma dma;
  62. unsigned int skip_autocfg:1;
  63. unsigned int uart_16550_compatible:1;
  64. };
  65. static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value)
  66. {
  67. struct dw8250_data *d = p->private_data;
  68. /* Override any modem control signals if needed */
  69. if (offset == UART_MSR) {
  70. value |= d->msr_mask_on;
  71. value &= ~d->msr_mask_off;
  72. }
  73. return value;
  74. }
  75. static void dw8250_force_idle(struct uart_port *p)
  76. {
  77. struct uart_8250_port *up = up_to_u8250p(p);
  78. serial8250_clear_and_reinit_fifos(up);
  79. (void)p->serial_in(p, UART_RX);
  80. }
  81. static void dw8250_check_lcr(struct uart_port *p, int value)
  82. {
  83. void __iomem *offset = p->membase + (UART_LCR << p->regshift);
  84. int tries = 1000;
  85. /* Make sure LCR write wasn't ignored */
  86. while (tries--) {
  87. unsigned int lcr = p->serial_in(p, UART_LCR);
  88. if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
  89. return;
  90. dw8250_force_idle(p);
  91. #ifdef CONFIG_64BIT
  92. if (p->type == PORT_OCTEON)
  93. __raw_writeq(value & 0xff, offset);
  94. else
  95. #endif
  96. if (p->iotype == UPIO_MEM32)
  97. writel(value, offset);
  98. else if (p->iotype == UPIO_MEM32BE)
  99. iowrite32be(value, offset);
  100. else
  101. writeb(value, offset);
  102. }
  103. /*
  104. * FIXME: this deadlocks if port->lock is already held
  105. * dev_err(p->dev, "Couldn't set LCR to %d\n", value);
  106. */
  107. }
  108. static void dw8250_serial_out(struct uart_port *p, int offset, int value)
  109. {
  110. struct dw8250_data *d = p->private_data;
  111. writeb(value, p->membase + (offset << p->regshift));
  112. if (offset == UART_LCR && !d->uart_16550_compatible)
  113. dw8250_check_lcr(p, value);
  114. }
  115. static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
  116. {
  117. unsigned int value = readb(p->membase + (offset << p->regshift));
  118. return dw8250_modify_msr(p, offset, value);
  119. }
  120. #ifdef CONFIG_64BIT
  121. static unsigned int dw8250_serial_inq(struct uart_port *p, int offset)
  122. {
  123. unsigned int value;
  124. value = (u8)__raw_readq(p->membase + (offset << p->regshift));
  125. return dw8250_modify_msr(p, offset, value);
  126. }
  127. static void dw8250_serial_outq(struct uart_port *p, int offset, int value)
  128. {
  129. struct dw8250_data *d = p->private_data;
  130. value &= 0xff;
  131. __raw_writeq(value, p->membase + (offset << p->regshift));
  132. /* Read back to ensure register write ordering. */
  133. __raw_readq(p->membase + (UART_LCR << p->regshift));
  134. if (offset == UART_LCR && !d->uart_16550_compatible)
  135. dw8250_check_lcr(p, value);
  136. }
  137. #endif /* CONFIG_64BIT */
  138. static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
  139. {
  140. struct dw8250_data *d = p->private_data;
  141. writel(value, p->membase + (offset << p->regshift));
  142. if (offset == UART_LCR && !d->uart_16550_compatible)
  143. dw8250_check_lcr(p, value);
  144. }
  145. static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
  146. {
  147. unsigned int value = readl(p->membase + (offset << p->regshift));
  148. return dw8250_modify_msr(p, offset, value);
  149. }
  150. static void dw8250_serial_out32be(struct uart_port *p, int offset, int value)
  151. {
  152. struct dw8250_data *d = p->private_data;
  153. iowrite32be(value, p->membase + (offset << p->regshift));
  154. if (offset == UART_LCR && !d->uart_16550_compatible)
  155. dw8250_check_lcr(p, value);
  156. }
  157. static unsigned int dw8250_serial_in32be(struct uart_port *p, int offset)
  158. {
  159. unsigned int value = ioread32be(p->membase + (offset << p->regshift));
  160. return dw8250_modify_msr(p, offset, value);
  161. }
  162. static int dw8250_handle_irq(struct uart_port *p)
  163. {
  164. struct uart_8250_port *up = up_to_u8250p(p);
  165. struct dw8250_data *d = p->private_data;
  166. unsigned int iir = p->serial_in(p, UART_IIR);
  167. unsigned int status;
  168. unsigned long flags;
  169. /*
  170. * There are ways to get Designware-based UARTs into a state where
  171. * they are asserting UART_IIR_RX_TIMEOUT but there is no actual
  172. * data available. If we see such a case then we'll do a bogus
  173. * read. If we don't do this then the "RX TIMEOUT" interrupt will
  174. * fire forever.
  175. *
  176. * This problem has only been observed so far when not in DMA mode
  177. * so we limit the workaround only to non-DMA mode.
  178. */
  179. if (!up->dma && ((iir & 0x3f) == UART_IIR_RX_TIMEOUT)) {
  180. spin_lock_irqsave(&p->lock, flags);
  181. status = p->serial_in(p, UART_LSR);
  182. if (!(status & (UART_LSR_DR | UART_LSR_BI)))
  183. (void) p->serial_in(p, UART_RX);
  184. spin_unlock_irqrestore(&p->lock, flags);
  185. }
  186. if (serial8250_handle_irq(p, iir))
  187. return 1;
  188. if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
  189. /* Clear the USR */
  190. (void)p->serial_in(p, d->usr_reg);
  191. return 1;
  192. }
  193. return 0;
  194. }
  195. static void
  196. dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
  197. {
  198. if (!state)
  199. pm_runtime_get_sync(port->dev);
  200. serial8250_do_pm(port, state, old);
  201. if (state)
  202. pm_runtime_put_sync_suspend(port->dev);
  203. }
  204. static void dw8250_set_termios(struct uart_port *p, struct ktermios *termios,
  205. struct ktermios *old)
  206. {
  207. unsigned int baud = tty_termios_baud_rate(termios);
  208. struct dw8250_data *d = p->private_data;
  209. long rate;
  210. int ret;
  211. if (IS_ERR(d->clk) || !old)
  212. goto out;
  213. clk_disable_unprepare(d->clk);
  214. rate = clk_round_rate(d->clk, baud * 16);
  215. if (rate < 0)
  216. ret = rate;
  217. else if (rate == 0)
  218. ret = -ENOENT;
  219. else
  220. ret = clk_set_rate(d->clk, rate);
  221. clk_prepare_enable(d->clk);
  222. if (!ret)
  223. p->uartclk = rate;
  224. out:
  225. p->status &= ~UPSTAT_AUTOCTS;
  226. if (termios->c_cflag & CRTSCTS)
  227. p->status |= UPSTAT_AUTOCTS;
  228. serial8250_do_set_termios(p, termios, old);
  229. }
  230. static void dw8250_set_ldisc(struct uart_port *p, struct ktermios *termios)
  231. {
  232. struct uart_8250_port *up = up_to_u8250p(p);
  233. unsigned int mcr = p->serial_in(p, UART_MCR);
  234. if (up->capabilities & UART_CAP_IRDA) {
  235. if (termios->c_line == N_IRDA)
  236. mcr |= DW_UART_MCR_SIRE;
  237. else
  238. mcr &= ~DW_UART_MCR_SIRE;
  239. p->serial_out(p, UART_MCR, mcr);
  240. }
  241. serial8250_do_set_ldisc(p, termios);
  242. }
  243. /*
  244. * dw8250_fallback_dma_filter will prevent the UART from getting just any free
  245. * channel on platforms that have DMA engines, but don't have any channels
  246. * assigned to the UART.
  247. *
  248. * REVISIT: This is a work around for limitation in the DMA Engine API. Once the
  249. * core problem is fixed, this function is no longer needed.
  250. */
  251. static bool dw8250_fallback_dma_filter(struct dma_chan *chan, void *param)
  252. {
  253. return false;
  254. }
  255. static bool dw8250_idma_filter(struct dma_chan *chan, void *param)
  256. {
  257. return param == chan->device->dev->parent;
  258. }
  259. static void dw8250_quirks(struct uart_port *p, struct dw8250_data *data)
  260. {
  261. if (p->dev->of_node) {
  262. struct device_node *np = p->dev->of_node;
  263. int id;
  264. /* get index of serial line, if found in DT aliases */
  265. id = of_alias_get_id(np, "serial");
  266. if (id >= 0)
  267. p->line = id;
  268. #ifdef CONFIG_64BIT
  269. if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
  270. p->serial_in = dw8250_serial_inq;
  271. p->serial_out = dw8250_serial_outq;
  272. p->flags = UPF_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
  273. p->type = PORT_OCTEON;
  274. data->usr_reg = 0x27;
  275. data->skip_autocfg = true;
  276. }
  277. #endif
  278. if (of_device_is_big_endian(p->dev->of_node)) {
  279. p->iotype = UPIO_MEM32BE;
  280. p->serial_in = dw8250_serial_in32be;
  281. p->serial_out = dw8250_serial_out32be;
  282. }
  283. } else if (has_acpi_companion(p->dev)) {
  284. const struct acpi_device_id *id;
  285. id = acpi_match_device(p->dev->driver->acpi_match_table,
  286. p->dev);
  287. if (id && !strcmp(id->id, "APMC0D08")) {
  288. p->iotype = UPIO_MEM32;
  289. p->regshift = 2;
  290. p->serial_in = dw8250_serial_in32;
  291. data->uart_16550_compatible = true;
  292. }
  293. }
  294. /* Platforms with iDMA */
  295. if (platform_get_resource_byname(to_platform_device(p->dev),
  296. IORESOURCE_MEM, "lpss_priv")) {
  297. data->dma.rx_param = p->dev->parent;
  298. data->dma.tx_param = p->dev->parent;
  299. data->dma.fn = dw8250_idma_filter;
  300. }
  301. }
  302. static void dw8250_setup_port(struct uart_port *p)
  303. {
  304. struct uart_8250_port *up = up_to_u8250p(p);
  305. u32 reg;
  306. /*
  307. * If the Component Version Register returns zero, we know that
  308. * ADDITIONAL_FEATURES are not enabled. No need to go any further.
  309. */
  310. if (p->iotype == UPIO_MEM32BE)
  311. reg = ioread32be(p->membase + DW_UART_UCV);
  312. else
  313. reg = readl(p->membase + DW_UART_UCV);
  314. if (!reg)
  315. return;
  316. dev_dbg(p->dev, "Designware UART version %c.%c%c\n",
  317. (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);
  318. if (p->iotype == UPIO_MEM32BE)
  319. reg = ioread32be(p->membase + DW_UART_CPR);
  320. else
  321. reg = readl(p->membase + DW_UART_CPR);
  322. if (!reg)
  323. return;
  324. /* Select the type based on fifo */
  325. if (reg & DW_UART_CPR_FIFO_MODE) {
  326. p->type = PORT_16550A;
  327. p->flags |= UPF_FIXED_TYPE;
  328. p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
  329. up->capabilities = UART_CAP_FIFO;
  330. }
  331. if (reg & DW_UART_CPR_AFCE_MODE)
  332. up->capabilities |= UART_CAP_AFE;
  333. if (reg & DW_UART_CPR_SIR_MODE)
  334. up->capabilities |= UART_CAP_IRDA;
  335. }
  336. static int dw8250_probe(struct platform_device *pdev)
  337. {
  338. struct uart_8250_port uart = {};
  339. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  340. int irq = platform_get_irq(pdev, 0);
  341. struct uart_port *p = &uart.port;
  342. struct device *dev = &pdev->dev;
  343. struct dw8250_data *data;
  344. int err;
  345. u32 val;
  346. if (!regs) {
  347. dev_err(dev, "no registers defined\n");
  348. return -EINVAL;
  349. }
  350. if (irq < 0) {
  351. if (irq != -EPROBE_DEFER)
  352. dev_err(dev, "cannot get irq\n");
  353. return irq;
  354. }
  355. spin_lock_init(&p->lock);
  356. p->mapbase = regs->start;
  357. p->irq = irq;
  358. p->handle_irq = dw8250_handle_irq;
  359. p->pm = dw8250_do_pm;
  360. p->type = PORT_8250;
  361. p->flags = UPF_SHARE_IRQ | UPF_FIXED_PORT;
  362. p->dev = dev;
  363. p->iotype = UPIO_MEM;
  364. p->serial_in = dw8250_serial_in;
  365. p->serial_out = dw8250_serial_out;
  366. p->set_ldisc = dw8250_set_ldisc;
  367. p->set_termios = dw8250_set_termios;
  368. p->membase = devm_ioremap(dev, regs->start, resource_size(regs));
  369. if (!p->membase)
  370. return -ENOMEM;
  371. data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
  372. if (!data)
  373. return -ENOMEM;
  374. data->dma.fn = dw8250_fallback_dma_filter;
  375. data->usr_reg = DW_UART_USR;
  376. p->private_data = data;
  377. data->uart_16550_compatible = device_property_read_bool(dev,
  378. "snps,uart-16550-compatible");
  379. err = device_property_read_u32(dev, "reg-shift", &val);
  380. if (!err)
  381. p->regshift = val;
  382. err = device_property_read_u32(dev, "reg-io-width", &val);
  383. if (!err && val == 4) {
  384. p->iotype = UPIO_MEM32;
  385. p->serial_in = dw8250_serial_in32;
  386. p->serial_out = dw8250_serial_out32;
  387. }
  388. if (device_property_read_bool(dev, "dcd-override")) {
  389. /* Always report DCD as active */
  390. data->msr_mask_on |= UART_MSR_DCD;
  391. data->msr_mask_off |= UART_MSR_DDCD;
  392. }
  393. if (device_property_read_bool(dev, "dsr-override")) {
  394. /* Always report DSR as active */
  395. data->msr_mask_on |= UART_MSR_DSR;
  396. data->msr_mask_off |= UART_MSR_DDSR;
  397. }
  398. if (device_property_read_bool(dev, "cts-override")) {
  399. /* Always report CTS as active */
  400. data->msr_mask_on |= UART_MSR_CTS;
  401. data->msr_mask_off |= UART_MSR_DCTS;
  402. }
  403. if (device_property_read_bool(dev, "ri-override")) {
  404. /* Always report Ring indicator as inactive */
  405. data->msr_mask_off |= UART_MSR_RI;
  406. data->msr_mask_off |= UART_MSR_TERI;
  407. }
  408. /* Always ask for fixed clock rate from a property. */
  409. device_property_read_u32(dev, "clock-frequency", &p->uartclk);
  410. /* If there is separate baudclk, get the rate from it. */
  411. data->clk = devm_clk_get(dev, "baudclk");
  412. if (IS_ERR(data->clk) && PTR_ERR(data->clk) != -EPROBE_DEFER)
  413. data->clk = devm_clk_get(dev, NULL);
  414. if (IS_ERR(data->clk) && PTR_ERR(data->clk) == -EPROBE_DEFER)
  415. return -EPROBE_DEFER;
  416. if (!IS_ERR_OR_NULL(data->clk)) {
  417. err = clk_prepare_enable(data->clk);
  418. if (err)
  419. dev_warn(dev, "could not enable optional baudclk: %d\n",
  420. err);
  421. else
  422. p->uartclk = clk_get_rate(data->clk);
  423. }
  424. /* If no clock rate is defined, fail. */
  425. if (!p->uartclk) {
  426. dev_err(dev, "clock rate not defined\n");
  427. return -EINVAL;
  428. }
  429. data->pclk = devm_clk_get(dev, "apb_pclk");
  430. if (IS_ERR(data->pclk) && PTR_ERR(data->pclk) == -EPROBE_DEFER) {
  431. err = -EPROBE_DEFER;
  432. goto err_clk;
  433. }
  434. if (!IS_ERR(data->pclk)) {
  435. err = clk_prepare_enable(data->pclk);
  436. if (err) {
  437. dev_err(dev, "could not enable apb_pclk\n");
  438. goto err_clk;
  439. }
  440. }
  441. data->rst = devm_reset_control_get_optional(dev, NULL);
  442. if (IS_ERR(data->rst)) {
  443. err = PTR_ERR(data->rst);
  444. goto err_pclk;
  445. }
  446. reset_control_deassert(data->rst);
  447. dw8250_quirks(p, data);
  448. /* If the Busy Functionality is not implemented, don't handle it */
  449. if (data->uart_16550_compatible)
  450. p->handle_irq = NULL;
  451. if (!data->skip_autocfg)
  452. dw8250_setup_port(p);
  453. /* If we have a valid fifosize, try hooking up DMA */
  454. if (p->fifosize) {
  455. data->dma.rxconf.src_maxburst = p->fifosize / 4;
  456. data->dma.txconf.dst_maxburst = p->fifosize / 4;
  457. uart.dma = &data->dma;
  458. }
  459. data->line = serial8250_register_8250_port(&uart);
  460. if (data->line < 0) {
  461. err = data->line;
  462. goto err_reset;
  463. }
  464. platform_set_drvdata(pdev, data);
  465. pm_runtime_set_active(dev);
  466. pm_runtime_enable(dev);
  467. return 0;
  468. err_reset:
  469. reset_control_assert(data->rst);
  470. err_pclk:
  471. if (!IS_ERR(data->pclk))
  472. clk_disable_unprepare(data->pclk);
  473. err_clk:
  474. if (!IS_ERR(data->clk))
  475. clk_disable_unprepare(data->clk);
  476. return err;
  477. }
  478. static int dw8250_remove(struct platform_device *pdev)
  479. {
  480. struct dw8250_data *data = platform_get_drvdata(pdev);
  481. pm_runtime_get_sync(&pdev->dev);
  482. serial8250_unregister_port(data->line);
  483. reset_control_assert(data->rst);
  484. if (!IS_ERR(data->pclk))
  485. clk_disable_unprepare(data->pclk);
  486. if (!IS_ERR(data->clk))
  487. clk_disable_unprepare(data->clk);
  488. pm_runtime_disable(&pdev->dev);
  489. pm_runtime_put_noidle(&pdev->dev);
  490. return 0;
  491. }
  492. #ifdef CONFIG_PM_SLEEP
  493. static int dw8250_suspend(struct device *dev)
  494. {
  495. struct dw8250_data *data = dev_get_drvdata(dev);
  496. serial8250_suspend_port(data->line);
  497. return 0;
  498. }
  499. static int dw8250_resume(struct device *dev)
  500. {
  501. struct dw8250_data *data = dev_get_drvdata(dev);
  502. serial8250_resume_port(data->line);
  503. return 0;
  504. }
  505. #endif /* CONFIG_PM_SLEEP */
  506. #ifdef CONFIG_PM
  507. static int dw8250_runtime_suspend(struct device *dev)
  508. {
  509. struct dw8250_data *data = dev_get_drvdata(dev);
  510. if (!IS_ERR(data->clk))
  511. clk_disable_unprepare(data->clk);
  512. if (!IS_ERR(data->pclk))
  513. clk_disable_unprepare(data->pclk);
  514. return 0;
  515. }
  516. static int dw8250_runtime_resume(struct device *dev)
  517. {
  518. struct dw8250_data *data = dev_get_drvdata(dev);
  519. if (!IS_ERR(data->pclk))
  520. clk_prepare_enable(data->pclk);
  521. if (!IS_ERR(data->clk))
  522. clk_prepare_enable(data->clk);
  523. return 0;
  524. }
  525. #endif
  526. static const struct dev_pm_ops dw8250_pm_ops = {
  527. SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
  528. SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
  529. };
  530. static const struct of_device_id dw8250_of_match[] = {
  531. { .compatible = "snps,dw-apb-uart" },
  532. { .compatible = "cavium,octeon-3860-uart" },
  533. { /* Sentinel */ }
  534. };
  535. MODULE_DEVICE_TABLE(of, dw8250_of_match);
  536. static const struct acpi_device_id dw8250_acpi_match[] = {
  537. { "INT33C4", 0 },
  538. { "INT33C5", 0 },
  539. { "INT3434", 0 },
  540. { "INT3435", 0 },
  541. { "80860F0A", 0 },
  542. { "8086228A", 0 },
  543. { "APMC0D08", 0},
  544. { "AMD0020", 0 },
  545. { "AMDI0020", 0 },
  546. { "HISI0031", 0 },
  547. { },
  548. };
  549. MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);
  550. static struct platform_driver dw8250_platform_driver = {
  551. .driver = {
  552. .name = "dw-apb-uart",
  553. .pm = &dw8250_pm_ops,
  554. .of_match_table = dw8250_of_match,
  555. .acpi_match_table = ACPI_PTR(dw8250_acpi_match),
  556. },
  557. .probe = dw8250_probe,
  558. .remove = dw8250_remove,
  559. };
  560. module_platform_driver(dw8250_platform_driver);
  561. MODULE_AUTHOR("Jamie Iles");
  562. MODULE_LICENSE("GPL");
  563. MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");
  564. MODULE_ALIAS("platform:dw-apb-uart");