exynos_tmu.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481
  1. /*
  2. * exynos_tmu.c - Samsung EXYNOS TMU (Thermal Management Unit)
  3. *
  4. * Copyright (C) 2014 Samsung Electronics
  5. * Bartlomiej Zolnierkiewicz <b.zolnierkie@samsung.com>
  6. * Lukasz Majewski <l.majewski@samsung.com>
  7. *
  8. * Copyright (C) 2011 Samsung Electronics
  9. * Donggeun Kim <dg77.kim@samsung.com>
  10. * Amit Daniel Kachhap <amit.kachhap@linaro.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  25. *
  26. */
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/module.h>
  31. #include <linux/of.h>
  32. #include <linux/of_address.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/regulator/consumer.h>
  36. #include "exynos_tmu.h"
  37. #include "../thermal_core.h"
  38. /* Exynos generic registers */
  39. #define EXYNOS_TMU_REG_TRIMINFO 0x0
  40. #define EXYNOS_TMU_REG_CONTROL 0x20
  41. #define EXYNOS_TMU_REG_STATUS 0x28
  42. #define EXYNOS_TMU_REG_CURRENT_TEMP 0x40
  43. #define EXYNOS_TMU_REG_INTEN 0x70
  44. #define EXYNOS_TMU_REG_INTSTAT 0x74
  45. #define EXYNOS_TMU_REG_INTCLEAR 0x78
  46. #define EXYNOS_TMU_TEMP_MASK 0xff
  47. #define EXYNOS_TMU_REF_VOLTAGE_SHIFT 24
  48. #define EXYNOS_TMU_REF_VOLTAGE_MASK 0x1f
  49. #define EXYNOS_TMU_BUF_SLOPE_SEL_MASK 0xf
  50. #define EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT 8
  51. #define EXYNOS_TMU_CORE_EN_SHIFT 0
  52. /* Exynos3250 specific registers */
  53. #define EXYNOS_TMU_TRIMINFO_CON1 0x10
  54. /* Exynos4210 specific registers */
  55. #define EXYNOS4210_TMU_REG_THRESHOLD_TEMP 0x44
  56. #define EXYNOS4210_TMU_REG_TRIG_LEVEL0 0x50
  57. /* Exynos5250, Exynos4412, Exynos3250 specific registers */
  58. #define EXYNOS_TMU_TRIMINFO_CON2 0x14
  59. #define EXYNOS_THD_TEMP_RISE 0x50
  60. #define EXYNOS_THD_TEMP_FALL 0x54
  61. #define EXYNOS_EMUL_CON 0x80
  62. #define EXYNOS_TRIMINFO_RELOAD_ENABLE 1
  63. #define EXYNOS_TRIMINFO_25_SHIFT 0
  64. #define EXYNOS_TRIMINFO_85_SHIFT 8
  65. #define EXYNOS_TMU_TRIP_MODE_SHIFT 13
  66. #define EXYNOS_TMU_TRIP_MODE_MASK 0x7
  67. #define EXYNOS_TMU_THERM_TRIP_EN_SHIFT 12
  68. #define EXYNOS_TMU_INTEN_RISE0_SHIFT 0
  69. #define EXYNOS_TMU_INTEN_RISE1_SHIFT 4
  70. #define EXYNOS_TMU_INTEN_RISE2_SHIFT 8
  71. #define EXYNOS_TMU_INTEN_RISE3_SHIFT 12
  72. #define EXYNOS_TMU_INTEN_FALL0_SHIFT 16
  73. #define EXYNOS_EMUL_TIME 0x57F0
  74. #define EXYNOS_EMUL_TIME_MASK 0xffff
  75. #define EXYNOS_EMUL_TIME_SHIFT 16
  76. #define EXYNOS_EMUL_DATA_SHIFT 8
  77. #define EXYNOS_EMUL_DATA_MASK 0xFF
  78. #define EXYNOS_EMUL_ENABLE 0x1
  79. /* Exynos5260 specific */
  80. #define EXYNOS5260_TMU_REG_INTEN 0xC0
  81. #define EXYNOS5260_TMU_REG_INTSTAT 0xC4
  82. #define EXYNOS5260_TMU_REG_INTCLEAR 0xC8
  83. #define EXYNOS5260_EMUL_CON 0x100
  84. /* Exynos4412 specific */
  85. #define EXYNOS4412_MUX_ADDR_VALUE 6
  86. #define EXYNOS4412_MUX_ADDR_SHIFT 20
  87. /* Exynos5433 specific registers */
  88. #define EXYNOS5433_TMU_REG_CONTROL1 0x024
  89. #define EXYNOS5433_TMU_SAMPLING_INTERVAL 0x02c
  90. #define EXYNOS5433_TMU_COUNTER_VALUE0 0x030
  91. #define EXYNOS5433_TMU_COUNTER_VALUE1 0x034
  92. #define EXYNOS5433_TMU_REG_CURRENT_TEMP1 0x044
  93. #define EXYNOS5433_THD_TEMP_RISE3_0 0x050
  94. #define EXYNOS5433_THD_TEMP_RISE7_4 0x054
  95. #define EXYNOS5433_THD_TEMP_FALL3_0 0x060
  96. #define EXYNOS5433_THD_TEMP_FALL7_4 0x064
  97. #define EXYNOS5433_TMU_REG_INTEN 0x0c0
  98. #define EXYNOS5433_TMU_REG_INTPEND 0x0c8
  99. #define EXYNOS5433_TMU_EMUL_CON 0x110
  100. #define EXYNOS5433_TMU_PD_DET_EN 0x130
  101. #define EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT 16
  102. #define EXYNOS5433_TRIMINFO_CALIB_SEL_SHIFT 23
  103. #define EXYNOS5433_TRIMINFO_SENSOR_ID_MASK \
  104. (0xf << EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT)
  105. #define EXYNOS5433_TRIMINFO_CALIB_SEL_MASK BIT(23)
  106. #define EXYNOS5433_TRIMINFO_ONE_POINT_TRIMMING 0
  107. #define EXYNOS5433_TRIMINFO_TWO_POINT_TRIMMING 1
  108. #define EXYNOS5433_PD_DET_EN 1
  109. /*exynos5440 specific registers*/
  110. #define EXYNOS5440_TMU_S0_7_TRIM 0x000
  111. #define EXYNOS5440_TMU_S0_7_CTRL 0x020
  112. #define EXYNOS5440_TMU_S0_7_DEBUG 0x040
  113. #define EXYNOS5440_TMU_S0_7_TEMP 0x0f0
  114. #define EXYNOS5440_TMU_S0_7_TH0 0x110
  115. #define EXYNOS5440_TMU_S0_7_TH1 0x130
  116. #define EXYNOS5440_TMU_S0_7_TH2 0x150
  117. #define EXYNOS5440_TMU_S0_7_IRQEN 0x210
  118. #define EXYNOS5440_TMU_S0_7_IRQ 0x230
  119. /* exynos5440 common registers */
  120. #define EXYNOS5440_TMU_IRQ_STATUS 0x000
  121. #define EXYNOS5440_TMU_PMIN 0x004
  122. #define EXYNOS5440_TMU_INTEN_RISE0_SHIFT 0
  123. #define EXYNOS5440_TMU_INTEN_RISE1_SHIFT 1
  124. #define EXYNOS5440_TMU_INTEN_RISE2_SHIFT 2
  125. #define EXYNOS5440_TMU_INTEN_RISE3_SHIFT 3
  126. #define EXYNOS5440_TMU_INTEN_FALL0_SHIFT 4
  127. #define EXYNOS5440_TMU_TH_RISE4_SHIFT 24
  128. #define EXYNOS5440_EFUSE_SWAP_OFFSET 8
  129. /* Exynos7 specific registers */
  130. #define EXYNOS7_THD_TEMP_RISE7_6 0x50
  131. #define EXYNOS7_THD_TEMP_FALL7_6 0x60
  132. #define EXYNOS7_TMU_REG_INTEN 0x110
  133. #define EXYNOS7_TMU_REG_INTPEND 0x118
  134. #define EXYNOS7_TMU_REG_EMUL_CON 0x160
  135. #define EXYNOS7_TMU_TEMP_MASK 0x1ff
  136. #define EXYNOS7_PD_DET_EN_SHIFT 23
  137. #define EXYNOS7_TMU_INTEN_RISE0_SHIFT 0
  138. #define EXYNOS7_TMU_INTEN_RISE1_SHIFT 1
  139. #define EXYNOS7_TMU_INTEN_RISE2_SHIFT 2
  140. #define EXYNOS7_TMU_INTEN_RISE3_SHIFT 3
  141. #define EXYNOS7_TMU_INTEN_RISE4_SHIFT 4
  142. #define EXYNOS7_TMU_INTEN_RISE5_SHIFT 5
  143. #define EXYNOS7_TMU_INTEN_RISE6_SHIFT 6
  144. #define EXYNOS7_TMU_INTEN_RISE7_SHIFT 7
  145. #define EXYNOS7_EMUL_DATA_SHIFT 7
  146. #define EXYNOS7_EMUL_DATA_MASK 0x1ff
  147. #define MCELSIUS 1000
  148. /**
  149. * struct exynos_tmu_data : A structure to hold the private data of the TMU
  150. driver
  151. * @id: identifier of the one instance of the TMU controller.
  152. * @pdata: pointer to the tmu platform/configuration data
  153. * @base: base address of the single instance of the TMU controller.
  154. * @base_second: base address of the common registers of the TMU controller.
  155. * @irq: irq number of the TMU controller.
  156. * @soc: id of the SOC type.
  157. * @irq_work: pointer to the irq work structure.
  158. * @lock: lock to implement synchronization.
  159. * @clk: pointer to the clock structure.
  160. * @clk_sec: pointer to the clock structure for accessing the base_second.
  161. * @sclk: pointer to the clock structure for accessing the tmu special clk.
  162. * @temp_error1: fused value of the first point trim.
  163. * @temp_error2: fused value of the second point trim.
  164. * @regulator: pointer to the TMU regulator structure.
  165. * @reg_conf: pointer to structure to register with core thermal.
  166. * @ntrip: number of supported trip points.
  167. * @tmu_initialize: SoC specific TMU initialization method
  168. * @tmu_control: SoC specific TMU control method
  169. * @tmu_read: SoC specific TMU temperature read method
  170. * @tmu_set_emulation: SoC specific TMU emulation setting method
  171. * @tmu_clear_irqs: SoC specific TMU interrupts clearing method
  172. */
  173. struct exynos_tmu_data {
  174. int id;
  175. struct exynos_tmu_platform_data *pdata;
  176. void __iomem *base;
  177. void __iomem *base_second;
  178. int irq;
  179. enum soc_type soc;
  180. struct work_struct irq_work;
  181. struct mutex lock;
  182. struct clk *clk, *clk_sec, *sclk;
  183. u16 temp_error1, temp_error2;
  184. struct regulator *regulator;
  185. struct thermal_zone_device *tzd;
  186. unsigned int ntrip;
  187. int (*tmu_initialize)(struct platform_device *pdev);
  188. void (*tmu_control)(struct platform_device *pdev, bool on);
  189. int (*tmu_read)(struct exynos_tmu_data *data);
  190. void (*tmu_set_emulation)(struct exynos_tmu_data *data, int temp);
  191. void (*tmu_clear_irqs)(struct exynos_tmu_data *data);
  192. };
  193. static void exynos_report_trigger(struct exynos_tmu_data *p)
  194. {
  195. char data[10], *envp[] = { data, NULL };
  196. struct thermal_zone_device *tz = p->tzd;
  197. int temp;
  198. unsigned int i;
  199. if (!tz) {
  200. pr_err("No thermal zone device defined\n");
  201. return;
  202. }
  203. thermal_zone_device_update(tz, THERMAL_EVENT_UNSPECIFIED);
  204. mutex_lock(&tz->lock);
  205. /* Find the level for which trip happened */
  206. for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
  207. tz->ops->get_trip_temp(tz, i, &temp);
  208. if (tz->last_temperature < temp)
  209. break;
  210. }
  211. snprintf(data, sizeof(data), "%u", i);
  212. kobject_uevent_env(&tz->device.kobj, KOBJ_CHANGE, envp);
  213. mutex_unlock(&tz->lock);
  214. }
  215. /*
  216. * TMU treats temperature as a mapped temperature code.
  217. * The temperature is converted differently depending on the calibration type.
  218. */
  219. static int temp_to_code(struct exynos_tmu_data *data, u8 temp)
  220. {
  221. struct exynos_tmu_platform_data *pdata = data->pdata;
  222. int temp_code;
  223. switch (pdata->cal_type) {
  224. case TYPE_TWO_POINT_TRIMMING:
  225. temp_code = (temp - pdata->first_point_trim) *
  226. (data->temp_error2 - data->temp_error1) /
  227. (pdata->second_point_trim - pdata->first_point_trim) +
  228. data->temp_error1;
  229. break;
  230. case TYPE_ONE_POINT_TRIMMING:
  231. temp_code = temp + data->temp_error1 - pdata->first_point_trim;
  232. break;
  233. default:
  234. temp_code = temp + pdata->default_temp_offset;
  235. break;
  236. }
  237. return temp_code;
  238. }
  239. /*
  240. * Calculate a temperature value from a temperature code.
  241. * The unit of the temperature is degree Celsius.
  242. */
  243. static int code_to_temp(struct exynos_tmu_data *data, u16 temp_code)
  244. {
  245. struct exynos_tmu_platform_data *pdata = data->pdata;
  246. int temp;
  247. switch (pdata->cal_type) {
  248. case TYPE_TWO_POINT_TRIMMING:
  249. temp = (temp_code - data->temp_error1) *
  250. (pdata->second_point_trim - pdata->first_point_trim) /
  251. (data->temp_error2 - data->temp_error1) +
  252. pdata->first_point_trim;
  253. break;
  254. case TYPE_ONE_POINT_TRIMMING:
  255. temp = temp_code - data->temp_error1 + pdata->first_point_trim;
  256. break;
  257. default:
  258. temp = temp_code - pdata->default_temp_offset;
  259. break;
  260. }
  261. return temp;
  262. }
  263. static void sanitize_temp_error(struct exynos_tmu_data *data, u32 trim_info)
  264. {
  265. struct exynos_tmu_platform_data *pdata = data->pdata;
  266. data->temp_error1 = trim_info & EXYNOS_TMU_TEMP_MASK;
  267. data->temp_error2 = ((trim_info >> EXYNOS_TRIMINFO_85_SHIFT) &
  268. EXYNOS_TMU_TEMP_MASK);
  269. if (!data->temp_error1 ||
  270. (pdata->min_efuse_value > data->temp_error1) ||
  271. (data->temp_error1 > pdata->max_efuse_value))
  272. data->temp_error1 = pdata->efuse_value & EXYNOS_TMU_TEMP_MASK;
  273. if (!data->temp_error2)
  274. data->temp_error2 =
  275. (pdata->efuse_value >> EXYNOS_TRIMINFO_85_SHIFT) &
  276. EXYNOS_TMU_TEMP_MASK;
  277. }
  278. static u32 get_th_reg(struct exynos_tmu_data *data, u32 threshold, bool falling)
  279. {
  280. struct thermal_zone_device *tz = data->tzd;
  281. const struct thermal_trip * const trips =
  282. of_thermal_get_trip_points(tz);
  283. unsigned long temp;
  284. int i;
  285. if (!trips) {
  286. pr_err("%s: Cannot get trip points from of-thermal.c!\n",
  287. __func__);
  288. return 0;
  289. }
  290. for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
  291. if (trips[i].type == THERMAL_TRIP_CRITICAL)
  292. continue;
  293. temp = trips[i].temperature / MCELSIUS;
  294. if (falling)
  295. temp -= (trips[i].hysteresis / MCELSIUS);
  296. else
  297. threshold &= ~(0xff << 8 * i);
  298. threshold |= temp_to_code(data, temp) << 8 * i;
  299. }
  300. return threshold;
  301. }
  302. static int exynos_tmu_initialize(struct platform_device *pdev)
  303. {
  304. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  305. int ret;
  306. if (of_thermal_get_ntrips(data->tzd) > data->ntrip) {
  307. dev_info(&pdev->dev,
  308. "More trip points than supported by this TMU.\n");
  309. dev_info(&pdev->dev,
  310. "%d trip points should be configured in polling mode.\n",
  311. (of_thermal_get_ntrips(data->tzd) - data->ntrip));
  312. }
  313. mutex_lock(&data->lock);
  314. clk_enable(data->clk);
  315. if (!IS_ERR(data->clk_sec))
  316. clk_enable(data->clk_sec);
  317. ret = data->tmu_initialize(pdev);
  318. clk_disable(data->clk);
  319. mutex_unlock(&data->lock);
  320. if (!IS_ERR(data->clk_sec))
  321. clk_disable(data->clk_sec);
  322. return ret;
  323. }
  324. static u32 get_con_reg(struct exynos_tmu_data *data, u32 con)
  325. {
  326. struct exynos_tmu_platform_data *pdata = data->pdata;
  327. if (data->soc == SOC_ARCH_EXYNOS4412 ||
  328. data->soc == SOC_ARCH_EXYNOS3250)
  329. con |= (EXYNOS4412_MUX_ADDR_VALUE << EXYNOS4412_MUX_ADDR_SHIFT);
  330. con &= ~(EXYNOS_TMU_REF_VOLTAGE_MASK << EXYNOS_TMU_REF_VOLTAGE_SHIFT);
  331. con |= pdata->reference_voltage << EXYNOS_TMU_REF_VOLTAGE_SHIFT;
  332. con &= ~(EXYNOS_TMU_BUF_SLOPE_SEL_MASK << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT);
  333. con |= (pdata->gain << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT);
  334. if (pdata->noise_cancel_mode) {
  335. con &= ~(EXYNOS_TMU_TRIP_MODE_MASK << EXYNOS_TMU_TRIP_MODE_SHIFT);
  336. con |= (pdata->noise_cancel_mode << EXYNOS_TMU_TRIP_MODE_SHIFT);
  337. }
  338. return con;
  339. }
  340. static void exynos_tmu_control(struct platform_device *pdev, bool on)
  341. {
  342. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  343. mutex_lock(&data->lock);
  344. clk_enable(data->clk);
  345. data->tmu_control(pdev, on);
  346. clk_disable(data->clk);
  347. mutex_unlock(&data->lock);
  348. }
  349. static int exynos4210_tmu_initialize(struct platform_device *pdev)
  350. {
  351. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  352. struct thermal_zone_device *tz = data->tzd;
  353. const struct thermal_trip * const trips =
  354. of_thermal_get_trip_points(tz);
  355. int ret = 0, threshold_code, i;
  356. unsigned long reference, temp;
  357. unsigned int status;
  358. if (!trips) {
  359. pr_err("%s: Cannot get trip points from of-thermal.c!\n",
  360. __func__);
  361. ret = -ENODEV;
  362. goto out;
  363. }
  364. status = readb(data->base + EXYNOS_TMU_REG_STATUS);
  365. if (!status) {
  366. ret = -EBUSY;
  367. goto out;
  368. }
  369. sanitize_temp_error(data, readl(data->base + EXYNOS_TMU_REG_TRIMINFO));
  370. /* Write temperature code for threshold */
  371. reference = trips[0].temperature / MCELSIUS;
  372. threshold_code = temp_to_code(data, reference);
  373. if (threshold_code < 0) {
  374. ret = threshold_code;
  375. goto out;
  376. }
  377. writeb(threshold_code, data->base + EXYNOS4210_TMU_REG_THRESHOLD_TEMP);
  378. for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
  379. temp = trips[i].temperature / MCELSIUS;
  380. writeb(temp - reference, data->base +
  381. EXYNOS4210_TMU_REG_TRIG_LEVEL0 + i * 4);
  382. }
  383. data->tmu_clear_irqs(data);
  384. out:
  385. return ret;
  386. }
  387. static int exynos4412_tmu_initialize(struct platform_device *pdev)
  388. {
  389. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  390. const struct thermal_trip * const trips =
  391. of_thermal_get_trip_points(data->tzd);
  392. unsigned int status, trim_info, con, ctrl, rising_threshold;
  393. int ret = 0, threshold_code, i;
  394. unsigned long crit_temp = 0;
  395. status = readb(data->base + EXYNOS_TMU_REG_STATUS);
  396. if (!status) {
  397. ret = -EBUSY;
  398. goto out;
  399. }
  400. if (data->soc == SOC_ARCH_EXYNOS3250 ||
  401. data->soc == SOC_ARCH_EXYNOS4412 ||
  402. data->soc == SOC_ARCH_EXYNOS5250) {
  403. if (data->soc == SOC_ARCH_EXYNOS3250) {
  404. ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON1);
  405. ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE;
  406. writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON1);
  407. }
  408. ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON2);
  409. ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE;
  410. writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON2);
  411. }
  412. /* On exynos5420 the triminfo register is in the shared space */
  413. if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO)
  414. trim_info = readl(data->base_second + EXYNOS_TMU_REG_TRIMINFO);
  415. else
  416. trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
  417. sanitize_temp_error(data, trim_info);
  418. /* Write temperature code for rising and falling threshold */
  419. rising_threshold = readl(data->base + EXYNOS_THD_TEMP_RISE);
  420. rising_threshold = get_th_reg(data, rising_threshold, false);
  421. writel(rising_threshold, data->base + EXYNOS_THD_TEMP_RISE);
  422. writel(get_th_reg(data, 0, true), data->base + EXYNOS_THD_TEMP_FALL);
  423. data->tmu_clear_irqs(data);
  424. /* if last threshold limit is also present */
  425. for (i = 0; i < of_thermal_get_ntrips(data->tzd); i++) {
  426. if (trips[i].type == THERMAL_TRIP_CRITICAL) {
  427. crit_temp = trips[i].temperature;
  428. break;
  429. }
  430. }
  431. if (i == of_thermal_get_ntrips(data->tzd)) {
  432. pr_err("%s: No CRITICAL trip point defined at of-thermal.c!\n",
  433. __func__);
  434. ret = -EINVAL;
  435. goto out;
  436. }
  437. threshold_code = temp_to_code(data, crit_temp / MCELSIUS);
  438. /* 1-4 level to be assigned in th0 reg */
  439. rising_threshold &= ~(0xff << 8 * i);
  440. rising_threshold |= threshold_code << 8 * i;
  441. writel(rising_threshold, data->base + EXYNOS_THD_TEMP_RISE);
  442. con = readl(data->base + EXYNOS_TMU_REG_CONTROL);
  443. con |= (1 << EXYNOS_TMU_THERM_TRIP_EN_SHIFT);
  444. writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
  445. out:
  446. return ret;
  447. }
  448. static int exynos5433_tmu_initialize(struct platform_device *pdev)
  449. {
  450. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  451. struct exynos_tmu_platform_data *pdata = data->pdata;
  452. struct thermal_zone_device *tz = data->tzd;
  453. unsigned int status, trim_info;
  454. unsigned int rising_threshold = 0, falling_threshold = 0;
  455. int temp, temp_hist;
  456. int ret = 0, threshold_code, i, sensor_id, cal_type;
  457. status = readb(data->base + EXYNOS_TMU_REG_STATUS);
  458. if (!status) {
  459. ret = -EBUSY;
  460. goto out;
  461. }
  462. trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
  463. sanitize_temp_error(data, trim_info);
  464. /* Read the temperature sensor id */
  465. sensor_id = (trim_info & EXYNOS5433_TRIMINFO_SENSOR_ID_MASK)
  466. >> EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT;
  467. dev_info(&pdev->dev, "Temperature sensor ID: 0x%x\n", sensor_id);
  468. /* Read the calibration mode */
  469. writel(trim_info, data->base + EXYNOS_TMU_REG_TRIMINFO);
  470. cal_type = (trim_info & EXYNOS5433_TRIMINFO_CALIB_SEL_MASK)
  471. >> EXYNOS5433_TRIMINFO_CALIB_SEL_SHIFT;
  472. switch (cal_type) {
  473. case EXYNOS5433_TRIMINFO_ONE_POINT_TRIMMING:
  474. pdata->cal_type = TYPE_ONE_POINT_TRIMMING;
  475. break;
  476. case EXYNOS5433_TRIMINFO_TWO_POINT_TRIMMING:
  477. pdata->cal_type = TYPE_TWO_POINT_TRIMMING;
  478. break;
  479. default:
  480. pdata->cal_type = TYPE_ONE_POINT_TRIMMING;
  481. break;
  482. }
  483. dev_info(&pdev->dev, "Calibration type is %d-point calibration\n",
  484. cal_type ? 2 : 1);
  485. /* Write temperature code for rising and falling threshold */
  486. for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
  487. int rising_reg_offset, falling_reg_offset;
  488. int j = 0;
  489. switch (i) {
  490. case 0:
  491. case 1:
  492. case 2:
  493. case 3:
  494. rising_reg_offset = EXYNOS5433_THD_TEMP_RISE3_0;
  495. falling_reg_offset = EXYNOS5433_THD_TEMP_FALL3_0;
  496. j = i;
  497. break;
  498. case 4:
  499. case 5:
  500. case 6:
  501. case 7:
  502. rising_reg_offset = EXYNOS5433_THD_TEMP_RISE7_4;
  503. falling_reg_offset = EXYNOS5433_THD_TEMP_FALL7_4;
  504. j = i - 4;
  505. break;
  506. default:
  507. continue;
  508. }
  509. /* Write temperature code for rising threshold */
  510. tz->ops->get_trip_temp(tz, i, &temp);
  511. temp /= MCELSIUS;
  512. threshold_code = temp_to_code(data, temp);
  513. rising_threshold = readl(data->base + rising_reg_offset);
  514. rising_threshold |= (threshold_code << j * 8);
  515. writel(rising_threshold, data->base + rising_reg_offset);
  516. /* Write temperature code for falling threshold */
  517. tz->ops->get_trip_hyst(tz, i, &temp_hist);
  518. temp_hist = temp - (temp_hist / MCELSIUS);
  519. threshold_code = temp_to_code(data, temp_hist);
  520. falling_threshold = readl(data->base + falling_reg_offset);
  521. falling_threshold &= ~(0xff << j * 8);
  522. falling_threshold |= (threshold_code << j * 8);
  523. writel(falling_threshold, data->base + falling_reg_offset);
  524. }
  525. data->tmu_clear_irqs(data);
  526. out:
  527. return ret;
  528. }
  529. static int exynos5440_tmu_initialize(struct platform_device *pdev)
  530. {
  531. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  532. unsigned int trim_info = 0, con, rising_threshold;
  533. int threshold_code;
  534. int crit_temp = 0;
  535. /*
  536. * For exynos5440 soc triminfo value is swapped between TMU0 and
  537. * TMU2, so the below logic is needed.
  538. */
  539. switch (data->id) {
  540. case 0:
  541. trim_info = readl(data->base + EXYNOS5440_EFUSE_SWAP_OFFSET +
  542. EXYNOS5440_TMU_S0_7_TRIM);
  543. break;
  544. case 1:
  545. trim_info = readl(data->base + EXYNOS5440_TMU_S0_7_TRIM);
  546. break;
  547. case 2:
  548. trim_info = readl(data->base - EXYNOS5440_EFUSE_SWAP_OFFSET +
  549. EXYNOS5440_TMU_S0_7_TRIM);
  550. }
  551. sanitize_temp_error(data, trim_info);
  552. /* Write temperature code for rising and falling threshold */
  553. rising_threshold = readl(data->base + EXYNOS5440_TMU_S0_7_TH0);
  554. rising_threshold = get_th_reg(data, rising_threshold, false);
  555. writel(rising_threshold, data->base + EXYNOS5440_TMU_S0_7_TH0);
  556. writel(0, data->base + EXYNOS5440_TMU_S0_7_TH1);
  557. data->tmu_clear_irqs(data);
  558. /* if last threshold limit is also present */
  559. if (!data->tzd->ops->get_crit_temp(data->tzd, &crit_temp)) {
  560. threshold_code = temp_to_code(data, crit_temp / MCELSIUS);
  561. /* 5th level to be assigned in th2 reg */
  562. rising_threshold =
  563. threshold_code << EXYNOS5440_TMU_TH_RISE4_SHIFT;
  564. writel(rising_threshold, data->base + EXYNOS5440_TMU_S0_7_TH2);
  565. con = readl(data->base + EXYNOS5440_TMU_S0_7_CTRL);
  566. con |= (1 << EXYNOS_TMU_THERM_TRIP_EN_SHIFT);
  567. writel(con, data->base + EXYNOS5440_TMU_S0_7_CTRL);
  568. }
  569. /* Clear the PMIN in the common TMU register */
  570. if (!data->id)
  571. writel(0, data->base_second + EXYNOS5440_TMU_PMIN);
  572. return 0;
  573. }
  574. static int exynos7_tmu_initialize(struct platform_device *pdev)
  575. {
  576. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  577. struct thermal_zone_device *tz = data->tzd;
  578. struct exynos_tmu_platform_data *pdata = data->pdata;
  579. unsigned int status, trim_info;
  580. unsigned int rising_threshold = 0, falling_threshold = 0;
  581. int ret = 0, threshold_code, i;
  582. int temp, temp_hist;
  583. unsigned int reg_off, bit_off;
  584. status = readb(data->base + EXYNOS_TMU_REG_STATUS);
  585. if (!status) {
  586. ret = -EBUSY;
  587. goto out;
  588. }
  589. trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
  590. data->temp_error1 = trim_info & EXYNOS7_TMU_TEMP_MASK;
  591. if (!data->temp_error1 ||
  592. (pdata->min_efuse_value > data->temp_error1) ||
  593. (data->temp_error1 > pdata->max_efuse_value))
  594. data->temp_error1 = pdata->efuse_value & EXYNOS_TMU_TEMP_MASK;
  595. /* Write temperature code for rising and falling threshold */
  596. for (i = (of_thermal_get_ntrips(tz) - 1); i >= 0; i--) {
  597. /*
  598. * On exynos7 there are 4 rising and 4 falling threshold
  599. * registers (0x50-0x5c and 0x60-0x6c respectively). Each
  600. * register holds the value of two threshold levels (at bit
  601. * offsets 0 and 16). Based on the fact that there are atmost
  602. * eight possible trigger levels, calculate the register and
  603. * bit offsets where the threshold levels are to be written.
  604. *
  605. * e.g. EXYNOS7_THD_TEMP_RISE7_6 (0x50)
  606. * [24:16] - Threshold level 7
  607. * [8:0] - Threshold level 6
  608. * e.g. EXYNOS7_THD_TEMP_RISE5_4 (0x54)
  609. * [24:16] - Threshold level 5
  610. * [8:0] - Threshold level 4
  611. *
  612. * and similarly for falling thresholds.
  613. *
  614. * Based on the above, calculate the register and bit offsets
  615. * for rising/falling threshold levels and populate them.
  616. */
  617. reg_off = ((7 - i) / 2) * 4;
  618. bit_off = ((8 - i) % 2);
  619. tz->ops->get_trip_temp(tz, i, &temp);
  620. temp /= MCELSIUS;
  621. tz->ops->get_trip_hyst(tz, i, &temp_hist);
  622. temp_hist = temp - (temp_hist / MCELSIUS);
  623. /* Set 9-bit temperature code for rising threshold levels */
  624. threshold_code = temp_to_code(data, temp);
  625. rising_threshold = readl(data->base +
  626. EXYNOS7_THD_TEMP_RISE7_6 + reg_off);
  627. rising_threshold &= ~(EXYNOS7_TMU_TEMP_MASK << (16 * bit_off));
  628. rising_threshold |= threshold_code << (16 * bit_off);
  629. writel(rising_threshold,
  630. data->base + EXYNOS7_THD_TEMP_RISE7_6 + reg_off);
  631. /* Set 9-bit temperature code for falling threshold levels */
  632. threshold_code = temp_to_code(data, temp_hist);
  633. falling_threshold &= ~(EXYNOS7_TMU_TEMP_MASK << (16 * bit_off));
  634. falling_threshold |= threshold_code << (16 * bit_off);
  635. writel(falling_threshold,
  636. data->base + EXYNOS7_THD_TEMP_FALL7_6 + reg_off);
  637. }
  638. data->tmu_clear_irqs(data);
  639. out:
  640. return ret;
  641. }
  642. static void exynos4210_tmu_control(struct platform_device *pdev, bool on)
  643. {
  644. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  645. struct thermal_zone_device *tz = data->tzd;
  646. unsigned int con, interrupt_en;
  647. con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
  648. if (on) {
  649. con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
  650. interrupt_en =
  651. (of_thermal_is_trip_valid(tz, 3)
  652. << EXYNOS_TMU_INTEN_RISE3_SHIFT) |
  653. (of_thermal_is_trip_valid(tz, 2)
  654. << EXYNOS_TMU_INTEN_RISE2_SHIFT) |
  655. (of_thermal_is_trip_valid(tz, 1)
  656. << EXYNOS_TMU_INTEN_RISE1_SHIFT) |
  657. (of_thermal_is_trip_valid(tz, 0)
  658. << EXYNOS_TMU_INTEN_RISE0_SHIFT);
  659. if (data->soc != SOC_ARCH_EXYNOS4210)
  660. interrupt_en |=
  661. interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
  662. } else {
  663. con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
  664. interrupt_en = 0; /* Disable all interrupts */
  665. }
  666. writel(interrupt_en, data->base + EXYNOS_TMU_REG_INTEN);
  667. writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
  668. }
  669. static void exynos5433_tmu_control(struct platform_device *pdev, bool on)
  670. {
  671. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  672. struct thermal_zone_device *tz = data->tzd;
  673. unsigned int con, interrupt_en, pd_det_en;
  674. con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
  675. if (on) {
  676. con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
  677. interrupt_en =
  678. (of_thermal_is_trip_valid(tz, 7)
  679. << EXYNOS7_TMU_INTEN_RISE7_SHIFT) |
  680. (of_thermal_is_trip_valid(tz, 6)
  681. << EXYNOS7_TMU_INTEN_RISE6_SHIFT) |
  682. (of_thermal_is_trip_valid(tz, 5)
  683. << EXYNOS7_TMU_INTEN_RISE5_SHIFT) |
  684. (of_thermal_is_trip_valid(tz, 4)
  685. << EXYNOS7_TMU_INTEN_RISE4_SHIFT) |
  686. (of_thermal_is_trip_valid(tz, 3)
  687. << EXYNOS7_TMU_INTEN_RISE3_SHIFT) |
  688. (of_thermal_is_trip_valid(tz, 2)
  689. << EXYNOS7_TMU_INTEN_RISE2_SHIFT) |
  690. (of_thermal_is_trip_valid(tz, 1)
  691. << EXYNOS7_TMU_INTEN_RISE1_SHIFT) |
  692. (of_thermal_is_trip_valid(tz, 0)
  693. << EXYNOS7_TMU_INTEN_RISE0_SHIFT);
  694. interrupt_en |=
  695. interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
  696. } else {
  697. con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
  698. interrupt_en = 0; /* Disable all interrupts */
  699. }
  700. pd_det_en = on ? EXYNOS5433_PD_DET_EN : 0;
  701. writel(pd_det_en, data->base + EXYNOS5433_TMU_PD_DET_EN);
  702. writel(interrupt_en, data->base + EXYNOS5433_TMU_REG_INTEN);
  703. writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
  704. }
  705. static void exynos5440_tmu_control(struct platform_device *pdev, bool on)
  706. {
  707. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  708. struct thermal_zone_device *tz = data->tzd;
  709. unsigned int con, interrupt_en;
  710. con = get_con_reg(data, readl(data->base + EXYNOS5440_TMU_S0_7_CTRL));
  711. if (on) {
  712. con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
  713. interrupt_en =
  714. (of_thermal_is_trip_valid(tz, 3)
  715. << EXYNOS5440_TMU_INTEN_RISE3_SHIFT) |
  716. (of_thermal_is_trip_valid(tz, 2)
  717. << EXYNOS5440_TMU_INTEN_RISE2_SHIFT) |
  718. (of_thermal_is_trip_valid(tz, 1)
  719. << EXYNOS5440_TMU_INTEN_RISE1_SHIFT) |
  720. (of_thermal_is_trip_valid(tz, 0)
  721. << EXYNOS5440_TMU_INTEN_RISE0_SHIFT);
  722. interrupt_en |=
  723. interrupt_en << EXYNOS5440_TMU_INTEN_FALL0_SHIFT;
  724. } else {
  725. con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
  726. interrupt_en = 0; /* Disable all interrupts */
  727. }
  728. writel(interrupt_en, data->base + EXYNOS5440_TMU_S0_7_IRQEN);
  729. writel(con, data->base + EXYNOS5440_TMU_S0_7_CTRL);
  730. }
  731. static void exynos7_tmu_control(struct platform_device *pdev, bool on)
  732. {
  733. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  734. struct thermal_zone_device *tz = data->tzd;
  735. unsigned int con, interrupt_en;
  736. con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
  737. if (on) {
  738. con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
  739. con |= (1 << EXYNOS7_PD_DET_EN_SHIFT);
  740. interrupt_en =
  741. (of_thermal_is_trip_valid(tz, 7)
  742. << EXYNOS7_TMU_INTEN_RISE7_SHIFT) |
  743. (of_thermal_is_trip_valid(tz, 6)
  744. << EXYNOS7_TMU_INTEN_RISE6_SHIFT) |
  745. (of_thermal_is_trip_valid(tz, 5)
  746. << EXYNOS7_TMU_INTEN_RISE5_SHIFT) |
  747. (of_thermal_is_trip_valid(tz, 4)
  748. << EXYNOS7_TMU_INTEN_RISE4_SHIFT) |
  749. (of_thermal_is_trip_valid(tz, 3)
  750. << EXYNOS7_TMU_INTEN_RISE3_SHIFT) |
  751. (of_thermal_is_trip_valid(tz, 2)
  752. << EXYNOS7_TMU_INTEN_RISE2_SHIFT) |
  753. (of_thermal_is_trip_valid(tz, 1)
  754. << EXYNOS7_TMU_INTEN_RISE1_SHIFT) |
  755. (of_thermal_is_trip_valid(tz, 0)
  756. << EXYNOS7_TMU_INTEN_RISE0_SHIFT);
  757. interrupt_en |=
  758. interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
  759. } else {
  760. con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
  761. con &= ~(1 << EXYNOS7_PD_DET_EN_SHIFT);
  762. interrupt_en = 0; /* Disable all interrupts */
  763. }
  764. writel(interrupt_en, data->base + EXYNOS7_TMU_REG_INTEN);
  765. writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
  766. }
  767. static int exynos_get_temp(void *p, int *temp)
  768. {
  769. struct exynos_tmu_data *data = p;
  770. if (!data || !data->tmu_read)
  771. return -EINVAL;
  772. mutex_lock(&data->lock);
  773. clk_enable(data->clk);
  774. *temp = code_to_temp(data, data->tmu_read(data)) * MCELSIUS;
  775. clk_disable(data->clk);
  776. mutex_unlock(&data->lock);
  777. return 0;
  778. }
  779. #ifdef CONFIG_THERMAL_EMULATION
  780. static u32 get_emul_con_reg(struct exynos_tmu_data *data, unsigned int val,
  781. int temp)
  782. {
  783. if (temp) {
  784. temp /= MCELSIUS;
  785. if (data->soc != SOC_ARCH_EXYNOS5440) {
  786. val &= ~(EXYNOS_EMUL_TIME_MASK << EXYNOS_EMUL_TIME_SHIFT);
  787. val |= (EXYNOS_EMUL_TIME << EXYNOS_EMUL_TIME_SHIFT);
  788. }
  789. if (data->soc == SOC_ARCH_EXYNOS7) {
  790. val &= ~(EXYNOS7_EMUL_DATA_MASK <<
  791. EXYNOS7_EMUL_DATA_SHIFT);
  792. val |= (temp_to_code(data, temp) <<
  793. EXYNOS7_EMUL_DATA_SHIFT) |
  794. EXYNOS_EMUL_ENABLE;
  795. } else {
  796. val &= ~(EXYNOS_EMUL_DATA_MASK <<
  797. EXYNOS_EMUL_DATA_SHIFT);
  798. val |= (temp_to_code(data, temp) <<
  799. EXYNOS_EMUL_DATA_SHIFT) |
  800. EXYNOS_EMUL_ENABLE;
  801. }
  802. } else {
  803. val &= ~EXYNOS_EMUL_ENABLE;
  804. }
  805. return val;
  806. }
  807. static void exynos4412_tmu_set_emulation(struct exynos_tmu_data *data,
  808. int temp)
  809. {
  810. unsigned int val;
  811. u32 emul_con;
  812. if (data->soc == SOC_ARCH_EXYNOS5260)
  813. emul_con = EXYNOS5260_EMUL_CON;
  814. else if (data->soc == SOC_ARCH_EXYNOS5433)
  815. emul_con = EXYNOS5433_TMU_EMUL_CON;
  816. else if (data->soc == SOC_ARCH_EXYNOS7)
  817. emul_con = EXYNOS7_TMU_REG_EMUL_CON;
  818. else
  819. emul_con = EXYNOS_EMUL_CON;
  820. val = readl(data->base + emul_con);
  821. val = get_emul_con_reg(data, val, temp);
  822. writel(val, data->base + emul_con);
  823. }
  824. static void exynos5440_tmu_set_emulation(struct exynos_tmu_data *data,
  825. int temp)
  826. {
  827. unsigned int val;
  828. val = readl(data->base + EXYNOS5440_TMU_S0_7_DEBUG);
  829. val = get_emul_con_reg(data, val, temp);
  830. writel(val, data->base + EXYNOS5440_TMU_S0_7_DEBUG);
  831. }
  832. static int exynos_tmu_set_emulation(void *drv_data, int temp)
  833. {
  834. struct exynos_tmu_data *data = drv_data;
  835. int ret = -EINVAL;
  836. if (data->soc == SOC_ARCH_EXYNOS4210)
  837. goto out;
  838. if (temp && temp < MCELSIUS)
  839. goto out;
  840. mutex_lock(&data->lock);
  841. clk_enable(data->clk);
  842. data->tmu_set_emulation(data, temp);
  843. clk_disable(data->clk);
  844. mutex_unlock(&data->lock);
  845. return 0;
  846. out:
  847. return ret;
  848. }
  849. #else
  850. #define exynos4412_tmu_set_emulation NULL
  851. #define exynos5440_tmu_set_emulation NULL
  852. static int exynos_tmu_set_emulation(void *drv_data, int temp)
  853. { return -EINVAL; }
  854. #endif /* CONFIG_THERMAL_EMULATION */
  855. static int exynos4210_tmu_read(struct exynos_tmu_data *data)
  856. {
  857. int ret = readb(data->base + EXYNOS_TMU_REG_CURRENT_TEMP);
  858. /* "temp_code" should range between 75 and 175 */
  859. return (ret < 75 || ret > 175) ? -ENODATA : ret;
  860. }
  861. static int exynos4412_tmu_read(struct exynos_tmu_data *data)
  862. {
  863. return readb(data->base + EXYNOS_TMU_REG_CURRENT_TEMP);
  864. }
  865. static int exynos5440_tmu_read(struct exynos_tmu_data *data)
  866. {
  867. return readb(data->base + EXYNOS5440_TMU_S0_7_TEMP);
  868. }
  869. static int exynos7_tmu_read(struct exynos_tmu_data *data)
  870. {
  871. return readw(data->base + EXYNOS_TMU_REG_CURRENT_TEMP) &
  872. EXYNOS7_TMU_TEMP_MASK;
  873. }
  874. static void exynos_tmu_work(struct work_struct *work)
  875. {
  876. struct exynos_tmu_data *data = container_of(work,
  877. struct exynos_tmu_data, irq_work);
  878. unsigned int val_type;
  879. if (!IS_ERR(data->clk_sec))
  880. clk_enable(data->clk_sec);
  881. /* Find which sensor generated this interrupt */
  882. if (data->soc == SOC_ARCH_EXYNOS5440) {
  883. val_type = readl(data->base_second + EXYNOS5440_TMU_IRQ_STATUS);
  884. if (!((val_type >> data->id) & 0x1))
  885. goto out;
  886. }
  887. if (!IS_ERR(data->clk_sec))
  888. clk_disable(data->clk_sec);
  889. exynos_report_trigger(data);
  890. mutex_lock(&data->lock);
  891. clk_enable(data->clk);
  892. /* TODO: take action based on particular interrupt */
  893. data->tmu_clear_irqs(data);
  894. clk_disable(data->clk);
  895. mutex_unlock(&data->lock);
  896. out:
  897. enable_irq(data->irq);
  898. }
  899. static void exynos4210_tmu_clear_irqs(struct exynos_tmu_data *data)
  900. {
  901. unsigned int val_irq;
  902. u32 tmu_intstat, tmu_intclear;
  903. if (data->soc == SOC_ARCH_EXYNOS5260) {
  904. tmu_intstat = EXYNOS5260_TMU_REG_INTSTAT;
  905. tmu_intclear = EXYNOS5260_TMU_REG_INTCLEAR;
  906. } else if (data->soc == SOC_ARCH_EXYNOS7) {
  907. tmu_intstat = EXYNOS7_TMU_REG_INTPEND;
  908. tmu_intclear = EXYNOS7_TMU_REG_INTPEND;
  909. } else if (data->soc == SOC_ARCH_EXYNOS5433) {
  910. tmu_intstat = EXYNOS5433_TMU_REG_INTPEND;
  911. tmu_intclear = EXYNOS5433_TMU_REG_INTPEND;
  912. } else {
  913. tmu_intstat = EXYNOS_TMU_REG_INTSTAT;
  914. tmu_intclear = EXYNOS_TMU_REG_INTCLEAR;
  915. }
  916. val_irq = readl(data->base + tmu_intstat);
  917. /*
  918. * Clear the interrupts. Please note that the documentation for
  919. * Exynos3250, Exynos4412, Exynos5250 and Exynos5260 incorrectly
  920. * states that INTCLEAR register has a different placing of bits
  921. * responsible for FALL IRQs than INTSTAT register. Exynos5420
  922. * and Exynos5440 documentation is correct (Exynos4210 doesn't
  923. * support FALL IRQs at all).
  924. */
  925. writel(val_irq, data->base + tmu_intclear);
  926. }
  927. static void exynos5440_tmu_clear_irqs(struct exynos_tmu_data *data)
  928. {
  929. unsigned int val_irq;
  930. val_irq = readl(data->base + EXYNOS5440_TMU_S0_7_IRQ);
  931. /* clear the interrupts */
  932. writel(val_irq, data->base + EXYNOS5440_TMU_S0_7_IRQ);
  933. }
  934. static irqreturn_t exynos_tmu_irq(int irq, void *id)
  935. {
  936. struct exynos_tmu_data *data = id;
  937. disable_irq_nosync(irq);
  938. schedule_work(&data->irq_work);
  939. return IRQ_HANDLED;
  940. }
  941. static const struct of_device_id exynos_tmu_match[] = {
  942. { .compatible = "samsung,exynos3250-tmu", },
  943. { .compatible = "samsung,exynos4210-tmu", },
  944. { .compatible = "samsung,exynos4412-tmu", },
  945. { .compatible = "samsung,exynos5250-tmu", },
  946. { .compatible = "samsung,exynos5260-tmu", },
  947. { .compatible = "samsung,exynos5420-tmu", },
  948. { .compatible = "samsung,exynos5420-tmu-ext-triminfo", },
  949. { .compatible = "samsung,exynos5433-tmu", },
  950. { .compatible = "samsung,exynos5440-tmu", },
  951. { .compatible = "samsung,exynos7-tmu", },
  952. { /* sentinel */ },
  953. };
  954. MODULE_DEVICE_TABLE(of, exynos_tmu_match);
  955. static int exynos_of_get_soc_type(struct device_node *np)
  956. {
  957. if (of_device_is_compatible(np, "samsung,exynos3250-tmu"))
  958. return SOC_ARCH_EXYNOS3250;
  959. else if (of_device_is_compatible(np, "samsung,exynos4210-tmu"))
  960. return SOC_ARCH_EXYNOS4210;
  961. else if (of_device_is_compatible(np, "samsung,exynos4412-tmu"))
  962. return SOC_ARCH_EXYNOS4412;
  963. else if (of_device_is_compatible(np, "samsung,exynos5250-tmu"))
  964. return SOC_ARCH_EXYNOS5250;
  965. else if (of_device_is_compatible(np, "samsung,exynos5260-tmu"))
  966. return SOC_ARCH_EXYNOS5260;
  967. else if (of_device_is_compatible(np, "samsung,exynos5420-tmu"))
  968. return SOC_ARCH_EXYNOS5420;
  969. else if (of_device_is_compatible(np,
  970. "samsung,exynos5420-tmu-ext-triminfo"))
  971. return SOC_ARCH_EXYNOS5420_TRIMINFO;
  972. else if (of_device_is_compatible(np, "samsung,exynos5433-tmu"))
  973. return SOC_ARCH_EXYNOS5433;
  974. else if (of_device_is_compatible(np, "samsung,exynos5440-tmu"))
  975. return SOC_ARCH_EXYNOS5440;
  976. else if (of_device_is_compatible(np, "samsung,exynos7-tmu"))
  977. return SOC_ARCH_EXYNOS7;
  978. return -EINVAL;
  979. }
  980. static int exynos_of_sensor_conf(struct device_node *np,
  981. struct exynos_tmu_platform_data *pdata)
  982. {
  983. u32 value;
  984. int ret;
  985. of_node_get(np);
  986. ret = of_property_read_u32(np, "samsung,tmu_gain", &value);
  987. pdata->gain = (u8)value;
  988. of_property_read_u32(np, "samsung,tmu_reference_voltage", &value);
  989. pdata->reference_voltage = (u8)value;
  990. of_property_read_u32(np, "samsung,tmu_noise_cancel_mode", &value);
  991. pdata->noise_cancel_mode = (u8)value;
  992. of_property_read_u32(np, "samsung,tmu_efuse_value",
  993. &pdata->efuse_value);
  994. of_property_read_u32(np, "samsung,tmu_min_efuse_value",
  995. &pdata->min_efuse_value);
  996. of_property_read_u32(np, "samsung,tmu_max_efuse_value",
  997. &pdata->max_efuse_value);
  998. of_property_read_u32(np, "samsung,tmu_first_point_trim", &value);
  999. pdata->first_point_trim = (u8)value;
  1000. of_property_read_u32(np, "samsung,tmu_second_point_trim", &value);
  1001. pdata->second_point_trim = (u8)value;
  1002. of_property_read_u32(np, "samsung,tmu_default_temp_offset", &value);
  1003. pdata->default_temp_offset = (u8)value;
  1004. of_property_read_u32(np, "samsung,tmu_cal_type", &pdata->cal_type);
  1005. of_node_put(np);
  1006. return 0;
  1007. }
  1008. static int exynos_map_dt_data(struct platform_device *pdev)
  1009. {
  1010. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  1011. struct exynos_tmu_platform_data *pdata;
  1012. struct resource res;
  1013. if (!data || !pdev->dev.of_node)
  1014. return -ENODEV;
  1015. data->id = of_alias_get_id(pdev->dev.of_node, "tmuctrl");
  1016. if (data->id < 0)
  1017. data->id = 0;
  1018. data->irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  1019. if (data->irq <= 0) {
  1020. dev_err(&pdev->dev, "failed to get IRQ\n");
  1021. return -ENODEV;
  1022. }
  1023. if (of_address_to_resource(pdev->dev.of_node, 0, &res)) {
  1024. dev_err(&pdev->dev, "failed to get Resource 0\n");
  1025. return -ENODEV;
  1026. }
  1027. data->base = devm_ioremap(&pdev->dev, res.start, resource_size(&res));
  1028. if (!data->base) {
  1029. dev_err(&pdev->dev, "Failed to ioremap memory\n");
  1030. return -EADDRNOTAVAIL;
  1031. }
  1032. pdata = devm_kzalloc(&pdev->dev,
  1033. sizeof(struct exynos_tmu_platform_data),
  1034. GFP_KERNEL);
  1035. if (!pdata)
  1036. return -ENOMEM;
  1037. exynos_of_sensor_conf(pdev->dev.of_node, pdata);
  1038. data->pdata = pdata;
  1039. data->soc = exynos_of_get_soc_type(pdev->dev.of_node);
  1040. switch (data->soc) {
  1041. case SOC_ARCH_EXYNOS4210:
  1042. data->tmu_initialize = exynos4210_tmu_initialize;
  1043. data->tmu_control = exynos4210_tmu_control;
  1044. data->tmu_read = exynos4210_tmu_read;
  1045. data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
  1046. data->ntrip = 4;
  1047. break;
  1048. case SOC_ARCH_EXYNOS3250:
  1049. case SOC_ARCH_EXYNOS4412:
  1050. case SOC_ARCH_EXYNOS5250:
  1051. case SOC_ARCH_EXYNOS5260:
  1052. case SOC_ARCH_EXYNOS5420:
  1053. case SOC_ARCH_EXYNOS5420_TRIMINFO:
  1054. data->tmu_initialize = exynos4412_tmu_initialize;
  1055. data->tmu_control = exynos4210_tmu_control;
  1056. data->tmu_read = exynos4412_tmu_read;
  1057. data->tmu_set_emulation = exynos4412_tmu_set_emulation;
  1058. data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
  1059. data->ntrip = 4;
  1060. break;
  1061. case SOC_ARCH_EXYNOS5433:
  1062. data->tmu_initialize = exynos5433_tmu_initialize;
  1063. data->tmu_control = exynos5433_tmu_control;
  1064. data->tmu_read = exynos4412_tmu_read;
  1065. data->tmu_set_emulation = exynos4412_tmu_set_emulation;
  1066. data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
  1067. data->ntrip = 8;
  1068. break;
  1069. case SOC_ARCH_EXYNOS5440:
  1070. data->tmu_initialize = exynos5440_tmu_initialize;
  1071. data->tmu_control = exynos5440_tmu_control;
  1072. data->tmu_read = exynos5440_tmu_read;
  1073. data->tmu_set_emulation = exynos5440_tmu_set_emulation;
  1074. data->tmu_clear_irqs = exynos5440_tmu_clear_irqs;
  1075. data->ntrip = 4;
  1076. break;
  1077. case SOC_ARCH_EXYNOS7:
  1078. data->tmu_initialize = exynos7_tmu_initialize;
  1079. data->tmu_control = exynos7_tmu_control;
  1080. data->tmu_read = exynos7_tmu_read;
  1081. data->tmu_set_emulation = exynos4412_tmu_set_emulation;
  1082. data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
  1083. data->ntrip = 8;
  1084. break;
  1085. default:
  1086. dev_err(&pdev->dev, "Platform not supported\n");
  1087. return -EINVAL;
  1088. }
  1089. /*
  1090. * Check if the TMU shares some registers and then try to map the
  1091. * memory of common registers.
  1092. */
  1093. if (data->soc != SOC_ARCH_EXYNOS5420_TRIMINFO &&
  1094. data->soc != SOC_ARCH_EXYNOS5440)
  1095. return 0;
  1096. if (of_address_to_resource(pdev->dev.of_node, 1, &res)) {
  1097. dev_err(&pdev->dev, "failed to get Resource 1\n");
  1098. return -ENODEV;
  1099. }
  1100. data->base_second = devm_ioremap(&pdev->dev, res.start,
  1101. resource_size(&res));
  1102. if (!data->base_second) {
  1103. dev_err(&pdev->dev, "Failed to ioremap memory\n");
  1104. return -ENOMEM;
  1105. }
  1106. return 0;
  1107. }
  1108. static struct thermal_zone_of_device_ops exynos_sensor_ops = {
  1109. .get_temp = exynos_get_temp,
  1110. .set_emul_temp = exynos_tmu_set_emulation,
  1111. };
  1112. static int exynos_tmu_probe(struct platform_device *pdev)
  1113. {
  1114. struct exynos_tmu_data *data;
  1115. int ret;
  1116. data = devm_kzalloc(&pdev->dev, sizeof(struct exynos_tmu_data),
  1117. GFP_KERNEL);
  1118. if (!data)
  1119. return -ENOMEM;
  1120. platform_set_drvdata(pdev, data);
  1121. mutex_init(&data->lock);
  1122. /*
  1123. * Try enabling the regulator if found
  1124. * TODO: Add regulator as an SOC feature, so that regulator enable
  1125. * is a compulsory call.
  1126. */
  1127. data->regulator = devm_regulator_get_optional(&pdev->dev, "vtmu");
  1128. if (!IS_ERR(data->regulator)) {
  1129. ret = regulator_enable(data->regulator);
  1130. if (ret) {
  1131. dev_err(&pdev->dev, "failed to enable vtmu\n");
  1132. return ret;
  1133. }
  1134. } else {
  1135. if (PTR_ERR(data->regulator) == -EPROBE_DEFER)
  1136. return -EPROBE_DEFER;
  1137. dev_info(&pdev->dev, "Regulator node (vtmu) not found\n");
  1138. }
  1139. ret = exynos_map_dt_data(pdev);
  1140. if (ret)
  1141. goto err_sensor;
  1142. INIT_WORK(&data->irq_work, exynos_tmu_work);
  1143. data->clk = devm_clk_get(&pdev->dev, "tmu_apbif");
  1144. if (IS_ERR(data->clk)) {
  1145. dev_err(&pdev->dev, "Failed to get clock\n");
  1146. ret = PTR_ERR(data->clk);
  1147. goto err_sensor;
  1148. }
  1149. data->clk_sec = devm_clk_get(&pdev->dev, "tmu_triminfo_apbif");
  1150. if (IS_ERR(data->clk_sec)) {
  1151. if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO) {
  1152. dev_err(&pdev->dev, "Failed to get triminfo clock\n");
  1153. ret = PTR_ERR(data->clk_sec);
  1154. goto err_sensor;
  1155. }
  1156. } else {
  1157. ret = clk_prepare(data->clk_sec);
  1158. if (ret) {
  1159. dev_err(&pdev->dev, "Failed to get clock\n");
  1160. goto err_sensor;
  1161. }
  1162. }
  1163. ret = clk_prepare(data->clk);
  1164. if (ret) {
  1165. dev_err(&pdev->dev, "Failed to get clock\n");
  1166. goto err_clk_sec;
  1167. }
  1168. switch (data->soc) {
  1169. case SOC_ARCH_EXYNOS5433:
  1170. case SOC_ARCH_EXYNOS7:
  1171. data->sclk = devm_clk_get(&pdev->dev, "tmu_sclk");
  1172. if (IS_ERR(data->sclk)) {
  1173. dev_err(&pdev->dev, "Failed to get sclk\n");
  1174. goto err_clk;
  1175. } else {
  1176. ret = clk_prepare_enable(data->sclk);
  1177. if (ret) {
  1178. dev_err(&pdev->dev, "Failed to enable sclk\n");
  1179. goto err_clk;
  1180. }
  1181. }
  1182. break;
  1183. default:
  1184. break;
  1185. }
  1186. /*
  1187. * data->tzd must be registered before calling exynos_tmu_initialize(),
  1188. * requesting irq and calling exynos_tmu_control().
  1189. */
  1190. data->tzd = thermal_zone_of_sensor_register(&pdev->dev, 0, data,
  1191. &exynos_sensor_ops);
  1192. if (IS_ERR(data->tzd)) {
  1193. ret = PTR_ERR(data->tzd);
  1194. dev_err(&pdev->dev, "Failed to register sensor: %d\n", ret);
  1195. goto err_sclk;
  1196. }
  1197. ret = exynos_tmu_initialize(pdev);
  1198. if (ret) {
  1199. dev_err(&pdev->dev, "Failed to initialize TMU\n");
  1200. goto err_thermal;
  1201. }
  1202. ret = devm_request_irq(&pdev->dev, data->irq, exynos_tmu_irq,
  1203. IRQF_TRIGGER_RISING | IRQF_SHARED, dev_name(&pdev->dev), data);
  1204. if (ret) {
  1205. dev_err(&pdev->dev, "Failed to request irq: %d\n", data->irq);
  1206. goto err_thermal;
  1207. }
  1208. exynos_tmu_control(pdev, true);
  1209. return 0;
  1210. err_thermal:
  1211. thermal_zone_of_sensor_unregister(&pdev->dev, data->tzd);
  1212. err_sclk:
  1213. clk_disable_unprepare(data->sclk);
  1214. err_clk:
  1215. clk_unprepare(data->clk);
  1216. err_clk_sec:
  1217. if (!IS_ERR(data->clk_sec))
  1218. clk_unprepare(data->clk_sec);
  1219. err_sensor:
  1220. if (!IS_ERR(data->regulator))
  1221. regulator_disable(data->regulator);
  1222. return ret;
  1223. }
  1224. static int exynos_tmu_remove(struct platform_device *pdev)
  1225. {
  1226. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  1227. struct thermal_zone_device *tzd = data->tzd;
  1228. thermal_zone_of_sensor_unregister(&pdev->dev, tzd);
  1229. exynos_tmu_control(pdev, false);
  1230. clk_disable_unprepare(data->sclk);
  1231. clk_unprepare(data->clk);
  1232. if (!IS_ERR(data->clk_sec))
  1233. clk_unprepare(data->clk_sec);
  1234. if (!IS_ERR(data->regulator))
  1235. regulator_disable(data->regulator);
  1236. return 0;
  1237. }
  1238. #ifdef CONFIG_PM_SLEEP
  1239. static int exynos_tmu_suspend(struct device *dev)
  1240. {
  1241. exynos_tmu_control(to_platform_device(dev), false);
  1242. return 0;
  1243. }
  1244. static int exynos_tmu_resume(struct device *dev)
  1245. {
  1246. struct platform_device *pdev = to_platform_device(dev);
  1247. exynos_tmu_initialize(pdev);
  1248. exynos_tmu_control(pdev, true);
  1249. return 0;
  1250. }
  1251. static SIMPLE_DEV_PM_OPS(exynos_tmu_pm,
  1252. exynos_tmu_suspend, exynos_tmu_resume);
  1253. #define EXYNOS_TMU_PM (&exynos_tmu_pm)
  1254. #else
  1255. #define EXYNOS_TMU_PM NULL
  1256. #endif
  1257. static struct platform_driver exynos_tmu_driver = {
  1258. .driver = {
  1259. .name = "exynos-tmu",
  1260. .pm = EXYNOS_TMU_PM,
  1261. .of_match_table = exynos_tmu_match,
  1262. },
  1263. .probe = exynos_tmu_probe,
  1264. .remove = exynos_tmu_remove,
  1265. };
  1266. module_platform_driver(exynos_tmu_driver);
  1267. MODULE_DESCRIPTION("EXYNOS TMU Driver");
  1268. MODULE_AUTHOR("Donggeun Kim <dg77.kim@samsung.com>");
  1269. MODULE_LICENSE("GPL");
  1270. MODULE_ALIAS("platform:exynos-tmu");