sdio.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674
  1. /*
  2. * Marvell Wireless LAN device driver: SDIO specific definitions
  3. *
  4. * Copyright (C) 2011-2014, Marvell International Ltd.
  5. *
  6. * This software file (the "File") is distributed by Marvell International
  7. * Ltd. under the terms of the GNU General Public License Version 2, June 1991
  8. * (the "License"). You may use, redistribute and/or modify this File in
  9. * accordance with the terms and conditions of the License, a copy of which
  10. * is available by writing to the Free Software Foundation, Inc.,
  11. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the
  12. * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt.
  13. *
  14. * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE
  15. * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE
  16. * ARE EXPRESSLY DISCLAIMED. The License provides additional details about
  17. * this warranty disclaimer.
  18. */
  19. #ifndef _MWIFIEX_SDIO_H
  20. #define _MWIFIEX_SDIO_H
  21. #include <linux/completion.h>
  22. #include <linux/mmc/sdio.h>
  23. #include <linux/mmc/sdio_ids.h>
  24. #include <linux/mmc/sdio_func.h>
  25. #include <linux/mmc/card.h>
  26. #include <linux/mmc/host.h>
  27. #include "main.h"
  28. #define SD8786_DEFAULT_FW_NAME "mrvl/sd8786_uapsta.bin"
  29. #define SD8787_DEFAULT_FW_NAME "mrvl/sd8787_uapsta.bin"
  30. #define SD8797_DEFAULT_FW_NAME "mrvl/sd8797_uapsta.bin"
  31. #define SD8897_DEFAULT_FW_NAME "mrvl/sd8897_uapsta.bin"
  32. #define SD8887_DEFAULT_FW_NAME "mrvl/sd8887_uapsta.bin"
  33. #define SD8801_DEFAULT_FW_NAME "mrvl/sd8801_uapsta.bin"
  34. #define SD8997_DEFAULT_FW_NAME "mrvl/sd8997_uapsta.bin"
  35. #define BLOCK_MODE 1
  36. #define BYTE_MODE 0
  37. #define REG_PORT 0
  38. #define MWIFIEX_SDIO_IO_PORT_MASK 0xfffff
  39. #define MWIFIEX_SDIO_BYTE_MODE_MASK 0x80000000
  40. #define MWIFIEX_MAX_FUNC2_REG_NUM 13
  41. #define MWIFIEX_SDIO_SCRATCH_SIZE 10
  42. #define SDIO_MPA_ADDR_BASE 0x1000
  43. #define CTRL_PORT 0
  44. #define CTRL_PORT_MASK 0x0001
  45. #define CMD_PORT_UPLD_INT_MASK (0x1U<<6)
  46. #define CMD_PORT_DNLD_INT_MASK (0x1U<<7)
  47. #define HOST_TERM_CMD53 (0x1U << 2)
  48. #define REG_PORT 0
  49. #define MEM_PORT 0x10000
  50. #define CMD53_NEW_MODE (0x1U << 0)
  51. #define CMD_PORT_RD_LEN_EN (0x1U << 2)
  52. #define CMD_PORT_AUTO_EN (0x1U << 0)
  53. #define CMD_PORT_SLCT 0x8000
  54. #define UP_LD_CMD_PORT_HOST_INT_STATUS (0x40U)
  55. #define DN_LD_CMD_PORT_HOST_INT_STATUS (0x80U)
  56. #define MWIFIEX_MP_AGGR_BUF_SIZE_16K (16384)
  57. #define MWIFIEX_MP_AGGR_BUF_SIZE_32K (32768)
  58. /* we leave one block of 256 bytes for DMA alignment*/
  59. #define MWIFIEX_MP_AGGR_BUF_SIZE_MAX (65280)
  60. /* Misc. Config Register : Auto Re-enable interrupts */
  61. #define AUTO_RE_ENABLE_INT BIT(4)
  62. /* Host Control Registers : Configuration */
  63. #define CONFIGURATION_REG 0x00
  64. /* Host Control Registers : Host power up */
  65. #define HOST_POWER_UP (0x1U << 1)
  66. /* Host Control Registers : Upload host interrupt mask */
  67. #define UP_LD_HOST_INT_MASK (0x1U)
  68. /* Host Control Registers : Download host interrupt mask */
  69. #define DN_LD_HOST_INT_MASK (0x2U)
  70. /* Host Control Registers : Upload host interrupt status */
  71. #define UP_LD_HOST_INT_STATUS (0x1U)
  72. /* Host Control Registers : Download host interrupt status */
  73. #define DN_LD_HOST_INT_STATUS (0x2U)
  74. /* Host Control Registers : Host interrupt status */
  75. #define CARD_INT_STATUS_REG 0x28
  76. /* Card Control Registers : Card I/O ready */
  77. #define CARD_IO_READY (0x1U << 3)
  78. /* Card Control Registers : Download card ready */
  79. #define DN_LD_CARD_RDY (0x1U << 0)
  80. /* Max retry number of CMD53 write */
  81. #define MAX_WRITE_IOMEM_RETRY 2
  82. /* SDIO Tx aggregation in progress ? */
  83. #define MP_TX_AGGR_IN_PROGRESS(a) (a->mpa_tx.pkt_cnt > 0)
  84. /* SDIO Tx aggregation buffer room for next packet ? */
  85. #define MP_TX_AGGR_BUF_HAS_ROOM(a, len) ((a->mpa_tx.buf_len+len) \
  86. <= a->mpa_tx.buf_size)
  87. /* Copy current packet (SDIO Tx aggregation buffer) to SDIO buffer */
  88. #define MP_TX_AGGR_BUF_PUT(a, payload, pkt_len, port) do { \
  89. memmove(&a->mpa_tx.buf[a->mpa_tx.buf_len], \
  90. payload, pkt_len); \
  91. a->mpa_tx.buf_len += pkt_len; \
  92. if (!a->mpa_tx.pkt_cnt) \
  93. a->mpa_tx.start_port = port; \
  94. if (a->mpa_tx.start_port <= port) \
  95. a->mpa_tx.ports |= (1<<(a->mpa_tx.pkt_cnt)); \
  96. else \
  97. a->mpa_tx.ports |= (1<<(a->mpa_tx.pkt_cnt+1+ \
  98. (a->max_ports - \
  99. a->mp_end_port))); \
  100. a->mpa_tx.pkt_cnt++; \
  101. } while (0)
  102. /* SDIO Tx aggregation limit ? */
  103. #define MP_TX_AGGR_PKT_LIMIT_REACHED(a) \
  104. (a->mpa_tx.pkt_cnt == a->mpa_tx.pkt_aggr_limit)
  105. /* Reset SDIO Tx aggregation buffer parameters */
  106. #define MP_TX_AGGR_BUF_RESET(a) do { \
  107. a->mpa_tx.pkt_cnt = 0; \
  108. a->mpa_tx.buf_len = 0; \
  109. a->mpa_tx.ports = 0; \
  110. a->mpa_tx.start_port = 0; \
  111. } while (0)
  112. /* SDIO Rx aggregation limit ? */
  113. #define MP_RX_AGGR_PKT_LIMIT_REACHED(a) \
  114. (a->mpa_rx.pkt_cnt == a->mpa_rx.pkt_aggr_limit)
  115. /* SDIO Rx aggregation in progress ? */
  116. #define MP_RX_AGGR_IN_PROGRESS(a) (a->mpa_rx.pkt_cnt > 0)
  117. /* SDIO Rx aggregation buffer room for next packet ? */
  118. #define MP_RX_AGGR_BUF_HAS_ROOM(a, rx_len) \
  119. ((a->mpa_rx.buf_len+rx_len) <= a->mpa_rx.buf_size)
  120. /* Reset SDIO Rx aggregation buffer parameters */
  121. #define MP_RX_AGGR_BUF_RESET(a) do { \
  122. a->mpa_rx.pkt_cnt = 0; \
  123. a->mpa_rx.buf_len = 0; \
  124. a->mpa_rx.ports = 0; \
  125. a->mpa_rx.start_port = 0; \
  126. } while (0)
  127. /* data structure for SDIO MPA TX */
  128. struct mwifiex_sdio_mpa_tx {
  129. /* multiport tx aggregation buffer pointer */
  130. u8 *buf;
  131. u32 buf_len;
  132. u32 pkt_cnt;
  133. u32 ports;
  134. u16 start_port;
  135. u8 enabled;
  136. u32 buf_size;
  137. u32 pkt_aggr_limit;
  138. };
  139. struct mwifiex_sdio_mpa_rx {
  140. u8 *buf;
  141. u32 buf_len;
  142. u32 pkt_cnt;
  143. u32 ports;
  144. u16 start_port;
  145. struct sk_buff **skb_arr;
  146. u32 *len_arr;
  147. u8 enabled;
  148. u32 buf_size;
  149. u32 pkt_aggr_limit;
  150. };
  151. int mwifiex_bus_register(void);
  152. void mwifiex_bus_unregister(void);
  153. struct mwifiex_sdio_card_reg {
  154. u8 start_rd_port;
  155. u8 start_wr_port;
  156. u8 base_0_reg;
  157. u8 base_1_reg;
  158. u8 poll_reg;
  159. u8 host_int_enable;
  160. u8 host_int_rsr_reg;
  161. u8 host_int_status_reg;
  162. u8 host_int_mask_reg;
  163. u8 status_reg_0;
  164. u8 status_reg_1;
  165. u8 sdio_int_mask;
  166. u32 data_port_mask;
  167. u8 io_port_0_reg;
  168. u8 io_port_1_reg;
  169. u8 io_port_2_reg;
  170. u8 max_mp_regs;
  171. u8 rd_bitmap_l;
  172. u8 rd_bitmap_u;
  173. u8 rd_bitmap_1l;
  174. u8 rd_bitmap_1u;
  175. u8 wr_bitmap_l;
  176. u8 wr_bitmap_u;
  177. u8 wr_bitmap_1l;
  178. u8 wr_bitmap_1u;
  179. u8 rd_len_p0_l;
  180. u8 rd_len_p0_u;
  181. u8 card_misc_cfg_reg;
  182. u8 card_cfg_2_1_reg;
  183. u8 cmd_rd_len_0;
  184. u8 cmd_rd_len_1;
  185. u8 cmd_rd_len_2;
  186. u8 cmd_rd_len_3;
  187. u8 cmd_cfg_0;
  188. u8 cmd_cfg_1;
  189. u8 cmd_cfg_2;
  190. u8 cmd_cfg_3;
  191. u8 fw_dump_host_ready;
  192. u8 fw_dump_ctrl;
  193. u8 fw_dump_start;
  194. u8 fw_dump_end;
  195. u8 func1_dump_reg_start;
  196. u8 func1_dump_reg_end;
  197. u8 func1_scratch_reg;
  198. u8 func1_spec_reg_num;
  199. u8 func1_spec_reg_table[MWIFIEX_MAX_FUNC2_REG_NUM];
  200. };
  201. struct sdio_mmc_card {
  202. struct sdio_func *func;
  203. struct mwifiex_adapter *adapter;
  204. struct completion fw_done;
  205. const char *firmware;
  206. const struct mwifiex_sdio_card_reg *reg;
  207. u8 max_ports;
  208. u8 mp_agg_pkt_limit;
  209. u16 tx_buf_size;
  210. u32 mp_tx_agg_buf_size;
  211. u32 mp_rx_agg_buf_size;
  212. u32 mp_rd_bitmap;
  213. u32 mp_wr_bitmap;
  214. u16 mp_end_port;
  215. u32 mp_data_port_mask;
  216. u8 curr_rd_port;
  217. u8 curr_wr_port;
  218. u8 *mp_regs;
  219. bool supports_sdio_new_mode;
  220. bool has_control_mask;
  221. bool can_dump_fw;
  222. bool fw_dump_enh;
  223. bool can_auto_tdls;
  224. bool can_ext_scan;
  225. struct mwifiex_sdio_mpa_tx mpa_tx;
  226. struct mwifiex_sdio_mpa_rx mpa_rx;
  227. struct work_struct work;
  228. unsigned long work_flags;
  229. };
  230. struct mwifiex_sdio_device {
  231. const char *firmware;
  232. const struct mwifiex_sdio_card_reg *reg;
  233. u8 max_ports;
  234. u8 mp_agg_pkt_limit;
  235. u16 tx_buf_size;
  236. u32 mp_tx_agg_buf_size;
  237. u32 mp_rx_agg_buf_size;
  238. bool supports_sdio_new_mode;
  239. bool has_control_mask;
  240. bool can_dump_fw;
  241. bool fw_dump_enh;
  242. bool can_auto_tdls;
  243. bool can_ext_scan;
  244. };
  245. static const struct mwifiex_sdio_card_reg mwifiex_reg_sd87xx = {
  246. .start_rd_port = 1,
  247. .start_wr_port = 1,
  248. .base_0_reg = 0x0040,
  249. .base_1_reg = 0x0041,
  250. .poll_reg = 0x30,
  251. .host_int_enable = UP_LD_HOST_INT_MASK | DN_LD_HOST_INT_MASK,
  252. .host_int_rsr_reg = 0x1,
  253. .host_int_mask_reg = 0x02,
  254. .host_int_status_reg = 0x03,
  255. .status_reg_0 = 0x60,
  256. .status_reg_1 = 0x61,
  257. .sdio_int_mask = 0x3f,
  258. .data_port_mask = 0x0000fffe,
  259. .io_port_0_reg = 0x78,
  260. .io_port_1_reg = 0x79,
  261. .io_port_2_reg = 0x7A,
  262. .max_mp_regs = 64,
  263. .rd_bitmap_l = 0x04,
  264. .rd_bitmap_u = 0x05,
  265. .wr_bitmap_l = 0x06,
  266. .wr_bitmap_u = 0x07,
  267. .rd_len_p0_l = 0x08,
  268. .rd_len_p0_u = 0x09,
  269. .card_misc_cfg_reg = 0x6c,
  270. .func1_dump_reg_start = 0x0,
  271. .func1_dump_reg_end = 0x9,
  272. .func1_scratch_reg = 0x60,
  273. .func1_spec_reg_num = 5,
  274. .func1_spec_reg_table = {0x28, 0x30, 0x34, 0x38, 0x3c},
  275. };
  276. static const struct mwifiex_sdio_card_reg mwifiex_reg_sd8897 = {
  277. .start_rd_port = 0,
  278. .start_wr_port = 0,
  279. .base_0_reg = 0x60,
  280. .base_1_reg = 0x61,
  281. .poll_reg = 0x50,
  282. .host_int_enable = UP_LD_HOST_INT_MASK | DN_LD_HOST_INT_MASK |
  283. CMD_PORT_UPLD_INT_MASK | CMD_PORT_DNLD_INT_MASK,
  284. .host_int_rsr_reg = 0x1,
  285. .host_int_status_reg = 0x03,
  286. .host_int_mask_reg = 0x02,
  287. .status_reg_0 = 0xc0,
  288. .status_reg_1 = 0xc1,
  289. .sdio_int_mask = 0xff,
  290. .data_port_mask = 0xffffffff,
  291. .io_port_0_reg = 0xD8,
  292. .io_port_1_reg = 0xD9,
  293. .io_port_2_reg = 0xDA,
  294. .max_mp_regs = 184,
  295. .rd_bitmap_l = 0x04,
  296. .rd_bitmap_u = 0x05,
  297. .rd_bitmap_1l = 0x06,
  298. .rd_bitmap_1u = 0x07,
  299. .wr_bitmap_l = 0x08,
  300. .wr_bitmap_u = 0x09,
  301. .wr_bitmap_1l = 0x0a,
  302. .wr_bitmap_1u = 0x0b,
  303. .rd_len_p0_l = 0x0c,
  304. .rd_len_p0_u = 0x0d,
  305. .card_misc_cfg_reg = 0xcc,
  306. .card_cfg_2_1_reg = 0xcd,
  307. .cmd_rd_len_0 = 0xb4,
  308. .cmd_rd_len_1 = 0xb5,
  309. .cmd_rd_len_2 = 0xb6,
  310. .cmd_rd_len_3 = 0xb7,
  311. .cmd_cfg_0 = 0xb8,
  312. .cmd_cfg_1 = 0xb9,
  313. .cmd_cfg_2 = 0xba,
  314. .cmd_cfg_3 = 0xbb,
  315. .fw_dump_host_ready = 0xee,
  316. .fw_dump_ctrl = 0xe2,
  317. .fw_dump_start = 0xe3,
  318. .fw_dump_end = 0xea,
  319. .func1_dump_reg_start = 0x0,
  320. .func1_dump_reg_end = 0xb,
  321. .func1_scratch_reg = 0xc0,
  322. .func1_spec_reg_num = 8,
  323. .func1_spec_reg_table = {0x4C, 0x50, 0x54, 0x55, 0x58,
  324. 0x59, 0x5c, 0x5d},
  325. };
  326. static const struct mwifiex_sdio_card_reg mwifiex_reg_sd8997 = {
  327. .start_rd_port = 0,
  328. .start_wr_port = 0,
  329. .base_0_reg = 0xF8,
  330. .base_1_reg = 0xF9,
  331. .poll_reg = 0x5C,
  332. .host_int_enable = UP_LD_HOST_INT_MASK | DN_LD_HOST_INT_MASK |
  333. CMD_PORT_UPLD_INT_MASK | CMD_PORT_DNLD_INT_MASK,
  334. .host_int_rsr_reg = 0x4,
  335. .host_int_status_reg = 0x0C,
  336. .host_int_mask_reg = 0x08,
  337. .status_reg_0 = 0xE8,
  338. .status_reg_1 = 0xE9,
  339. .sdio_int_mask = 0xff,
  340. .data_port_mask = 0xffffffff,
  341. .io_port_0_reg = 0xE4,
  342. .io_port_1_reg = 0xE5,
  343. .io_port_2_reg = 0xE6,
  344. .max_mp_regs = 196,
  345. .rd_bitmap_l = 0x10,
  346. .rd_bitmap_u = 0x11,
  347. .rd_bitmap_1l = 0x12,
  348. .rd_bitmap_1u = 0x13,
  349. .wr_bitmap_l = 0x14,
  350. .wr_bitmap_u = 0x15,
  351. .wr_bitmap_1l = 0x16,
  352. .wr_bitmap_1u = 0x17,
  353. .rd_len_p0_l = 0x18,
  354. .rd_len_p0_u = 0x19,
  355. .card_misc_cfg_reg = 0xd8,
  356. .card_cfg_2_1_reg = 0xd9,
  357. .cmd_rd_len_0 = 0xc0,
  358. .cmd_rd_len_1 = 0xc1,
  359. .cmd_rd_len_2 = 0xc2,
  360. .cmd_rd_len_3 = 0xc3,
  361. .cmd_cfg_0 = 0xc4,
  362. .cmd_cfg_1 = 0xc5,
  363. .cmd_cfg_2 = 0xc6,
  364. .cmd_cfg_3 = 0xc7,
  365. .fw_dump_host_ready = 0xcc,
  366. .fw_dump_ctrl = 0xf0,
  367. .fw_dump_start = 0xf1,
  368. .fw_dump_end = 0xf8,
  369. .func1_dump_reg_start = 0x10,
  370. .func1_dump_reg_end = 0x17,
  371. .func1_scratch_reg = 0xe8,
  372. .func1_spec_reg_num = 13,
  373. .func1_spec_reg_table = {0x08, 0x58, 0x5C, 0x5D,
  374. 0x60, 0x61, 0x62, 0x64,
  375. 0x65, 0x66, 0x68, 0x69,
  376. 0x6a},
  377. };
  378. static const struct mwifiex_sdio_card_reg mwifiex_reg_sd8887 = {
  379. .start_rd_port = 0,
  380. .start_wr_port = 0,
  381. .base_0_reg = 0x6C,
  382. .base_1_reg = 0x6D,
  383. .poll_reg = 0x5C,
  384. .host_int_enable = UP_LD_HOST_INT_MASK | DN_LD_HOST_INT_MASK |
  385. CMD_PORT_UPLD_INT_MASK | CMD_PORT_DNLD_INT_MASK,
  386. .host_int_rsr_reg = 0x4,
  387. .host_int_status_reg = 0x0C,
  388. .host_int_mask_reg = 0x08,
  389. .status_reg_0 = 0x90,
  390. .status_reg_1 = 0x91,
  391. .sdio_int_mask = 0xff,
  392. .data_port_mask = 0xffffffff,
  393. .io_port_0_reg = 0xE4,
  394. .io_port_1_reg = 0xE5,
  395. .io_port_2_reg = 0xE6,
  396. .max_mp_regs = 196,
  397. .rd_bitmap_l = 0x10,
  398. .rd_bitmap_u = 0x11,
  399. .rd_bitmap_1l = 0x12,
  400. .rd_bitmap_1u = 0x13,
  401. .wr_bitmap_l = 0x14,
  402. .wr_bitmap_u = 0x15,
  403. .wr_bitmap_1l = 0x16,
  404. .wr_bitmap_1u = 0x17,
  405. .rd_len_p0_l = 0x18,
  406. .rd_len_p0_u = 0x19,
  407. .card_misc_cfg_reg = 0xd8,
  408. .card_cfg_2_1_reg = 0xd9,
  409. .cmd_rd_len_0 = 0xc0,
  410. .cmd_rd_len_1 = 0xc1,
  411. .cmd_rd_len_2 = 0xc2,
  412. .cmd_rd_len_3 = 0xc3,
  413. .cmd_cfg_0 = 0xc4,
  414. .cmd_cfg_1 = 0xc5,
  415. .cmd_cfg_2 = 0xc6,
  416. .cmd_cfg_3 = 0xc7,
  417. .func1_dump_reg_start = 0x10,
  418. .func1_dump_reg_end = 0x17,
  419. .func1_scratch_reg = 0x90,
  420. .func1_spec_reg_num = 13,
  421. .func1_spec_reg_table = {0x08, 0x58, 0x5C, 0x5D, 0x60,
  422. 0x61, 0x62, 0x64, 0x65, 0x66,
  423. 0x68, 0x69, 0x6a},
  424. };
  425. static const struct mwifiex_sdio_device mwifiex_sdio_sd8786 = {
  426. .firmware = SD8786_DEFAULT_FW_NAME,
  427. .reg = &mwifiex_reg_sd87xx,
  428. .max_ports = 16,
  429. .mp_agg_pkt_limit = 8,
  430. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
  431. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  432. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  433. .supports_sdio_new_mode = false,
  434. .has_control_mask = true,
  435. .can_dump_fw = false,
  436. .can_auto_tdls = false,
  437. .can_ext_scan = false,
  438. };
  439. static const struct mwifiex_sdio_device mwifiex_sdio_sd8787 = {
  440. .firmware = SD8787_DEFAULT_FW_NAME,
  441. .reg = &mwifiex_reg_sd87xx,
  442. .max_ports = 16,
  443. .mp_agg_pkt_limit = 8,
  444. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
  445. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  446. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  447. .supports_sdio_new_mode = false,
  448. .has_control_mask = true,
  449. .can_dump_fw = false,
  450. .can_auto_tdls = false,
  451. .can_ext_scan = true,
  452. };
  453. static const struct mwifiex_sdio_device mwifiex_sdio_sd8797 = {
  454. .firmware = SD8797_DEFAULT_FW_NAME,
  455. .reg = &mwifiex_reg_sd87xx,
  456. .max_ports = 16,
  457. .mp_agg_pkt_limit = 8,
  458. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
  459. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  460. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  461. .supports_sdio_new_mode = false,
  462. .has_control_mask = true,
  463. .can_dump_fw = false,
  464. .can_auto_tdls = false,
  465. .can_ext_scan = true,
  466. };
  467. static const struct mwifiex_sdio_device mwifiex_sdio_sd8897 = {
  468. .firmware = SD8897_DEFAULT_FW_NAME,
  469. .reg = &mwifiex_reg_sd8897,
  470. .max_ports = 32,
  471. .mp_agg_pkt_limit = 16,
  472. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K,
  473. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_MAX,
  474. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_MAX,
  475. .supports_sdio_new_mode = true,
  476. .has_control_mask = false,
  477. .can_dump_fw = true,
  478. .can_auto_tdls = false,
  479. .can_ext_scan = true,
  480. };
  481. static const struct mwifiex_sdio_device mwifiex_sdio_sd8997 = {
  482. .firmware = SD8997_DEFAULT_FW_NAME,
  483. .reg = &mwifiex_reg_sd8997,
  484. .max_ports = 32,
  485. .mp_agg_pkt_limit = 16,
  486. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K,
  487. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_MAX,
  488. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_MAX,
  489. .supports_sdio_new_mode = true,
  490. .has_control_mask = false,
  491. .can_dump_fw = true,
  492. .fw_dump_enh = true,
  493. .can_auto_tdls = false,
  494. .can_ext_scan = true,
  495. };
  496. static const struct mwifiex_sdio_device mwifiex_sdio_sd8887 = {
  497. .firmware = SD8887_DEFAULT_FW_NAME,
  498. .reg = &mwifiex_reg_sd8887,
  499. .max_ports = 32,
  500. .mp_agg_pkt_limit = 16,
  501. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
  502. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_32K,
  503. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_32K,
  504. .supports_sdio_new_mode = true,
  505. .has_control_mask = false,
  506. .can_dump_fw = false,
  507. .can_auto_tdls = true,
  508. .can_ext_scan = true,
  509. };
  510. static const struct mwifiex_sdio_device mwifiex_sdio_sd8801 = {
  511. .firmware = SD8801_DEFAULT_FW_NAME,
  512. .reg = &mwifiex_reg_sd87xx,
  513. .max_ports = 16,
  514. .mp_agg_pkt_limit = 8,
  515. .supports_sdio_new_mode = false,
  516. .has_control_mask = true,
  517. .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
  518. .mp_tx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  519. .mp_rx_agg_buf_size = MWIFIEX_MP_AGGR_BUF_SIZE_16K,
  520. .can_dump_fw = false,
  521. .can_auto_tdls = false,
  522. .can_ext_scan = true,
  523. };
  524. /*
  525. * .cmdrsp_complete handler
  526. */
  527. static inline int mwifiex_sdio_cmdrsp_complete(struct mwifiex_adapter *adapter,
  528. struct sk_buff *skb)
  529. {
  530. dev_kfree_skb_any(skb);
  531. return 0;
  532. }
  533. /*
  534. * .event_complete handler
  535. */
  536. static inline int mwifiex_sdio_event_complete(struct mwifiex_adapter *adapter,
  537. struct sk_buff *skb)
  538. {
  539. dev_kfree_skb_any(skb);
  540. return 0;
  541. }
  542. static inline bool
  543. mp_rx_aggr_port_limit_reached(struct sdio_mmc_card *card)
  544. {
  545. u8 tmp;
  546. if (card->curr_rd_port < card->mpa_rx.start_port) {
  547. if (card->supports_sdio_new_mode)
  548. tmp = card->mp_end_port >> 1;
  549. else
  550. tmp = card->mp_agg_pkt_limit;
  551. if (((card->max_ports - card->mpa_rx.start_port) +
  552. card->curr_rd_port) >= tmp)
  553. return true;
  554. }
  555. if (!card->supports_sdio_new_mode)
  556. return false;
  557. if ((card->curr_rd_port - card->mpa_rx.start_port) >=
  558. (card->mp_end_port >> 1))
  559. return true;
  560. return false;
  561. }
  562. static inline bool
  563. mp_tx_aggr_port_limit_reached(struct sdio_mmc_card *card)
  564. {
  565. u16 tmp;
  566. if (card->curr_wr_port < card->mpa_tx.start_port) {
  567. if (card->supports_sdio_new_mode)
  568. tmp = card->mp_end_port >> 1;
  569. else
  570. tmp = card->mp_agg_pkt_limit;
  571. if (((card->max_ports - card->mpa_tx.start_port) +
  572. card->curr_wr_port) >= tmp)
  573. return true;
  574. }
  575. if (!card->supports_sdio_new_mode)
  576. return false;
  577. if ((card->curr_wr_port - card->mpa_tx.start_port) >=
  578. (card->mp_end_port >> 1))
  579. return true;
  580. return false;
  581. }
  582. /* Prepare to copy current packet from card to SDIO Rx aggregation buffer */
  583. static inline void mp_rx_aggr_setup(struct sdio_mmc_card *card,
  584. u16 rx_len, u8 port)
  585. {
  586. card->mpa_rx.buf_len += rx_len;
  587. if (!card->mpa_rx.pkt_cnt)
  588. card->mpa_rx.start_port = port;
  589. if (card->supports_sdio_new_mode) {
  590. card->mpa_rx.ports |= (1 << port);
  591. } else {
  592. if (card->mpa_rx.start_port <= port)
  593. card->mpa_rx.ports |= 1 << (card->mpa_rx.pkt_cnt);
  594. else
  595. card->mpa_rx.ports |= 1 << (card->mpa_rx.pkt_cnt + 1);
  596. }
  597. card->mpa_rx.skb_arr[card->mpa_rx.pkt_cnt] = NULL;
  598. card->mpa_rx.len_arr[card->mpa_rx.pkt_cnt] = rx_len;
  599. card->mpa_rx.pkt_cnt++;
  600. }
  601. #endif /* _MWIFIEX_SDIO_H */