qed_hsi.h 394 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2017 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef _QED_HSI_H
  33. #define _QED_HSI_H
  34. #include <linux/types.h>
  35. #include <linux/io.h>
  36. #include <linux/bitops.h>
  37. #include <linux/delay.h>
  38. #include <linux/kernel.h>
  39. #include <linux/list.h>
  40. #include <linux/slab.h>
  41. #include <linux/qed/common_hsi.h>
  42. #include <linux/qed/storage_common.h>
  43. #include <linux/qed/tcp_common.h>
  44. #include <linux/qed/fcoe_common.h>
  45. #include <linux/qed/eth_common.h>
  46. #include <linux/qed/iscsi_common.h>
  47. #include <linux/qed/rdma_common.h>
  48. #include <linux/qed/roce_common.h>
  49. #include <linux/qed/qed_fcoe_if.h>
  50. struct qed_hwfn;
  51. struct qed_ptt;
  52. /* opcodes for the event ring */
  53. enum common_event_opcode {
  54. COMMON_EVENT_PF_START,
  55. COMMON_EVENT_PF_STOP,
  56. COMMON_EVENT_VF_START,
  57. COMMON_EVENT_VF_STOP,
  58. COMMON_EVENT_VF_PF_CHANNEL,
  59. COMMON_EVENT_VF_FLR,
  60. COMMON_EVENT_PF_UPDATE,
  61. COMMON_EVENT_MALICIOUS_VF,
  62. COMMON_EVENT_RL_UPDATE,
  63. COMMON_EVENT_EMPTY,
  64. MAX_COMMON_EVENT_OPCODE
  65. };
  66. /* Common Ramrod Command IDs */
  67. enum common_ramrod_cmd_id {
  68. COMMON_RAMROD_UNUSED,
  69. COMMON_RAMROD_PF_START,
  70. COMMON_RAMROD_PF_STOP,
  71. COMMON_RAMROD_VF_START,
  72. COMMON_RAMROD_VF_STOP,
  73. COMMON_RAMROD_PF_UPDATE,
  74. COMMON_RAMROD_RL_UPDATE,
  75. COMMON_RAMROD_EMPTY,
  76. MAX_COMMON_RAMROD_CMD_ID
  77. };
  78. /* The core storm context for the Ystorm */
  79. struct ystorm_core_conn_st_ctx {
  80. __le32 reserved[4];
  81. };
  82. /* The core storm context for the Pstorm */
  83. struct pstorm_core_conn_st_ctx {
  84. __le32 reserved[4];
  85. };
  86. /* Core Slowpath Connection storm context of Xstorm */
  87. struct xstorm_core_conn_st_ctx {
  88. __le32 spq_base_lo;
  89. __le32 spq_base_hi;
  90. struct regpair consolid_base_addr;
  91. __le16 spq_cons;
  92. __le16 consolid_cons;
  93. __le32 reserved0[55];
  94. };
  95. struct xstorm_core_conn_ag_ctx {
  96. u8 reserved0;
  97. u8 core_state;
  98. u8 flags0;
  99. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  100. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  101. #define XSTORM_CORE_CONN_AG_CTX_RESERVED1_MASK 0x1
  102. #define XSTORM_CORE_CONN_AG_CTX_RESERVED1_SHIFT 1
  103. #define XSTORM_CORE_CONN_AG_CTX_RESERVED2_MASK 0x1
  104. #define XSTORM_CORE_CONN_AG_CTX_RESERVED2_SHIFT 2
  105. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  106. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  107. #define XSTORM_CORE_CONN_AG_CTX_RESERVED3_MASK 0x1
  108. #define XSTORM_CORE_CONN_AG_CTX_RESERVED3_SHIFT 4
  109. #define XSTORM_CORE_CONN_AG_CTX_RESERVED4_MASK 0x1
  110. #define XSTORM_CORE_CONN_AG_CTX_RESERVED4_SHIFT 5
  111. #define XSTORM_CORE_CONN_AG_CTX_RESERVED5_MASK 0x1
  112. #define XSTORM_CORE_CONN_AG_CTX_RESERVED5_SHIFT 6
  113. #define XSTORM_CORE_CONN_AG_CTX_RESERVED6_MASK 0x1
  114. #define XSTORM_CORE_CONN_AG_CTX_RESERVED6_SHIFT 7
  115. u8 flags1;
  116. #define XSTORM_CORE_CONN_AG_CTX_RESERVED7_MASK 0x1
  117. #define XSTORM_CORE_CONN_AG_CTX_RESERVED7_SHIFT 0
  118. #define XSTORM_CORE_CONN_AG_CTX_RESERVED8_MASK 0x1
  119. #define XSTORM_CORE_CONN_AG_CTX_RESERVED8_SHIFT 1
  120. #define XSTORM_CORE_CONN_AG_CTX_RESERVED9_MASK 0x1
  121. #define XSTORM_CORE_CONN_AG_CTX_RESERVED9_SHIFT 2
  122. #define XSTORM_CORE_CONN_AG_CTX_BIT11_MASK 0x1
  123. #define XSTORM_CORE_CONN_AG_CTX_BIT11_SHIFT 3
  124. #define XSTORM_CORE_CONN_AG_CTX_BIT12_MASK 0x1
  125. #define XSTORM_CORE_CONN_AG_CTX_BIT12_SHIFT 4
  126. #define XSTORM_CORE_CONN_AG_CTX_BIT13_MASK 0x1
  127. #define XSTORM_CORE_CONN_AG_CTX_BIT13_SHIFT 5
  128. #define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
  129. #define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
  130. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
  131. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
  132. u8 flags2;
  133. #define XSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  134. #define XSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 0
  135. #define XSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  136. #define XSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 2
  137. #define XSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  138. #define XSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 4
  139. #define XSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
  140. #define XSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 6
  141. u8 flags3;
  142. #define XSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
  143. #define XSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 0
  144. #define XSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
  145. #define XSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 2
  146. #define XSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
  147. #define XSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 4
  148. #define XSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3
  149. #define XSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 6
  150. u8 flags4;
  151. #define XSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3
  152. #define XSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 0
  153. #define XSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3
  154. #define XSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 2
  155. #define XSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3
  156. #define XSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 4
  157. #define XSTORM_CORE_CONN_AG_CTX_CF11_MASK 0x3
  158. #define XSTORM_CORE_CONN_AG_CTX_CF11_SHIFT 6
  159. u8 flags5;
  160. #define XSTORM_CORE_CONN_AG_CTX_CF12_MASK 0x3
  161. #define XSTORM_CORE_CONN_AG_CTX_CF12_SHIFT 0
  162. #define XSTORM_CORE_CONN_AG_CTX_CF13_MASK 0x3
  163. #define XSTORM_CORE_CONN_AG_CTX_CF13_SHIFT 2
  164. #define XSTORM_CORE_CONN_AG_CTX_CF14_MASK 0x3
  165. #define XSTORM_CORE_CONN_AG_CTX_CF14_SHIFT 4
  166. #define XSTORM_CORE_CONN_AG_CTX_CF15_MASK 0x3
  167. #define XSTORM_CORE_CONN_AG_CTX_CF15_SHIFT 6
  168. u8 flags6;
  169. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_MASK 0x3
  170. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_SHIFT 0
  171. #define XSTORM_CORE_CONN_AG_CTX_CF17_MASK 0x3
  172. #define XSTORM_CORE_CONN_AG_CTX_CF17_SHIFT 2
  173. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_MASK 0x3
  174. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_SHIFT 4
  175. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
  176. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
  177. u8 flags7;
  178. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  179. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  180. #define XSTORM_CORE_CONN_AG_CTX_RESERVED10_MASK 0x3
  181. #define XSTORM_CORE_CONN_AG_CTX_RESERVED10_SHIFT 2
  182. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  183. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  184. #define XSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  185. #define XSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 6
  186. #define XSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  187. #define XSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 7
  188. u8 flags8;
  189. #define XSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  190. #define XSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 0
  191. #define XSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
  192. #define XSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 1
  193. #define XSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
  194. #define XSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 2
  195. #define XSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
  196. #define XSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 3
  197. #define XSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
  198. #define XSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 4
  199. #define XSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1
  200. #define XSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 5
  201. #define XSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1
  202. #define XSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 6
  203. #define XSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1
  204. #define XSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 7
  205. u8 flags9;
  206. #define XSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1
  207. #define XSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 0
  208. #define XSTORM_CORE_CONN_AG_CTX_CF11EN_MASK 0x1
  209. #define XSTORM_CORE_CONN_AG_CTX_CF11EN_SHIFT 1
  210. #define XSTORM_CORE_CONN_AG_CTX_CF12EN_MASK 0x1
  211. #define XSTORM_CORE_CONN_AG_CTX_CF12EN_SHIFT 2
  212. #define XSTORM_CORE_CONN_AG_CTX_CF13EN_MASK 0x1
  213. #define XSTORM_CORE_CONN_AG_CTX_CF13EN_SHIFT 3
  214. #define XSTORM_CORE_CONN_AG_CTX_CF14EN_MASK 0x1
  215. #define XSTORM_CORE_CONN_AG_CTX_CF14EN_SHIFT 4
  216. #define XSTORM_CORE_CONN_AG_CTX_CF15EN_MASK 0x1
  217. #define XSTORM_CORE_CONN_AG_CTX_CF15EN_SHIFT 5
  218. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_MASK 0x1
  219. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_SHIFT 6
  220. #define XSTORM_CORE_CONN_AG_CTX_CF17EN_MASK 0x1
  221. #define XSTORM_CORE_CONN_AG_CTX_CF17EN_SHIFT 7
  222. u8 flags10;
  223. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  224. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
  225. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
  226. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
  227. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  228. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  229. #define XSTORM_CORE_CONN_AG_CTX_RESERVED11_MASK 0x1
  230. #define XSTORM_CORE_CONN_AG_CTX_RESERVED11_SHIFT 3
  231. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  232. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  233. #define XSTORM_CORE_CONN_AG_CTX_CF23EN_MASK 0x1
  234. #define XSTORM_CORE_CONN_AG_CTX_CF23EN_SHIFT 5
  235. #define XSTORM_CORE_CONN_AG_CTX_RESERVED12_MASK 0x1
  236. #define XSTORM_CORE_CONN_AG_CTX_RESERVED12_SHIFT 6
  237. #define XSTORM_CORE_CONN_AG_CTX_RESERVED13_MASK 0x1
  238. #define XSTORM_CORE_CONN_AG_CTX_RESERVED13_SHIFT 7
  239. u8 flags11;
  240. #define XSTORM_CORE_CONN_AG_CTX_RESERVED14_MASK 0x1
  241. #define XSTORM_CORE_CONN_AG_CTX_RESERVED14_SHIFT 0
  242. #define XSTORM_CORE_CONN_AG_CTX_RESERVED15_MASK 0x1
  243. #define XSTORM_CORE_CONN_AG_CTX_RESERVED15_SHIFT 1
  244. #define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
  245. #define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
  246. #define XSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
  247. #define XSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 3
  248. #define XSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
  249. #define XSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 4
  250. #define XSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
  251. #define XSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 5
  252. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  253. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  254. #define XSTORM_CORE_CONN_AG_CTX_RULE9EN_MASK 0x1
  255. #define XSTORM_CORE_CONN_AG_CTX_RULE9EN_SHIFT 7
  256. u8 flags12;
  257. #define XSTORM_CORE_CONN_AG_CTX_RULE10EN_MASK 0x1
  258. #define XSTORM_CORE_CONN_AG_CTX_RULE10EN_SHIFT 0
  259. #define XSTORM_CORE_CONN_AG_CTX_RULE11EN_MASK 0x1
  260. #define XSTORM_CORE_CONN_AG_CTX_RULE11EN_SHIFT 1
  261. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  262. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  263. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  264. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  265. #define XSTORM_CORE_CONN_AG_CTX_RULE14EN_MASK 0x1
  266. #define XSTORM_CORE_CONN_AG_CTX_RULE14EN_SHIFT 4
  267. #define XSTORM_CORE_CONN_AG_CTX_RULE15EN_MASK 0x1
  268. #define XSTORM_CORE_CONN_AG_CTX_RULE15EN_SHIFT 5
  269. #define XSTORM_CORE_CONN_AG_CTX_RULE16EN_MASK 0x1
  270. #define XSTORM_CORE_CONN_AG_CTX_RULE16EN_SHIFT 6
  271. #define XSTORM_CORE_CONN_AG_CTX_RULE17EN_MASK 0x1
  272. #define XSTORM_CORE_CONN_AG_CTX_RULE17EN_SHIFT 7
  273. u8 flags13;
  274. #define XSTORM_CORE_CONN_AG_CTX_RULE18EN_MASK 0x1
  275. #define XSTORM_CORE_CONN_AG_CTX_RULE18EN_SHIFT 0
  276. #define XSTORM_CORE_CONN_AG_CTX_RULE19EN_MASK 0x1
  277. #define XSTORM_CORE_CONN_AG_CTX_RULE19EN_SHIFT 1
  278. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  279. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  280. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  281. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  282. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  283. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  284. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  285. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  286. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  287. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  288. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  289. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  290. u8 flags14;
  291. #define XSTORM_CORE_CONN_AG_CTX_BIT16_MASK 0x1
  292. #define XSTORM_CORE_CONN_AG_CTX_BIT16_SHIFT 0
  293. #define XSTORM_CORE_CONN_AG_CTX_BIT17_MASK 0x1
  294. #define XSTORM_CORE_CONN_AG_CTX_BIT17_SHIFT 1
  295. #define XSTORM_CORE_CONN_AG_CTX_BIT18_MASK 0x1
  296. #define XSTORM_CORE_CONN_AG_CTX_BIT18_SHIFT 2
  297. #define XSTORM_CORE_CONN_AG_CTX_BIT19_MASK 0x1
  298. #define XSTORM_CORE_CONN_AG_CTX_BIT19_SHIFT 3
  299. #define XSTORM_CORE_CONN_AG_CTX_BIT20_MASK 0x1
  300. #define XSTORM_CORE_CONN_AG_CTX_BIT20_SHIFT 4
  301. #define XSTORM_CORE_CONN_AG_CTX_BIT21_MASK 0x1
  302. #define XSTORM_CORE_CONN_AG_CTX_BIT21_SHIFT 5
  303. #define XSTORM_CORE_CONN_AG_CTX_CF23_MASK 0x3
  304. #define XSTORM_CORE_CONN_AG_CTX_CF23_SHIFT 6
  305. u8 byte2;
  306. __le16 physical_q0;
  307. __le16 consolid_prod;
  308. __le16 reserved16;
  309. __le16 tx_bd_cons;
  310. __le16 tx_bd_or_spq_prod;
  311. __le16 word5;
  312. __le16 conn_dpi;
  313. u8 byte3;
  314. u8 byte4;
  315. u8 byte5;
  316. u8 byte6;
  317. __le32 reg0;
  318. __le32 reg1;
  319. __le32 reg2;
  320. __le32 reg3;
  321. __le32 reg4;
  322. __le32 reg5;
  323. __le32 reg6;
  324. __le16 word7;
  325. __le16 word8;
  326. __le16 word9;
  327. __le16 word10;
  328. __le32 reg7;
  329. __le32 reg8;
  330. __le32 reg9;
  331. u8 byte7;
  332. u8 byte8;
  333. u8 byte9;
  334. u8 byte10;
  335. u8 byte11;
  336. u8 byte12;
  337. u8 byte13;
  338. u8 byte14;
  339. u8 byte15;
  340. u8 byte16;
  341. __le16 word11;
  342. __le32 reg10;
  343. __le32 reg11;
  344. __le32 reg12;
  345. __le32 reg13;
  346. __le32 reg14;
  347. __le32 reg15;
  348. __le32 reg16;
  349. __le32 reg17;
  350. __le32 reg18;
  351. __le32 reg19;
  352. __le16 word12;
  353. __le16 word13;
  354. __le16 word14;
  355. __le16 word15;
  356. };
  357. struct tstorm_core_conn_ag_ctx {
  358. u8 byte0;
  359. u8 byte1;
  360. u8 flags0;
  361. #define TSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  362. #define TSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  363. #define TSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  364. #define TSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  365. #define TSTORM_CORE_CONN_AG_CTX_BIT2_MASK 0x1
  366. #define TSTORM_CORE_CONN_AG_CTX_BIT2_SHIFT 2
  367. #define TSTORM_CORE_CONN_AG_CTX_BIT3_MASK 0x1
  368. #define TSTORM_CORE_CONN_AG_CTX_BIT3_SHIFT 3
  369. #define TSTORM_CORE_CONN_AG_CTX_BIT4_MASK 0x1
  370. #define TSTORM_CORE_CONN_AG_CTX_BIT4_SHIFT 4
  371. #define TSTORM_CORE_CONN_AG_CTX_BIT5_MASK 0x1
  372. #define TSTORM_CORE_CONN_AG_CTX_BIT5_SHIFT 5
  373. #define TSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  374. #define TSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 6
  375. u8 flags1;
  376. #define TSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  377. #define TSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 0
  378. #define TSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  379. #define TSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 2
  380. #define TSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
  381. #define TSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 4
  382. #define TSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
  383. #define TSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 6
  384. u8 flags2;
  385. #define TSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
  386. #define TSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 0
  387. #define TSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
  388. #define TSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 2
  389. #define TSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3
  390. #define TSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 4
  391. #define TSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3
  392. #define TSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 6
  393. u8 flags3;
  394. #define TSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3
  395. #define TSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 0
  396. #define TSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3
  397. #define TSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 2
  398. #define TSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  399. #define TSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 4
  400. #define TSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  401. #define TSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 5
  402. #define TSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  403. #define TSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 6
  404. #define TSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
  405. #define TSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 7
  406. u8 flags4;
  407. #define TSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
  408. #define TSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 0
  409. #define TSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
  410. #define TSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 1
  411. #define TSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
  412. #define TSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 2
  413. #define TSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1
  414. #define TSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 3
  415. #define TSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1
  416. #define TSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 4
  417. #define TSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1
  418. #define TSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 5
  419. #define TSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1
  420. #define TSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 6
  421. #define TSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  422. #define TSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
  423. u8 flags5;
  424. #define TSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  425. #define TSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
  426. #define TSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  427. #define TSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
  428. #define TSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  429. #define TSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
  430. #define TSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  431. #define TSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
  432. #define TSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
  433. #define TSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
  434. #define TSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
  435. #define TSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
  436. #define TSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
  437. #define TSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
  438. #define TSTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1
  439. #define TSTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
  440. __le32 reg0;
  441. __le32 reg1;
  442. __le32 reg2;
  443. __le32 reg3;
  444. __le32 reg4;
  445. __le32 reg5;
  446. __le32 reg6;
  447. __le32 reg7;
  448. __le32 reg8;
  449. u8 byte2;
  450. u8 byte3;
  451. __le16 word0;
  452. u8 byte4;
  453. u8 byte5;
  454. __le16 word1;
  455. __le16 word2;
  456. __le16 word3;
  457. __le32 reg9;
  458. __le32 reg10;
  459. };
  460. struct ustorm_core_conn_ag_ctx {
  461. u8 reserved;
  462. u8 byte1;
  463. u8 flags0;
  464. #define USTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  465. #define USTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  466. #define USTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  467. #define USTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  468. #define USTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  469. #define USTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  470. #define USTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  471. #define USTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  472. #define USTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  473. #define USTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  474. u8 flags1;
  475. #define USTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
  476. #define USTORM_CORE_CONN_AG_CTX_CF3_SHIFT 0
  477. #define USTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
  478. #define USTORM_CORE_CONN_AG_CTX_CF4_SHIFT 2
  479. #define USTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
  480. #define USTORM_CORE_CONN_AG_CTX_CF5_SHIFT 4
  481. #define USTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
  482. #define USTORM_CORE_CONN_AG_CTX_CF6_SHIFT 6
  483. u8 flags2;
  484. #define USTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  485. #define USTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  486. #define USTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  487. #define USTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  488. #define USTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  489. #define USTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  490. #define USTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
  491. #define USTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 3
  492. #define USTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
  493. #define USTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 4
  494. #define USTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
  495. #define USTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 5
  496. #define USTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
  497. #define USTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 6
  498. #define USTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  499. #define USTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
  500. u8 flags3;
  501. #define USTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  502. #define USTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
  503. #define USTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  504. #define USTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
  505. #define USTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  506. #define USTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
  507. #define USTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  508. #define USTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
  509. #define USTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
  510. #define USTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
  511. #define USTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
  512. #define USTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
  513. #define USTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
  514. #define USTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
  515. #define USTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1
  516. #define USTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
  517. u8 byte2;
  518. u8 byte3;
  519. __le16 word0;
  520. __le16 word1;
  521. __le32 rx_producers;
  522. __le32 reg1;
  523. __le32 reg2;
  524. __le32 reg3;
  525. __le16 word2;
  526. __le16 word3;
  527. };
  528. /* The core storm context for the Mstorm */
  529. struct mstorm_core_conn_st_ctx {
  530. __le32 reserved[24];
  531. };
  532. /* The core storm context for the Ustorm */
  533. struct ustorm_core_conn_st_ctx {
  534. __le32 reserved[4];
  535. };
  536. /* core connection context */
  537. struct core_conn_context {
  538. struct ystorm_core_conn_st_ctx ystorm_st_context;
  539. struct regpair ystorm_st_padding[2];
  540. struct pstorm_core_conn_st_ctx pstorm_st_context;
  541. struct regpair pstorm_st_padding[2];
  542. struct xstorm_core_conn_st_ctx xstorm_st_context;
  543. struct xstorm_core_conn_ag_ctx xstorm_ag_context;
  544. struct tstorm_core_conn_ag_ctx tstorm_ag_context;
  545. struct ustorm_core_conn_ag_ctx ustorm_ag_context;
  546. struct mstorm_core_conn_st_ctx mstorm_st_context;
  547. struct ustorm_core_conn_st_ctx ustorm_st_context;
  548. struct regpair ustorm_st_padding[2];
  549. };
  550. enum core_error_handle {
  551. LL2_DROP_PACKET,
  552. LL2_DO_NOTHING,
  553. LL2_ASSERT,
  554. MAX_CORE_ERROR_HANDLE
  555. };
  556. enum core_event_opcode {
  557. CORE_EVENT_TX_QUEUE_START,
  558. CORE_EVENT_TX_QUEUE_STOP,
  559. CORE_EVENT_RX_QUEUE_START,
  560. CORE_EVENT_RX_QUEUE_STOP,
  561. CORE_EVENT_RX_QUEUE_FLUSH,
  562. MAX_CORE_EVENT_OPCODE
  563. };
  564. enum core_l4_pseudo_checksum_mode {
  565. CORE_L4_PSEUDO_CSUM_CORRECT_LENGTH,
  566. CORE_L4_PSEUDO_CSUM_ZERO_LENGTH,
  567. MAX_CORE_L4_PSEUDO_CHECKSUM_MODE
  568. };
  569. struct core_ll2_port_stats {
  570. struct regpair gsi_invalid_hdr;
  571. struct regpair gsi_invalid_pkt_length;
  572. struct regpair gsi_unsupported_pkt_typ;
  573. struct regpair gsi_crcchksm_error;
  574. };
  575. struct core_ll2_pstorm_per_queue_stat {
  576. struct regpair sent_ucast_bytes;
  577. struct regpair sent_mcast_bytes;
  578. struct regpair sent_bcast_bytes;
  579. struct regpair sent_ucast_pkts;
  580. struct regpair sent_mcast_pkts;
  581. struct regpair sent_bcast_pkts;
  582. };
  583. struct core_ll2_rx_prod {
  584. __le16 bd_prod;
  585. __le16 cqe_prod;
  586. __le32 reserved;
  587. };
  588. struct core_ll2_tstorm_per_queue_stat {
  589. struct regpair packet_too_big_discard;
  590. struct regpair no_buff_discard;
  591. };
  592. struct core_ll2_ustorm_per_queue_stat {
  593. struct regpair rcv_ucast_bytes;
  594. struct regpair rcv_mcast_bytes;
  595. struct regpair rcv_bcast_bytes;
  596. struct regpair rcv_ucast_pkts;
  597. struct regpair rcv_mcast_pkts;
  598. struct regpair rcv_bcast_pkts;
  599. };
  600. enum core_ramrod_cmd_id {
  601. CORE_RAMROD_UNUSED,
  602. CORE_RAMROD_RX_QUEUE_START,
  603. CORE_RAMROD_TX_QUEUE_START,
  604. CORE_RAMROD_RX_QUEUE_STOP,
  605. CORE_RAMROD_TX_QUEUE_STOP,
  606. CORE_RAMROD_RX_QUEUE_FLUSH,
  607. MAX_CORE_RAMROD_CMD_ID
  608. };
  609. enum core_roce_flavor_type {
  610. CORE_ROCE,
  611. CORE_RROCE,
  612. MAX_CORE_ROCE_FLAVOR_TYPE
  613. };
  614. struct core_rx_action_on_error {
  615. u8 error_type;
  616. #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_MASK 0x3
  617. #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_SHIFT 0
  618. #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_MASK 0x3
  619. #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_SHIFT 2
  620. #define CORE_RX_ACTION_ON_ERROR_RESERVED_MASK 0xF
  621. #define CORE_RX_ACTION_ON_ERROR_RESERVED_SHIFT 4
  622. };
  623. struct core_rx_bd {
  624. struct regpair addr;
  625. __le16 reserved[4];
  626. };
  627. struct core_rx_bd_with_buff_len {
  628. struct regpair addr;
  629. __le16 buff_length;
  630. __le16 reserved[3];
  631. };
  632. union core_rx_bd_union {
  633. struct core_rx_bd rx_bd;
  634. struct core_rx_bd_with_buff_len rx_bd_with_len;
  635. };
  636. struct core_rx_cqe_opaque_data {
  637. __le32 data[2];
  638. };
  639. enum core_rx_cqe_type {
  640. CORE_RX_CQE_ILLIGAL_TYPE,
  641. CORE_RX_CQE_TYPE_REGULAR,
  642. CORE_RX_CQE_TYPE_GSI_OFFLOAD,
  643. CORE_RX_CQE_TYPE_SLOW_PATH,
  644. MAX_CORE_RX_CQE_TYPE
  645. };
  646. struct core_rx_fast_path_cqe {
  647. u8 type;
  648. u8 placement_offset;
  649. struct parsing_and_err_flags parse_flags;
  650. __le16 packet_length;
  651. __le16 vlan;
  652. struct core_rx_cqe_opaque_data opaque_data;
  653. __le32 reserved[4];
  654. };
  655. struct core_rx_gsi_offload_cqe {
  656. u8 type;
  657. u8 data_length_error;
  658. struct parsing_and_err_flags parse_flags;
  659. __le16 data_length;
  660. __le16 vlan;
  661. __le32 src_mac_addrhi;
  662. __le16 src_mac_addrlo;
  663. u8 reserved1[2];
  664. __le32 gid_dst[4];
  665. };
  666. struct core_rx_slow_path_cqe {
  667. u8 type;
  668. u8 ramrod_cmd_id;
  669. __le16 echo;
  670. struct core_rx_cqe_opaque_data opaque_data;
  671. __le32 reserved1[5];
  672. };
  673. union core_rx_cqe_union {
  674. struct core_rx_fast_path_cqe rx_cqe_fp;
  675. struct core_rx_gsi_offload_cqe rx_cqe_gsi;
  676. struct core_rx_slow_path_cqe rx_cqe_sp;
  677. };
  678. struct core_rx_start_ramrod_data {
  679. struct regpair bd_base;
  680. struct regpair cqe_pbl_addr;
  681. __le16 mtu;
  682. __le16 sb_id;
  683. u8 sb_index;
  684. u8 complete_cqe_flg;
  685. u8 complete_event_flg;
  686. u8 drop_ttl0_flg;
  687. __le16 num_of_pbl_pages;
  688. u8 inner_vlan_removal_en;
  689. u8 queue_id;
  690. u8 main_func_queue;
  691. u8 mf_si_bcast_accept_all;
  692. u8 mf_si_mcast_accept_all;
  693. struct core_rx_action_on_error action_on_error;
  694. u8 gsi_offload_flag;
  695. u8 reserved[7];
  696. };
  697. struct core_rx_stop_ramrod_data {
  698. u8 complete_cqe_flg;
  699. u8 complete_event_flg;
  700. u8 queue_id;
  701. u8 reserved1;
  702. __le16 reserved2[2];
  703. };
  704. struct core_tx_bd_data {
  705. __le16 as_bitfield;
  706. #define CORE_TX_BD_DATA_FORCE_VLAN_MODE_MASK 0x1
  707. #define CORE_TX_BD_DATA_FORCE_VLAN_MODE_SHIFT 0
  708. #define CORE_TX_BD_DATA_VLAN_INSERTION_MASK 0x1
  709. #define CORE_TX_BD_DATA_VLAN_INSERTION_SHIFT 1
  710. #define CORE_TX_BD_DATA_START_BD_MASK 0x1
  711. #define CORE_TX_BD_DATA_START_BD_SHIFT 2
  712. #define CORE_TX_BD_DATA_IP_CSUM_MASK 0x1
  713. #define CORE_TX_BD_DATA_IP_CSUM_SHIFT 3
  714. #define CORE_TX_BD_DATA_L4_CSUM_MASK 0x1
  715. #define CORE_TX_BD_DATA_L4_CSUM_SHIFT 4
  716. #define CORE_TX_BD_DATA_IPV6_EXT_MASK 0x1
  717. #define CORE_TX_BD_DATA_IPV6_EXT_SHIFT 5
  718. #define CORE_TX_BD_DATA_L4_PROTOCOL_MASK 0x1
  719. #define CORE_TX_BD_DATA_L4_PROTOCOL_SHIFT 6
  720. #define CORE_TX_BD_DATA_L4_PSEUDO_CSUM_MODE_MASK 0x1
  721. #define CORE_TX_BD_DATA_L4_PSEUDO_CSUM_MODE_SHIFT 7
  722. #define CORE_TX_BD_DATA_NBDS_MASK 0xF
  723. #define CORE_TX_BD_DATA_NBDS_SHIFT 8
  724. #define CORE_TX_BD_DATA_ROCE_FLAV_MASK 0x1
  725. #define CORE_TX_BD_DATA_ROCE_FLAV_SHIFT 12
  726. #define CORE_TX_BD_DATA_IP_LEN_MASK 0x1
  727. #define CORE_TX_BD_DATA_IP_LEN_SHIFT 13
  728. #define CORE_TX_BD_DATA_RESERVED0_MASK 0x3
  729. #define CORE_TX_BD_DATA_RESERVED0_SHIFT 14
  730. };
  731. struct core_tx_bd {
  732. struct regpair addr;
  733. __le16 nbytes;
  734. __le16 nw_vlan_or_lb_echo;
  735. struct core_tx_bd_data bd_data;
  736. __le16 bitfield1;
  737. #define CORE_TX_BD_L4_HDR_OFFSET_W_MASK 0x3FFF
  738. #define CORE_TX_BD_L4_HDR_OFFSET_W_SHIFT 0
  739. #define CORE_TX_BD_TX_DST_MASK 0x1
  740. #define CORE_TX_BD_TX_DST_SHIFT 14
  741. #define CORE_TX_BD_RESERVED_MASK 0x1
  742. #define CORE_TX_BD_RESERVED_SHIFT 15
  743. };
  744. enum core_tx_dest {
  745. CORE_TX_DEST_NW,
  746. CORE_TX_DEST_LB,
  747. MAX_CORE_TX_DEST
  748. };
  749. struct core_tx_start_ramrod_data {
  750. struct regpair pbl_base_addr;
  751. __le16 mtu;
  752. __le16 sb_id;
  753. u8 sb_index;
  754. u8 stats_en;
  755. u8 stats_id;
  756. u8 conn_type;
  757. __le16 pbl_size;
  758. __le16 qm_pq_id;
  759. u8 gsi_offload_flag;
  760. u8 resrved[3];
  761. };
  762. struct core_tx_stop_ramrod_data {
  763. __le32 reserved0[2];
  764. };
  765. enum dcb_dhcp_update_flag {
  766. DONT_UPDATE_DCB_DHCP,
  767. UPDATE_DCB,
  768. UPDATE_DSCP,
  769. UPDATE_DCB_DSCP,
  770. MAX_DCB_DHCP_UPDATE_FLAG
  771. };
  772. struct eth_mstorm_per_pf_stat {
  773. struct regpair gre_discard_pkts;
  774. struct regpair vxlan_discard_pkts;
  775. struct regpair geneve_discard_pkts;
  776. struct regpair lb_discard_pkts;
  777. };
  778. struct eth_mstorm_per_queue_stat {
  779. struct regpair ttl0_discard;
  780. struct regpair packet_too_big_discard;
  781. struct regpair no_buff_discard;
  782. struct regpair not_active_discard;
  783. struct regpair tpa_coalesced_pkts;
  784. struct regpair tpa_coalesced_events;
  785. struct regpair tpa_aborts_num;
  786. struct regpair tpa_coalesced_bytes;
  787. };
  788. /* Ethernet TX Per PF */
  789. struct eth_pstorm_per_pf_stat {
  790. struct regpair sent_lb_ucast_bytes;
  791. struct regpair sent_lb_mcast_bytes;
  792. struct regpair sent_lb_bcast_bytes;
  793. struct regpair sent_lb_ucast_pkts;
  794. struct regpair sent_lb_mcast_pkts;
  795. struct regpair sent_lb_bcast_pkts;
  796. struct regpair sent_gre_bytes;
  797. struct regpair sent_vxlan_bytes;
  798. struct regpair sent_geneve_bytes;
  799. struct regpair sent_gre_pkts;
  800. struct regpair sent_vxlan_pkts;
  801. struct regpair sent_geneve_pkts;
  802. struct regpair gre_drop_pkts;
  803. struct regpair vxlan_drop_pkts;
  804. struct regpair geneve_drop_pkts;
  805. };
  806. /* Ethernet TX Per Queue Stats */
  807. struct eth_pstorm_per_queue_stat {
  808. struct regpair sent_ucast_bytes;
  809. struct regpair sent_mcast_bytes;
  810. struct regpair sent_bcast_bytes;
  811. struct regpair sent_ucast_pkts;
  812. struct regpair sent_mcast_pkts;
  813. struct regpair sent_bcast_pkts;
  814. struct regpair error_drop_pkts;
  815. };
  816. /* ETH Rx producers data */
  817. struct eth_rx_rate_limit {
  818. __le16 mult;
  819. __le16 cnst;
  820. u8 add_sub_cnst;
  821. u8 reserved0;
  822. __le16 reserved1;
  823. };
  824. struct eth_ustorm_per_pf_stat {
  825. struct regpair rcv_lb_ucast_bytes;
  826. struct regpair rcv_lb_mcast_bytes;
  827. struct regpair rcv_lb_bcast_bytes;
  828. struct regpair rcv_lb_ucast_pkts;
  829. struct regpair rcv_lb_mcast_pkts;
  830. struct regpair rcv_lb_bcast_pkts;
  831. struct regpair rcv_gre_bytes;
  832. struct regpair rcv_vxlan_bytes;
  833. struct regpair rcv_geneve_bytes;
  834. struct regpair rcv_gre_pkts;
  835. struct regpair rcv_vxlan_pkts;
  836. struct regpair rcv_geneve_pkts;
  837. };
  838. struct eth_ustorm_per_queue_stat {
  839. struct regpair rcv_ucast_bytes;
  840. struct regpair rcv_mcast_bytes;
  841. struct regpair rcv_bcast_bytes;
  842. struct regpair rcv_ucast_pkts;
  843. struct regpair rcv_mcast_pkts;
  844. struct regpair rcv_bcast_pkts;
  845. };
  846. /* Event Ring Next Page Address */
  847. struct event_ring_next_addr {
  848. struct regpair addr;
  849. __le32 reserved[2];
  850. };
  851. /* Event Ring Element */
  852. union event_ring_element {
  853. struct event_ring_entry entry;
  854. struct event_ring_next_addr next_addr;
  855. };
  856. enum fw_flow_ctrl_mode {
  857. flow_ctrl_pause,
  858. flow_ctrl_pfc,
  859. MAX_FW_FLOW_CTRL_MODE
  860. };
  861. /* Major and Minor hsi Versions */
  862. struct hsi_fp_ver_struct {
  863. u8 minor_ver_arr[2];
  864. u8 major_ver_arr[2];
  865. };
  866. /* Mstorm non-triggering VF zone */
  867. enum malicious_vf_error_id {
  868. MALICIOUS_VF_NO_ERROR,
  869. VF_PF_CHANNEL_NOT_READY,
  870. VF_ZONE_MSG_NOT_VALID,
  871. VF_ZONE_FUNC_NOT_ENABLED,
  872. ETH_PACKET_TOO_SMALL,
  873. ETH_ILLEGAL_VLAN_MODE,
  874. ETH_MTU_VIOLATION,
  875. ETH_ILLEGAL_INBAND_TAGS,
  876. ETH_VLAN_INSERT_AND_INBAND_VLAN,
  877. ETH_ILLEGAL_NBDS,
  878. ETH_FIRST_BD_WO_SOP,
  879. ETH_INSUFFICIENT_BDS,
  880. ETH_ILLEGAL_LSO_HDR_NBDS,
  881. ETH_ILLEGAL_LSO_MSS,
  882. ETH_ZERO_SIZE_BD,
  883. ETH_ILLEGAL_LSO_HDR_LEN,
  884. ETH_INSUFFICIENT_PAYLOAD,
  885. ETH_EDPM_OUT_OF_SYNC,
  886. ETH_TUNN_IPV6_EXT_NBD_ERR,
  887. ETH_CONTROL_PACKET_VIOLATION,
  888. ETH_ANTI_SPOOFING_ERR,
  889. MAX_MALICIOUS_VF_ERROR_ID
  890. };
  891. struct mstorm_non_trigger_vf_zone {
  892. struct eth_mstorm_per_queue_stat eth_queue_stat;
  893. struct eth_rx_prod_data eth_rx_queue_producers[ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD];
  894. };
  895. /* Mstorm VF zone */
  896. struct mstorm_vf_zone {
  897. struct mstorm_non_trigger_vf_zone non_trigger;
  898. };
  899. /* personality per PF */
  900. enum personality_type {
  901. BAD_PERSONALITY_TYP,
  902. PERSONALITY_ISCSI,
  903. PERSONALITY_FCOE,
  904. PERSONALITY_RDMA_AND_ETH,
  905. PERSONALITY_RESERVED3,
  906. PERSONALITY_CORE,
  907. PERSONALITY_ETH,
  908. PERSONALITY_RESERVED4,
  909. MAX_PERSONALITY_TYPE
  910. };
  911. /* tunnel configuration */
  912. struct pf_start_tunnel_config {
  913. u8 set_vxlan_udp_port_flg;
  914. u8 set_geneve_udp_port_flg;
  915. u8 tx_enable_vxlan;
  916. u8 tx_enable_l2geneve;
  917. u8 tx_enable_ipgeneve;
  918. u8 tx_enable_l2gre;
  919. u8 tx_enable_ipgre;
  920. u8 tunnel_clss_vxlan;
  921. u8 tunnel_clss_l2geneve;
  922. u8 tunnel_clss_ipgeneve;
  923. u8 tunnel_clss_l2gre;
  924. u8 tunnel_clss_ipgre;
  925. __le16 vxlan_udp_port;
  926. __le16 geneve_udp_port;
  927. };
  928. /* Ramrod data for PF start ramrod */
  929. struct pf_start_ramrod_data {
  930. struct regpair event_ring_pbl_addr;
  931. struct regpair consolid_q_pbl_addr;
  932. struct pf_start_tunnel_config tunnel_config;
  933. __le16 event_ring_sb_id;
  934. u8 base_vf_id;
  935. u8 num_vfs;
  936. u8 event_ring_num_pages;
  937. u8 event_ring_sb_index;
  938. u8 path_id;
  939. u8 warning_as_error;
  940. u8 dont_log_ramrods;
  941. u8 personality;
  942. __le16 log_type_mask;
  943. u8 mf_mode;
  944. u8 integ_phase;
  945. u8 allow_npar_tx_switching;
  946. u8 inner_to_outer_pri_map[8];
  947. u8 pri_map_valid;
  948. __le32 outer_tag;
  949. struct hsi_fp_ver_struct hsi_fp_ver;
  950. };
  951. struct protocol_dcb_data {
  952. u8 dcb_enable_flag;
  953. u8 reserved_a;
  954. u8 dcb_priority;
  955. u8 dcb_tc;
  956. u8 reserved_b;
  957. u8 reserved0;
  958. };
  959. struct pf_update_tunnel_config {
  960. u8 update_rx_pf_clss;
  961. u8 update_rx_def_ucast_clss;
  962. u8 update_rx_def_non_ucast_clss;
  963. u8 update_tx_pf_clss;
  964. u8 set_vxlan_udp_port_flg;
  965. u8 set_geneve_udp_port_flg;
  966. u8 tx_enable_vxlan;
  967. u8 tx_enable_l2geneve;
  968. u8 tx_enable_ipgeneve;
  969. u8 tx_enable_l2gre;
  970. u8 tx_enable_ipgre;
  971. u8 tunnel_clss_vxlan;
  972. u8 tunnel_clss_l2geneve;
  973. u8 tunnel_clss_ipgeneve;
  974. u8 tunnel_clss_l2gre;
  975. u8 tunnel_clss_ipgre;
  976. __le16 vxlan_udp_port;
  977. __le16 geneve_udp_port;
  978. __le16 reserved[2];
  979. };
  980. struct pf_update_ramrod_data {
  981. u8 pf_id;
  982. u8 update_eth_dcb_data_flag;
  983. u8 update_fcoe_dcb_data_flag;
  984. u8 update_iscsi_dcb_data_flag;
  985. u8 update_roce_dcb_data_flag;
  986. u8 update_rroce_dcb_data_flag;
  987. u8 update_iwarp_dcb_data_flag;
  988. u8 update_mf_vlan_flag;
  989. struct protocol_dcb_data eth_dcb_data;
  990. struct protocol_dcb_data fcoe_dcb_data;
  991. struct protocol_dcb_data iscsi_dcb_data;
  992. struct protocol_dcb_data roce_dcb_data;
  993. struct protocol_dcb_data rroce_dcb_data;
  994. struct protocol_dcb_data iwarp_dcb_data;
  995. __le16 mf_vlan;
  996. __le16 reserved;
  997. struct pf_update_tunnel_config tunnel_config;
  998. };
  999. /* Ports mode */
  1000. enum ports_mode {
  1001. ENGX2_PORTX1,
  1002. ENGX2_PORTX2,
  1003. ENGX1_PORTX1,
  1004. ENGX1_PORTX2,
  1005. ENGX1_PORTX4,
  1006. MAX_PORTS_MODE
  1007. };
  1008. /* use to index in hsi_fp_[major|minor]_ver_arr per protocol */
  1009. enum protocol_version_array_key {
  1010. ETH_VER_KEY = 0,
  1011. ROCE_VER_KEY,
  1012. MAX_PROTOCOL_VERSION_ARRAY_KEY
  1013. };
  1014. struct rdma_sent_stats {
  1015. struct regpair sent_bytes;
  1016. struct regpair sent_pkts;
  1017. };
  1018. struct pstorm_non_trigger_vf_zone {
  1019. struct eth_pstorm_per_queue_stat eth_queue_stat;
  1020. struct rdma_sent_stats rdma_stats;
  1021. };
  1022. /* Pstorm VF zone */
  1023. struct pstorm_vf_zone {
  1024. struct pstorm_non_trigger_vf_zone non_trigger;
  1025. struct regpair reserved[7];
  1026. };
  1027. /* Ramrod Header of SPQE */
  1028. struct ramrod_header {
  1029. __le32 cid;
  1030. u8 cmd_id;
  1031. u8 protocol_id;
  1032. __le16 echo;
  1033. };
  1034. struct rdma_rcv_stats {
  1035. struct regpair rcv_bytes;
  1036. struct regpair rcv_pkts;
  1037. };
  1038. struct slow_path_element {
  1039. struct ramrod_header hdr;
  1040. struct regpair data_ptr;
  1041. };
  1042. /* Tstorm non-triggering VF zone */
  1043. struct tstorm_non_trigger_vf_zone {
  1044. struct rdma_rcv_stats rdma_stats;
  1045. };
  1046. struct tstorm_per_port_stat {
  1047. struct regpair trunc_error_discard;
  1048. struct regpair mac_error_discard;
  1049. struct regpair mftag_filter_discard;
  1050. struct regpair eth_mac_filter_discard;
  1051. struct regpair ll2_mac_filter_discard;
  1052. struct regpair ll2_conn_disabled_discard;
  1053. struct regpair iscsi_irregular_pkt;
  1054. struct regpair fcoe_irregular_pkt;
  1055. struct regpair roce_irregular_pkt;
  1056. struct regpair reserved;
  1057. struct regpair eth_irregular_pkt;
  1058. struct regpair reserved1;
  1059. struct regpair preroce_irregular_pkt;
  1060. struct regpair eth_gre_tunn_filter_discard;
  1061. struct regpair eth_vxlan_tunn_filter_discard;
  1062. struct regpair eth_geneve_tunn_filter_discard;
  1063. };
  1064. /* Tstorm VF zone */
  1065. struct tstorm_vf_zone {
  1066. struct tstorm_non_trigger_vf_zone non_trigger;
  1067. };
  1068. /* Tunnel classification scheme */
  1069. enum tunnel_clss {
  1070. TUNNEL_CLSS_MAC_VLAN = 0,
  1071. TUNNEL_CLSS_MAC_VNI,
  1072. TUNNEL_CLSS_INNER_MAC_VLAN,
  1073. TUNNEL_CLSS_INNER_MAC_VNI,
  1074. TUNNEL_CLSS_MAC_VLAN_DUAL_STAGE,
  1075. MAX_TUNNEL_CLSS
  1076. };
  1077. /* Ustorm non-triggering VF zone */
  1078. struct ustorm_non_trigger_vf_zone {
  1079. struct eth_ustorm_per_queue_stat eth_queue_stat;
  1080. struct regpair vf_pf_msg_addr;
  1081. };
  1082. /* Ustorm triggering VF zone */
  1083. struct ustorm_trigger_vf_zone {
  1084. u8 vf_pf_msg_valid;
  1085. u8 reserved[7];
  1086. };
  1087. /* Ustorm VF zone */
  1088. struct ustorm_vf_zone {
  1089. struct ustorm_non_trigger_vf_zone non_trigger;
  1090. struct ustorm_trigger_vf_zone trigger;
  1091. };
  1092. /* VF-PF channel data */
  1093. struct vf_pf_channel_data {
  1094. __le32 ready;
  1095. u8 valid;
  1096. u8 reserved0;
  1097. __le16 reserved1;
  1098. };
  1099. /* Ramrod data for VF start ramrod */
  1100. struct vf_start_ramrod_data {
  1101. u8 vf_id;
  1102. u8 enable_flr_ack;
  1103. __le16 opaque_fid;
  1104. u8 personality;
  1105. u8 reserved[7];
  1106. struct hsi_fp_ver_struct hsi_fp_ver;
  1107. };
  1108. /* Ramrod data for VF start ramrod */
  1109. struct vf_stop_ramrod_data {
  1110. u8 vf_id;
  1111. u8 reserved0;
  1112. __le16 reserved1;
  1113. __le32 reserved2;
  1114. };
  1115. enum vf_zone_size_mode {
  1116. VF_ZONE_SIZE_MODE_DEFAULT,
  1117. VF_ZONE_SIZE_MODE_DOUBLE,
  1118. VF_ZONE_SIZE_MODE_QUAD,
  1119. MAX_VF_ZONE_SIZE_MODE
  1120. };
  1121. struct atten_status_block {
  1122. __le32 atten_bits;
  1123. __le32 atten_ack;
  1124. __le16 reserved0;
  1125. __le16 sb_index;
  1126. __le32 reserved1;
  1127. };
  1128. enum command_type_bit {
  1129. IGU_COMMAND_TYPE_NOP = 0,
  1130. IGU_COMMAND_TYPE_SET = 1,
  1131. MAX_COMMAND_TYPE_BIT
  1132. };
  1133. /* DMAE command */
  1134. struct dmae_cmd {
  1135. __le32 opcode;
  1136. #define DMAE_CMD_SRC_MASK 0x1
  1137. #define DMAE_CMD_SRC_SHIFT 0
  1138. #define DMAE_CMD_DST_MASK 0x3
  1139. #define DMAE_CMD_DST_SHIFT 1
  1140. #define DMAE_CMD_C_DST_MASK 0x1
  1141. #define DMAE_CMD_C_DST_SHIFT 3
  1142. #define DMAE_CMD_CRC_RESET_MASK 0x1
  1143. #define DMAE_CMD_CRC_RESET_SHIFT 4
  1144. #define DMAE_CMD_SRC_ADDR_RESET_MASK 0x1
  1145. #define DMAE_CMD_SRC_ADDR_RESET_SHIFT 5
  1146. #define DMAE_CMD_DST_ADDR_RESET_MASK 0x1
  1147. #define DMAE_CMD_DST_ADDR_RESET_SHIFT 6
  1148. #define DMAE_CMD_COMP_FUNC_MASK 0x1
  1149. #define DMAE_CMD_COMP_FUNC_SHIFT 7
  1150. #define DMAE_CMD_COMP_WORD_EN_MASK 0x1
  1151. #define DMAE_CMD_COMP_WORD_EN_SHIFT 8
  1152. #define DMAE_CMD_COMP_CRC_EN_MASK 0x1
  1153. #define DMAE_CMD_COMP_CRC_EN_SHIFT 9
  1154. #define DMAE_CMD_COMP_CRC_OFFSET_MASK 0x7
  1155. #define DMAE_CMD_COMP_CRC_OFFSET_SHIFT 10
  1156. #define DMAE_CMD_RESERVED1_MASK 0x1
  1157. #define DMAE_CMD_RESERVED1_SHIFT 13
  1158. #define DMAE_CMD_ENDIANITY_MODE_MASK 0x3
  1159. #define DMAE_CMD_ENDIANITY_MODE_SHIFT 14
  1160. #define DMAE_CMD_ERR_HANDLING_MASK 0x3
  1161. #define DMAE_CMD_ERR_HANDLING_SHIFT 16
  1162. #define DMAE_CMD_PORT_ID_MASK 0x3
  1163. #define DMAE_CMD_PORT_ID_SHIFT 18
  1164. #define DMAE_CMD_SRC_PF_ID_MASK 0xF
  1165. #define DMAE_CMD_SRC_PF_ID_SHIFT 20
  1166. #define DMAE_CMD_DST_PF_ID_MASK 0xF
  1167. #define DMAE_CMD_DST_PF_ID_SHIFT 24
  1168. #define DMAE_CMD_SRC_VF_ID_VALID_MASK 0x1
  1169. #define DMAE_CMD_SRC_VF_ID_VALID_SHIFT 28
  1170. #define DMAE_CMD_DST_VF_ID_VALID_MASK 0x1
  1171. #define DMAE_CMD_DST_VF_ID_VALID_SHIFT 29
  1172. #define DMAE_CMD_RESERVED2_MASK 0x3
  1173. #define DMAE_CMD_RESERVED2_SHIFT 30
  1174. __le32 src_addr_lo;
  1175. __le32 src_addr_hi;
  1176. __le32 dst_addr_lo;
  1177. __le32 dst_addr_hi;
  1178. __le16 length_dw;
  1179. __le16 opcode_b;
  1180. #define DMAE_CMD_SRC_VF_ID_MASK 0xFF
  1181. #define DMAE_CMD_SRC_VF_ID_SHIFT 0
  1182. #define DMAE_CMD_DST_VF_ID_MASK 0xFF
  1183. #define DMAE_CMD_DST_VF_ID_SHIFT 8
  1184. __le32 comp_addr_lo;
  1185. __le32 comp_addr_hi;
  1186. __le32 comp_val;
  1187. __le32 crc32;
  1188. __le32 crc_32_c;
  1189. __le16 crc16;
  1190. __le16 crc16_c;
  1191. __le16 crc10;
  1192. __le16 reserved;
  1193. __le16 xsum16;
  1194. __le16 xsum8;
  1195. };
  1196. enum dmae_cmd_comp_crc_en_enum {
  1197. dmae_cmd_comp_crc_disabled,
  1198. dmae_cmd_comp_crc_enabled,
  1199. MAX_DMAE_CMD_COMP_CRC_EN_ENUM
  1200. };
  1201. enum dmae_cmd_comp_func_enum {
  1202. dmae_cmd_comp_func_to_src,
  1203. dmae_cmd_comp_func_to_dst,
  1204. MAX_DMAE_CMD_COMP_FUNC_ENUM
  1205. };
  1206. enum dmae_cmd_comp_word_en_enum {
  1207. dmae_cmd_comp_word_disabled,
  1208. dmae_cmd_comp_word_enabled,
  1209. MAX_DMAE_CMD_COMP_WORD_EN_ENUM
  1210. };
  1211. enum dmae_cmd_c_dst_enum {
  1212. dmae_cmd_c_dst_pcie,
  1213. dmae_cmd_c_dst_grc,
  1214. MAX_DMAE_CMD_C_DST_ENUM
  1215. };
  1216. enum dmae_cmd_dst_enum {
  1217. dmae_cmd_dst_none_0,
  1218. dmae_cmd_dst_pcie,
  1219. dmae_cmd_dst_grc,
  1220. dmae_cmd_dst_none_3,
  1221. MAX_DMAE_CMD_DST_ENUM
  1222. };
  1223. enum dmae_cmd_error_handling_enum {
  1224. dmae_cmd_error_handling_send_regular_comp,
  1225. dmae_cmd_error_handling_send_comp_with_err,
  1226. dmae_cmd_error_handling_dont_send_comp,
  1227. MAX_DMAE_CMD_ERROR_HANDLING_ENUM
  1228. };
  1229. enum dmae_cmd_src_enum {
  1230. dmae_cmd_src_pcie,
  1231. dmae_cmd_src_grc,
  1232. MAX_DMAE_CMD_SRC_ENUM
  1233. };
  1234. /* IGU cleanup command */
  1235. struct igu_cleanup {
  1236. __le32 sb_id_and_flags;
  1237. #define IGU_CLEANUP_RESERVED0_MASK 0x7FFFFFF
  1238. #define IGU_CLEANUP_RESERVED0_SHIFT 0
  1239. #define IGU_CLEANUP_CLEANUP_SET_MASK 0x1
  1240. #define IGU_CLEANUP_CLEANUP_SET_SHIFT 27
  1241. #define IGU_CLEANUP_CLEANUP_TYPE_MASK 0x7
  1242. #define IGU_CLEANUP_CLEANUP_TYPE_SHIFT 28
  1243. #define IGU_CLEANUP_COMMAND_TYPE_MASK 0x1
  1244. #define IGU_CLEANUP_COMMAND_TYPE_SHIFT 31
  1245. __le32 reserved1;
  1246. };
  1247. /* IGU firmware driver command */
  1248. union igu_command {
  1249. struct igu_prod_cons_update prod_cons_update;
  1250. struct igu_cleanup cleanup;
  1251. };
  1252. /* IGU firmware driver command */
  1253. struct igu_command_reg_ctrl {
  1254. __le16 opaque_fid;
  1255. __le16 igu_command_reg_ctrl_fields;
  1256. #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_MASK 0xFFF
  1257. #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_SHIFT 0
  1258. #define IGU_COMMAND_REG_CTRL_RESERVED_MASK 0x7
  1259. #define IGU_COMMAND_REG_CTRL_RESERVED_SHIFT 12
  1260. #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_MASK 0x1
  1261. #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_SHIFT 15
  1262. };
  1263. /* IGU mapping line structure */
  1264. struct igu_mapping_line {
  1265. __le32 igu_mapping_line_fields;
  1266. #define IGU_MAPPING_LINE_VALID_MASK 0x1
  1267. #define IGU_MAPPING_LINE_VALID_SHIFT 0
  1268. #define IGU_MAPPING_LINE_VECTOR_NUMBER_MASK 0xFF
  1269. #define IGU_MAPPING_LINE_VECTOR_NUMBER_SHIFT 1
  1270. #define IGU_MAPPING_LINE_FUNCTION_NUMBER_MASK 0xFF
  1271. #define IGU_MAPPING_LINE_FUNCTION_NUMBER_SHIFT 9
  1272. #define IGU_MAPPING_LINE_PF_VALID_MASK 0x1
  1273. #define IGU_MAPPING_LINE_PF_VALID_SHIFT 17
  1274. #define IGU_MAPPING_LINE_IPS_GROUP_MASK 0x3F
  1275. #define IGU_MAPPING_LINE_IPS_GROUP_SHIFT 18
  1276. #define IGU_MAPPING_LINE_RESERVED_MASK 0xFF
  1277. #define IGU_MAPPING_LINE_RESERVED_SHIFT 24
  1278. };
  1279. /* IGU MSIX line structure */
  1280. struct igu_msix_vector {
  1281. struct regpair address;
  1282. __le32 data;
  1283. __le32 msix_vector_fields;
  1284. #define IGU_MSIX_VECTOR_MASK_BIT_MASK 0x1
  1285. #define IGU_MSIX_VECTOR_MASK_BIT_SHIFT 0
  1286. #define IGU_MSIX_VECTOR_RESERVED0_MASK 0x7FFF
  1287. #define IGU_MSIX_VECTOR_RESERVED0_SHIFT 1
  1288. #define IGU_MSIX_VECTOR_STEERING_TAG_MASK 0xFF
  1289. #define IGU_MSIX_VECTOR_STEERING_TAG_SHIFT 16
  1290. #define IGU_MSIX_VECTOR_RESERVED1_MASK 0xFF
  1291. #define IGU_MSIX_VECTOR_RESERVED1_SHIFT 24
  1292. };
  1293. struct mstorm_core_conn_ag_ctx {
  1294. u8 byte0;
  1295. u8 byte1;
  1296. u8 flags0;
  1297. #define MSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  1298. #define MSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  1299. #define MSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  1300. #define MSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  1301. #define MSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  1302. #define MSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  1303. #define MSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  1304. #define MSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  1305. #define MSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  1306. #define MSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  1307. u8 flags1;
  1308. #define MSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  1309. #define MSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  1310. #define MSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  1311. #define MSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  1312. #define MSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  1313. #define MSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  1314. #define MSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  1315. #define MSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
  1316. #define MSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  1317. #define MSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
  1318. #define MSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  1319. #define MSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
  1320. #define MSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  1321. #define MSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
  1322. #define MSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  1323. #define MSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
  1324. __le16 word0;
  1325. __le16 word1;
  1326. __le32 reg0;
  1327. __le32 reg1;
  1328. };
  1329. /* per encapsulation type enabling flags */
  1330. struct prs_reg_encapsulation_type_en {
  1331. u8 flags;
  1332. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_MASK 0x1
  1333. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_SHIFT 0
  1334. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_MASK 0x1
  1335. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_SHIFT 1
  1336. #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_MASK 0x1
  1337. #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_SHIFT 2
  1338. #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_MASK 0x1
  1339. #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_SHIFT 3
  1340. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_MASK 0x1
  1341. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_SHIFT 4
  1342. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_MASK 0x1
  1343. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_SHIFT 5
  1344. #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_MASK 0x3
  1345. #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_SHIFT 6
  1346. };
  1347. enum pxp_tph_st_hint {
  1348. TPH_ST_HINT_BIDIR,
  1349. TPH_ST_HINT_REQUESTER,
  1350. TPH_ST_HINT_TARGET,
  1351. TPH_ST_HINT_TARGET_PRIO,
  1352. MAX_PXP_TPH_ST_HINT
  1353. };
  1354. /* QM hardware structure of enable bypass credit mask */
  1355. struct qm_rf_bypass_mask {
  1356. u8 flags;
  1357. #define QM_RF_BYPASS_MASK_LINEVOQ_MASK 0x1
  1358. #define QM_RF_BYPASS_MASK_LINEVOQ_SHIFT 0
  1359. #define QM_RF_BYPASS_MASK_RESERVED0_MASK 0x1
  1360. #define QM_RF_BYPASS_MASK_RESERVED0_SHIFT 1
  1361. #define QM_RF_BYPASS_MASK_PFWFQ_MASK 0x1
  1362. #define QM_RF_BYPASS_MASK_PFWFQ_SHIFT 2
  1363. #define QM_RF_BYPASS_MASK_VPWFQ_MASK 0x1
  1364. #define QM_RF_BYPASS_MASK_VPWFQ_SHIFT 3
  1365. #define QM_RF_BYPASS_MASK_PFRL_MASK 0x1
  1366. #define QM_RF_BYPASS_MASK_PFRL_SHIFT 4
  1367. #define QM_RF_BYPASS_MASK_VPQCNRL_MASK 0x1
  1368. #define QM_RF_BYPASS_MASK_VPQCNRL_SHIFT 5
  1369. #define QM_RF_BYPASS_MASK_FWPAUSE_MASK 0x1
  1370. #define QM_RF_BYPASS_MASK_FWPAUSE_SHIFT 6
  1371. #define QM_RF_BYPASS_MASK_RESERVED1_MASK 0x1
  1372. #define QM_RF_BYPASS_MASK_RESERVED1_SHIFT 7
  1373. };
  1374. /* QM hardware structure of opportunistic credit mask */
  1375. struct qm_rf_opportunistic_mask {
  1376. __le16 flags;
  1377. #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_MASK 0x1
  1378. #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_SHIFT 0
  1379. #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_MASK 0x1
  1380. #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_SHIFT 1
  1381. #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_MASK 0x1
  1382. #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_SHIFT 2
  1383. #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_MASK 0x1
  1384. #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_SHIFT 3
  1385. #define QM_RF_OPPORTUNISTIC_MASK_PFRL_MASK 0x1
  1386. #define QM_RF_OPPORTUNISTIC_MASK_PFRL_SHIFT 4
  1387. #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_MASK 0x1
  1388. #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_SHIFT 5
  1389. #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_MASK 0x1
  1390. #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_SHIFT 6
  1391. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_MASK 0x1
  1392. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_SHIFT 7
  1393. #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_MASK 0x1
  1394. #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_SHIFT 8
  1395. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_MASK 0x7F
  1396. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_SHIFT 9
  1397. };
  1398. /* QM hardware structure of QM map memory */
  1399. struct qm_rf_pq_map {
  1400. __le32 reg;
  1401. #define QM_RF_PQ_MAP_PQ_VALID_MASK 0x1
  1402. #define QM_RF_PQ_MAP_PQ_VALID_SHIFT 0
  1403. #define QM_RF_PQ_MAP_RL_ID_MASK 0xFF
  1404. #define QM_RF_PQ_MAP_RL_ID_SHIFT 1
  1405. #define QM_RF_PQ_MAP_VP_PQ_ID_MASK 0x1FF
  1406. #define QM_RF_PQ_MAP_VP_PQ_ID_SHIFT 9
  1407. #define QM_RF_PQ_MAP_VOQ_MASK 0x1F
  1408. #define QM_RF_PQ_MAP_VOQ_SHIFT 18
  1409. #define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_MASK 0x3
  1410. #define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_SHIFT 23
  1411. #define QM_RF_PQ_MAP_RL_VALID_MASK 0x1
  1412. #define QM_RF_PQ_MAP_RL_VALID_SHIFT 25
  1413. #define QM_RF_PQ_MAP_RESERVED_MASK 0x3F
  1414. #define QM_RF_PQ_MAP_RESERVED_SHIFT 26
  1415. };
  1416. /* Completion params for aggregated interrupt completion */
  1417. struct sdm_agg_int_comp_params {
  1418. __le16 params;
  1419. #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_MASK 0x3F
  1420. #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT 0
  1421. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_MASK 0x1
  1422. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT 6
  1423. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_MASK 0x1FF
  1424. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT 7
  1425. };
  1426. /* SDM operation gen command (generate aggregative interrupt) */
  1427. struct sdm_op_gen {
  1428. __le32 command;
  1429. #define SDM_OP_GEN_COMP_PARAM_MASK 0xFFFF
  1430. #define SDM_OP_GEN_COMP_PARAM_SHIFT 0
  1431. #define SDM_OP_GEN_COMP_TYPE_MASK 0xF
  1432. #define SDM_OP_GEN_COMP_TYPE_SHIFT 16
  1433. #define SDM_OP_GEN_RESERVED_MASK 0xFFF
  1434. #define SDM_OP_GEN_RESERVED_SHIFT 20
  1435. };
  1436. struct ystorm_core_conn_ag_ctx {
  1437. u8 byte0;
  1438. u8 byte1;
  1439. u8 flags0;
  1440. #define YSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  1441. #define YSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  1442. #define YSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  1443. #define YSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  1444. #define YSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  1445. #define YSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  1446. #define YSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  1447. #define YSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  1448. #define YSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  1449. #define YSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  1450. u8 flags1;
  1451. #define YSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  1452. #define YSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  1453. #define YSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  1454. #define YSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  1455. #define YSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  1456. #define YSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  1457. #define YSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  1458. #define YSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
  1459. #define YSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  1460. #define YSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
  1461. #define YSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  1462. #define YSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
  1463. #define YSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  1464. #define YSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
  1465. #define YSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  1466. #define YSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
  1467. u8 byte2;
  1468. u8 byte3;
  1469. __le16 word0;
  1470. __le32 reg0;
  1471. __le32 reg1;
  1472. __le16 word1;
  1473. __le16 word2;
  1474. __le16 word3;
  1475. __le16 word4;
  1476. __le32 reg2;
  1477. __le32 reg3;
  1478. };
  1479. /****************************************/
  1480. /* Debug Tools HSI constants and macros */
  1481. /****************************************/
  1482. enum block_addr {
  1483. GRCBASE_GRC = 0x50000,
  1484. GRCBASE_MISCS = 0x9000,
  1485. GRCBASE_MISC = 0x8000,
  1486. GRCBASE_DBU = 0xa000,
  1487. GRCBASE_PGLUE_B = 0x2a8000,
  1488. GRCBASE_CNIG = 0x218000,
  1489. GRCBASE_CPMU = 0x30000,
  1490. GRCBASE_NCSI = 0x40000,
  1491. GRCBASE_OPTE = 0x53000,
  1492. GRCBASE_BMB = 0x540000,
  1493. GRCBASE_PCIE = 0x54000,
  1494. GRCBASE_MCP = 0xe00000,
  1495. GRCBASE_MCP2 = 0x52000,
  1496. GRCBASE_PSWHST = 0x2a0000,
  1497. GRCBASE_PSWHST2 = 0x29e000,
  1498. GRCBASE_PSWRD = 0x29c000,
  1499. GRCBASE_PSWRD2 = 0x29d000,
  1500. GRCBASE_PSWWR = 0x29a000,
  1501. GRCBASE_PSWWR2 = 0x29b000,
  1502. GRCBASE_PSWRQ = 0x280000,
  1503. GRCBASE_PSWRQ2 = 0x240000,
  1504. GRCBASE_PGLCS = 0x0,
  1505. GRCBASE_DMAE = 0xc000,
  1506. GRCBASE_PTU = 0x560000,
  1507. GRCBASE_TCM = 0x1180000,
  1508. GRCBASE_MCM = 0x1200000,
  1509. GRCBASE_UCM = 0x1280000,
  1510. GRCBASE_XCM = 0x1000000,
  1511. GRCBASE_YCM = 0x1080000,
  1512. GRCBASE_PCM = 0x1100000,
  1513. GRCBASE_QM = 0x2f0000,
  1514. GRCBASE_TM = 0x2c0000,
  1515. GRCBASE_DORQ = 0x100000,
  1516. GRCBASE_BRB = 0x340000,
  1517. GRCBASE_SRC = 0x238000,
  1518. GRCBASE_PRS = 0x1f0000,
  1519. GRCBASE_TSDM = 0xfb0000,
  1520. GRCBASE_MSDM = 0xfc0000,
  1521. GRCBASE_USDM = 0xfd0000,
  1522. GRCBASE_XSDM = 0xf80000,
  1523. GRCBASE_YSDM = 0xf90000,
  1524. GRCBASE_PSDM = 0xfa0000,
  1525. GRCBASE_TSEM = 0x1700000,
  1526. GRCBASE_MSEM = 0x1800000,
  1527. GRCBASE_USEM = 0x1900000,
  1528. GRCBASE_XSEM = 0x1400000,
  1529. GRCBASE_YSEM = 0x1500000,
  1530. GRCBASE_PSEM = 0x1600000,
  1531. GRCBASE_RSS = 0x238800,
  1532. GRCBASE_TMLD = 0x4d0000,
  1533. GRCBASE_MULD = 0x4e0000,
  1534. GRCBASE_YULD = 0x4c8000,
  1535. GRCBASE_XYLD = 0x4c0000,
  1536. GRCBASE_PRM = 0x230000,
  1537. GRCBASE_PBF_PB1 = 0xda0000,
  1538. GRCBASE_PBF_PB2 = 0xda4000,
  1539. GRCBASE_RPB = 0x23c000,
  1540. GRCBASE_BTB = 0xdb0000,
  1541. GRCBASE_PBF = 0xd80000,
  1542. GRCBASE_RDIF = 0x300000,
  1543. GRCBASE_TDIF = 0x310000,
  1544. GRCBASE_CDU = 0x580000,
  1545. GRCBASE_CCFC = 0x2e0000,
  1546. GRCBASE_TCFC = 0x2d0000,
  1547. GRCBASE_IGU = 0x180000,
  1548. GRCBASE_CAU = 0x1c0000,
  1549. GRCBASE_UMAC = 0x51000,
  1550. GRCBASE_XMAC = 0x210000,
  1551. GRCBASE_DBG = 0x10000,
  1552. GRCBASE_NIG = 0x500000,
  1553. GRCBASE_WOL = 0x600000,
  1554. GRCBASE_BMBN = 0x610000,
  1555. GRCBASE_IPC = 0x20000,
  1556. GRCBASE_NWM = 0x800000,
  1557. GRCBASE_NWS = 0x700000,
  1558. GRCBASE_MS = 0x6a0000,
  1559. GRCBASE_PHY_PCIE = 0x620000,
  1560. GRCBASE_LED = 0x6b8000,
  1561. GRCBASE_AVS_WRAP = 0x6b0000,
  1562. GRCBASE_RGFS = 0x19d0000,
  1563. GRCBASE_TGFS = 0x19e0000,
  1564. GRCBASE_PTLD = 0x19f0000,
  1565. GRCBASE_YPLD = 0x1a10000,
  1566. GRCBASE_MISC_AEU = 0x8000,
  1567. GRCBASE_BAR0_MAP = 0x1c00000,
  1568. MAX_BLOCK_ADDR
  1569. };
  1570. enum block_id {
  1571. BLOCK_GRC,
  1572. BLOCK_MISCS,
  1573. BLOCK_MISC,
  1574. BLOCK_DBU,
  1575. BLOCK_PGLUE_B,
  1576. BLOCK_CNIG,
  1577. BLOCK_CPMU,
  1578. BLOCK_NCSI,
  1579. BLOCK_OPTE,
  1580. BLOCK_BMB,
  1581. BLOCK_PCIE,
  1582. BLOCK_MCP,
  1583. BLOCK_MCP2,
  1584. BLOCK_PSWHST,
  1585. BLOCK_PSWHST2,
  1586. BLOCK_PSWRD,
  1587. BLOCK_PSWRD2,
  1588. BLOCK_PSWWR,
  1589. BLOCK_PSWWR2,
  1590. BLOCK_PSWRQ,
  1591. BLOCK_PSWRQ2,
  1592. BLOCK_PGLCS,
  1593. BLOCK_DMAE,
  1594. BLOCK_PTU,
  1595. BLOCK_TCM,
  1596. BLOCK_MCM,
  1597. BLOCK_UCM,
  1598. BLOCK_XCM,
  1599. BLOCK_YCM,
  1600. BLOCK_PCM,
  1601. BLOCK_QM,
  1602. BLOCK_TM,
  1603. BLOCK_DORQ,
  1604. BLOCK_BRB,
  1605. BLOCK_SRC,
  1606. BLOCK_PRS,
  1607. BLOCK_TSDM,
  1608. BLOCK_MSDM,
  1609. BLOCK_USDM,
  1610. BLOCK_XSDM,
  1611. BLOCK_YSDM,
  1612. BLOCK_PSDM,
  1613. BLOCK_TSEM,
  1614. BLOCK_MSEM,
  1615. BLOCK_USEM,
  1616. BLOCK_XSEM,
  1617. BLOCK_YSEM,
  1618. BLOCK_PSEM,
  1619. BLOCK_RSS,
  1620. BLOCK_TMLD,
  1621. BLOCK_MULD,
  1622. BLOCK_YULD,
  1623. BLOCK_XYLD,
  1624. BLOCK_PRM,
  1625. BLOCK_PBF_PB1,
  1626. BLOCK_PBF_PB2,
  1627. BLOCK_RPB,
  1628. BLOCK_BTB,
  1629. BLOCK_PBF,
  1630. BLOCK_RDIF,
  1631. BLOCK_TDIF,
  1632. BLOCK_CDU,
  1633. BLOCK_CCFC,
  1634. BLOCK_TCFC,
  1635. BLOCK_IGU,
  1636. BLOCK_CAU,
  1637. BLOCK_UMAC,
  1638. BLOCK_XMAC,
  1639. BLOCK_DBG,
  1640. BLOCK_NIG,
  1641. BLOCK_WOL,
  1642. BLOCK_BMBN,
  1643. BLOCK_IPC,
  1644. BLOCK_NWM,
  1645. BLOCK_NWS,
  1646. BLOCK_MS,
  1647. BLOCK_PHY_PCIE,
  1648. BLOCK_LED,
  1649. BLOCK_AVS_WRAP,
  1650. BLOCK_RGFS,
  1651. BLOCK_TGFS,
  1652. BLOCK_PTLD,
  1653. BLOCK_YPLD,
  1654. BLOCK_MISC_AEU,
  1655. BLOCK_BAR0_MAP,
  1656. MAX_BLOCK_ID
  1657. };
  1658. /* binary debug buffer types */
  1659. enum bin_dbg_buffer_type {
  1660. BIN_BUF_DBG_MODE_TREE,
  1661. BIN_BUF_DBG_DUMP_REG,
  1662. BIN_BUF_DBG_DUMP_MEM,
  1663. BIN_BUF_DBG_IDLE_CHK_REGS,
  1664. BIN_BUF_DBG_IDLE_CHK_IMMS,
  1665. BIN_BUF_DBG_IDLE_CHK_RULES,
  1666. BIN_BUF_DBG_IDLE_CHK_PARSING_DATA,
  1667. BIN_BUF_DBG_ATTN_BLOCKS,
  1668. BIN_BUF_DBG_ATTN_REGS,
  1669. BIN_BUF_DBG_ATTN_INDEXES,
  1670. BIN_BUF_DBG_ATTN_NAME_OFFSETS,
  1671. BIN_BUF_DBG_PARSING_STRINGS,
  1672. MAX_BIN_DBG_BUFFER_TYPE
  1673. };
  1674. /* Attention bit mapping */
  1675. struct dbg_attn_bit_mapping {
  1676. __le16 data;
  1677. #define DBG_ATTN_BIT_MAPPING_VAL_MASK 0x7FFF
  1678. #define DBG_ATTN_BIT_MAPPING_VAL_SHIFT 0
  1679. #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_MASK 0x1
  1680. #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_SHIFT 15
  1681. };
  1682. /* Attention block per-type data */
  1683. struct dbg_attn_block_type_data {
  1684. __le16 names_offset;
  1685. __le16 reserved1;
  1686. u8 num_regs;
  1687. u8 reserved2;
  1688. __le16 regs_offset;
  1689. };
  1690. /* Block attentions */
  1691. struct dbg_attn_block {
  1692. struct dbg_attn_block_type_data per_type_data[2];
  1693. };
  1694. /* Attention register result */
  1695. struct dbg_attn_reg_result {
  1696. __le32 data;
  1697. #define DBG_ATTN_REG_RESULT_STS_ADDRESS_MASK 0xFFFFFF
  1698. #define DBG_ATTN_REG_RESULT_STS_ADDRESS_SHIFT 0
  1699. #define DBG_ATTN_REG_RESULT_NUM_REG_ATTN_MASK 0xFF
  1700. #define DBG_ATTN_REG_RESULT_NUM_REG_ATTN_SHIFT 24
  1701. __le16 block_attn_offset;
  1702. __le16 reserved;
  1703. __le32 sts_val;
  1704. __le32 mask_val;
  1705. };
  1706. /* Attention block result */
  1707. struct dbg_attn_block_result {
  1708. u8 block_id;
  1709. u8 data;
  1710. #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_MASK 0x3
  1711. #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_SHIFT 0
  1712. #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_MASK 0x3F
  1713. #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_SHIFT 2
  1714. __le16 names_offset;
  1715. struct dbg_attn_reg_result reg_results[15];
  1716. };
  1717. /* mode header */
  1718. struct dbg_mode_hdr {
  1719. __le16 data;
  1720. #define DBG_MODE_HDR_EVAL_MODE_MASK 0x1
  1721. #define DBG_MODE_HDR_EVAL_MODE_SHIFT 0
  1722. #define DBG_MODE_HDR_MODES_BUF_OFFSET_MASK 0x7FFF
  1723. #define DBG_MODE_HDR_MODES_BUF_OFFSET_SHIFT 1
  1724. };
  1725. /* Attention register */
  1726. struct dbg_attn_reg {
  1727. struct dbg_mode_hdr mode;
  1728. __le16 block_attn_offset;
  1729. __le32 data;
  1730. #define DBG_ATTN_REG_STS_ADDRESS_MASK 0xFFFFFF
  1731. #define DBG_ATTN_REG_STS_ADDRESS_SHIFT 0
  1732. #define DBG_ATTN_REG_NUM_REG_ATTN_MASK 0xFF
  1733. #define DBG_ATTN_REG_NUM_REG_ATTN_SHIFT 24
  1734. __le32 sts_clr_address;
  1735. __le32 mask_address;
  1736. };
  1737. /* attention types */
  1738. enum dbg_attn_type {
  1739. ATTN_TYPE_INTERRUPT,
  1740. ATTN_TYPE_PARITY,
  1741. MAX_DBG_ATTN_TYPE
  1742. };
  1743. /* condition header for registers dump */
  1744. struct dbg_dump_cond_hdr {
  1745. struct dbg_mode_hdr mode; /* Mode header */
  1746. u8 block_id; /* block ID */
  1747. u8 data_size; /* size in dwords of the data following this header */
  1748. };
  1749. /* memory data for registers dump */
  1750. struct dbg_dump_mem {
  1751. __le32 dword0;
  1752. #define DBG_DUMP_MEM_ADDRESS_MASK 0xFFFFFF
  1753. #define DBG_DUMP_MEM_ADDRESS_SHIFT 0
  1754. #define DBG_DUMP_MEM_MEM_GROUP_ID_MASK 0xFF
  1755. #define DBG_DUMP_MEM_MEM_GROUP_ID_SHIFT 24
  1756. __le32 dword1;
  1757. #define DBG_DUMP_MEM_LENGTH_MASK 0xFFFFFF
  1758. #define DBG_DUMP_MEM_LENGTH_SHIFT 0
  1759. #define DBG_DUMP_MEM_RESERVED_MASK 0xFF
  1760. #define DBG_DUMP_MEM_RESERVED_SHIFT 24
  1761. };
  1762. /* register data for registers dump */
  1763. struct dbg_dump_reg {
  1764. __le32 data;
  1765. #define DBG_DUMP_REG_ADDRESS_MASK 0xFFFFFF /* register address (in dwords) */
  1766. #define DBG_DUMP_REG_ADDRESS_SHIFT 0
  1767. #define DBG_DUMP_REG_LENGTH_MASK 0xFF /* register size (in dwords) */
  1768. #define DBG_DUMP_REG_LENGTH_SHIFT 24
  1769. };
  1770. /* split header for registers dump */
  1771. struct dbg_dump_split_hdr {
  1772. __le32 hdr;
  1773. #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_MASK 0xFFFFFF
  1774. #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_SHIFT 0
  1775. #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_MASK 0xFF
  1776. #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_SHIFT 24
  1777. };
  1778. /* condition header for idle check */
  1779. struct dbg_idle_chk_cond_hdr {
  1780. struct dbg_mode_hdr mode; /* Mode header */
  1781. __le16 data_size; /* size in dwords of the data following this header */
  1782. };
  1783. /* Idle Check condition register */
  1784. struct dbg_idle_chk_cond_reg {
  1785. __le32 data;
  1786. #define DBG_IDLE_CHK_COND_REG_ADDRESS_MASK 0xFFFFFF
  1787. #define DBG_IDLE_CHK_COND_REG_ADDRESS_SHIFT 0
  1788. #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_MASK 0xFF
  1789. #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_SHIFT 24
  1790. __le16 num_entries; /* number of registers entries to check */
  1791. u8 entry_size; /* size of registers entry (in dwords) */
  1792. u8 start_entry; /* index of the first entry to check */
  1793. };
  1794. /* Idle Check info register */
  1795. struct dbg_idle_chk_info_reg {
  1796. __le32 data;
  1797. #define DBG_IDLE_CHK_INFO_REG_ADDRESS_MASK 0xFFFFFF
  1798. #define DBG_IDLE_CHK_INFO_REG_ADDRESS_SHIFT 0
  1799. #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_MASK 0xFF
  1800. #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_SHIFT 24
  1801. __le16 size; /* register size in dwords */
  1802. struct dbg_mode_hdr mode; /* Mode header */
  1803. };
  1804. /* Idle Check register */
  1805. union dbg_idle_chk_reg {
  1806. struct dbg_idle_chk_cond_reg cond_reg; /* condition register */
  1807. struct dbg_idle_chk_info_reg info_reg; /* info register */
  1808. };
  1809. /* Idle Check result header */
  1810. struct dbg_idle_chk_result_hdr {
  1811. __le16 rule_id; /* Failing rule index */
  1812. __le16 mem_entry_id; /* Failing memory entry index */
  1813. u8 num_dumped_cond_regs; /* number of dumped condition registers */
  1814. u8 num_dumped_info_regs; /* number of dumped condition registers */
  1815. u8 severity; /* from dbg_idle_chk_severity_types enum */
  1816. u8 reserved;
  1817. };
  1818. /* Idle Check result register header */
  1819. struct dbg_idle_chk_result_reg_hdr {
  1820. u8 data;
  1821. #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_MASK 0x1
  1822. #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_SHIFT 0
  1823. #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_MASK 0x7F
  1824. #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_SHIFT 1
  1825. u8 start_entry; /* index of the first checked entry */
  1826. __le16 size; /* register size in dwords */
  1827. };
  1828. /* Idle Check rule */
  1829. struct dbg_idle_chk_rule {
  1830. __le16 rule_id; /* Idle Check rule ID */
  1831. u8 severity; /* value from dbg_idle_chk_severity_types enum */
  1832. u8 cond_id; /* Condition ID */
  1833. u8 num_cond_regs; /* number of condition registers */
  1834. u8 num_info_regs; /* number of info registers */
  1835. u8 num_imms; /* number of immediates in the condition */
  1836. u8 reserved1;
  1837. __le16 reg_offset; /* offset of this rules registers in the idle check
  1838. * register array (in dbg_idle_chk_reg units).
  1839. */
  1840. __le16 imm_offset; /* offset of this rules immediate values in the
  1841. * immediate values array (in dwords).
  1842. */
  1843. };
  1844. /* Idle Check rule parsing data */
  1845. struct dbg_idle_chk_rule_parsing_data {
  1846. __le32 data;
  1847. #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_MASK 0x1
  1848. #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_SHIFT 0
  1849. #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_MASK 0x7FFFFFFF
  1850. #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_SHIFT 1
  1851. };
  1852. /* idle check severity types */
  1853. enum dbg_idle_chk_severity_types {
  1854. /* idle check failure should cause an error */
  1855. IDLE_CHK_SEVERITY_ERROR,
  1856. /* idle check failure should cause an error only if theres no traffic */
  1857. IDLE_CHK_SEVERITY_ERROR_NO_TRAFFIC,
  1858. /* idle check failure should cause a warning */
  1859. IDLE_CHK_SEVERITY_WARNING,
  1860. MAX_DBG_IDLE_CHK_SEVERITY_TYPES
  1861. };
  1862. /* Debug Bus block data */
  1863. struct dbg_bus_block_data {
  1864. u8 enabled; /* Indicates if the block is enabled for recording (0/1) */
  1865. u8 hw_id; /* HW ID associated with the block */
  1866. u8 line_num; /* Debug line number to select */
  1867. u8 right_shift; /* Number of units to right the debug data (0-3) */
  1868. u8 cycle_en; /* 4-bit value: bit i set -> unit i is enabled. */
  1869. u8 force_valid; /* 4-bit value: bit i set -> unit i is forced valid. */
  1870. u8 force_frame; /* 4-bit value: bit i set -> unit i frame bit is forced.
  1871. */
  1872. u8 reserved;
  1873. };
  1874. /* Debug Bus Clients */
  1875. enum dbg_bus_clients {
  1876. DBG_BUS_CLIENT_RBCN,
  1877. DBG_BUS_CLIENT_RBCP,
  1878. DBG_BUS_CLIENT_RBCR,
  1879. DBG_BUS_CLIENT_RBCT,
  1880. DBG_BUS_CLIENT_RBCU,
  1881. DBG_BUS_CLIENT_RBCF,
  1882. DBG_BUS_CLIENT_RBCX,
  1883. DBG_BUS_CLIENT_RBCS,
  1884. DBG_BUS_CLIENT_RBCH,
  1885. DBG_BUS_CLIENT_RBCZ,
  1886. DBG_BUS_CLIENT_OTHER_ENGINE,
  1887. DBG_BUS_CLIENT_TIMESTAMP,
  1888. DBG_BUS_CLIENT_CPU,
  1889. DBG_BUS_CLIENT_RBCY,
  1890. DBG_BUS_CLIENT_RBCQ,
  1891. DBG_BUS_CLIENT_RBCM,
  1892. DBG_BUS_CLIENT_RBCB,
  1893. DBG_BUS_CLIENT_RBCW,
  1894. DBG_BUS_CLIENT_RBCV,
  1895. MAX_DBG_BUS_CLIENTS
  1896. };
  1897. enum dbg_bus_constraint_ops {
  1898. DBG_BUS_CONSTRAINT_OP_EQ,
  1899. DBG_BUS_CONSTRAINT_OP_NE,
  1900. DBG_BUS_CONSTRAINT_OP_LT,
  1901. DBG_BUS_CONSTRAINT_OP_LTC,
  1902. DBG_BUS_CONSTRAINT_OP_LE,
  1903. DBG_BUS_CONSTRAINT_OP_LEC,
  1904. DBG_BUS_CONSTRAINT_OP_GT,
  1905. DBG_BUS_CONSTRAINT_OP_GTC,
  1906. DBG_BUS_CONSTRAINT_OP_GE,
  1907. DBG_BUS_CONSTRAINT_OP_GEC,
  1908. MAX_DBG_BUS_CONSTRAINT_OPS
  1909. };
  1910. /* Debug Bus memory address */
  1911. struct dbg_bus_mem_addr {
  1912. __le32 lo;
  1913. __le32 hi;
  1914. };
  1915. /* Debug Bus PCI buffer data */
  1916. struct dbg_bus_pci_buf_data {
  1917. struct dbg_bus_mem_addr phys_addr; /* PCI buffer physical address */
  1918. struct dbg_bus_mem_addr virt_addr; /* PCI buffer virtual address */
  1919. __le32 size; /* PCI buffer size in bytes */
  1920. };
  1921. /* Debug Bus Storm EID range filter params */
  1922. struct dbg_bus_storm_eid_range_params {
  1923. u8 min; /* Minimal event ID to filter on */
  1924. u8 max; /* Maximal event ID to filter on */
  1925. };
  1926. /* Debug Bus Storm EID mask filter params */
  1927. struct dbg_bus_storm_eid_mask_params {
  1928. u8 val; /* Event ID value */
  1929. u8 mask; /* Event ID mask. 1s in the mask = dont care bits. */
  1930. };
  1931. /* Debug Bus Storm EID filter params */
  1932. union dbg_bus_storm_eid_params {
  1933. struct dbg_bus_storm_eid_range_params range;
  1934. struct dbg_bus_storm_eid_mask_params mask;
  1935. };
  1936. /* Debug Bus Storm data */
  1937. struct dbg_bus_storm_data {
  1938. u8 fast_enabled;
  1939. u8 fast_mode;
  1940. u8 slow_enabled;
  1941. u8 slow_mode;
  1942. u8 hw_id;
  1943. u8 eid_filter_en;
  1944. u8 eid_range_not_mask;
  1945. u8 cid_filter_en;
  1946. union dbg_bus_storm_eid_params eid_filter_params;
  1947. __le16 reserved;
  1948. __le32 cid;
  1949. };
  1950. /* Debug Bus data */
  1951. struct dbg_bus_data {
  1952. __le32 app_version; /* The tools version number of the application */
  1953. u8 state; /* The current debug bus state */
  1954. u8 hw_dwords; /* HW dwords per cycle */
  1955. u8 next_hw_id; /* Next HW ID to be associated with an input */
  1956. u8 num_enabled_blocks; /* Number of blocks enabled for recording */
  1957. u8 num_enabled_storms; /* Number of Storms enabled for recording */
  1958. u8 target; /* Output target */
  1959. u8 next_trigger_state; /* ID of next trigger state to be added */
  1960. u8 next_constraint_id; /* ID of next filter/trigger constraint to be
  1961. * added.
  1962. */
  1963. u8 one_shot_en; /* Indicates if one-shot mode is enabled (0/1) */
  1964. u8 grc_input_en; /* Indicates if GRC recording is enabled (0/1) */
  1965. u8 timestamp_input_en; /* Indicates if timestamp recording is enabled
  1966. * (0/1).
  1967. */
  1968. u8 filter_en; /* Indicates if the recording filter is enabled (0/1) */
  1969. u8 trigger_en; /* Indicates if the recording trigger is enabled (0/1) */
  1970. u8 adding_filter; /* If true, the next added constraint belong to the
  1971. * filter. Otherwise, it belongs to the last added
  1972. * trigger state. Valid only if either filter or
  1973. * triggers are enabled.
  1974. */
  1975. u8 filter_pre_trigger; /* Indicates if the recording filter should be
  1976. * applied before the trigger. Valid only if both
  1977. * filter and trigger are enabled (0/1).
  1978. */
  1979. u8 filter_post_trigger; /* Indicates if the recording filter should be
  1980. * applied after the trigger. Valid only if both
  1981. * filter and trigger are enabled (0/1).
  1982. */
  1983. u8 unify_inputs; /* If true, all inputs are associated with HW ID 0.
  1984. * Otherwise, each input is assigned a different HW ID
  1985. * (0/1).
  1986. */
  1987. u8 rcv_from_other_engine; /* Indicates if the other engine sends it NW
  1988. * recording to this engine (0/1).
  1989. */
  1990. struct dbg_bus_pci_buf_data pci_buf; /* Debug Bus PCI buffer data. Valid
  1991. * only when the target is
  1992. * DBG_BUS_TARGET_ID_PCI.
  1993. */
  1994. __le16 reserved;
  1995. struct dbg_bus_block_data blocks[88];/* Debug Bus data for each block */
  1996. struct dbg_bus_storm_data storms[6]; /* Debug Bus data for each block */
  1997. };
  1998. enum dbg_bus_filter_types {
  1999. DBG_BUS_FILTER_TYPE_OFF,
  2000. DBG_BUS_FILTER_TYPE_PRE,
  2001. DBG_BUS_FILTER_TYPE_POST,
  2002. DBG_BUS_FILTER_TYPE_ON,
  2003. MAX_DBG_BUS_FILTER_TYPES
  2004. };
  2005. /* Debug bus frame modes */
  2006. enum dbg_bus_frame_modes {
  2007. DBG_BUS_FRAME_MODE_0HW_4ST = 0, /* 0 HW dwords, 4 Storm dwords */
  2008. DBG_BUS_FRAME_MODE_4HW_0ST = 3, /* 4 HW dwords, 0 Storm dwords */
  2009. DBG_BUS_FRAME_MODE_8HW_0ST = 4, /* 8 HW dwords, 0 Storm dwords */
  2010. MAX_DBG_BUS_FRAME_MODES
  2011. };
  2012. enum dbg_bus_input_types {
  2013. DBG_BUS_INPUT_TYPE_STORM,
  2014. DBG_BUS_INPUT_TYPE_BLOCK,
  2015. MAX_DBG_BUS_INPUT_TYPES
  2016. };
  2017. enum dbg_bus_other_engine_modes {
  2018. DBG_BUS_OTHER_ENGINE_MODE_NONE,
  2019. DBG_BUS_OTHER_ENGINE_MODE_DOUBLE_BW_TX,
  2020. DBG_BUS_OTHER_ENGINE_MODE_DOUBLE_BW_RX,
  2021. DBG_BUS_OTHER_ENGINE_MODE_CROSS_ENGINE_TX,
  2022. DBG_BUS_OTHER_ENGINE_MODE_CROSS_ENGINE_RX,
  2023. MAX_DBG_BUS_OTHER_ENGINE_MODES
  2024. };
  2025. enum dbg_bus_post_trigger_types {
  2026. DBG_BUS_POST_TRIGGER_RECORD,
  2027. DBG_BUS_POST_TRIGGER_DROP,
  2028. MAX_DBG_BUS_POST_TRIGGER_TYPES
  2029. };
  2030. enum dbg_bus_pre_trigger_types {
  2031. DBG_BUS_PRE_TRIGGER_START_FROM_ZERO,
  2032. DBG_BUS_PRE_TRIGGER_NUM_CHUNKS,
  2033. DBG_BUS_PRE_TRIGGER_DROP,
  2034. MAX_DBG_BUS_PRE_TRIGGER_TYPES
  2035. };
  2036. enum dbg_bus_semi_frame_modes {
  2037. DBG_BUS_SEMI_FRAME_MODE_0SLOW_4FAST = 0,
  2038. DBG_BUS_SEMI_FRAME_MODE_4SLOW_0FAST = 3,
  2039. MAX_DBG_BUS_SEMI_FRAME_MODES
  2040. };
  2041. /* Debug bus states */
  2042. enum dbg_bus_states {
  2043. DBG_BUS_STATE_IDLE, /* debug bus idle state (not recording) */
  2044. DBG_BUS_STATE_READY, /* debug bus is ready for configuration and
  2045. * recording.
  2046. */
  2047. DBG_BUS_STATE_RECORDING, /* debug bus is currently recording */
  2048. DBG_BUS_STATE_STOPPED, /* debug bus recording has stopped */
  2049. MAX_DBG_BUS_STATES
  2050. };
  2051. enum dbg_bus_storm_modes {
  2052. DBG_BUS_STORM_MODE_PRINTF,
  2053. DBG_BUS_STORM_MODE_PRAM_ADDR,
  2054. DBG_BUS_STORM_MODE_DRA_RW,
  2055. DBG_BUS_STORM_MODE_DRA_W,
  2056. DBG_BUS_STORM_MODE_LD_ST_ADDR,
  2057. DBG_BUS_STORM_MODE_DRA_FSM,
  2058. DBG_BUS_STORM_MODE_RH,
  2059. DBG_BUS_STORM_MODE_FOC,
  2060. DBG_BUS_STORM_MODE_EXT_STORE,
  2061. MAX_DBG_BUS_STORM_MODES
  2062. };
  2063. /* Debug bus target IDs */
  2064. enum dbg_bus_targets {
  2065. /* records debug bus to DBG block internal buffer */
  2066. DBG_BUS_TARGET_ID_INT_BUF,
  2067. /* records debug bus to the NW */
  2068. DBG_BUS_TARGET_ID_NIG,
  2069. /* records debug bus to a PCI buffer */
  2070. DBG_BUS_TARGET_ID_PCI,
  2071. MAX_DBG_BUS_TARGETS
  2072. };
  2073. /* GRC Dump data */
  2074. struct dbg_grc_data {
  2075. u8 params_initialized;
  2076. u8 reserved1;
  2077. __le16 reserved2;
  2078. __le32 param_val[48];
  2079. };
  2080. /* Debug GRC params */
  2081. enum dbg_grc_params {
  2082. DBG_GRC_PARAM_DUMP_TSTORM, /* dump Tstorm memories (0/1) */
  2083. DBG_GRC_PARAM_DUMP_MSTORM, /* dump Mstorm memories (0/1) */
  2084. DBG_GRC_PARAM_DUMP_USTORM, /* dump Ustorm memories (0/1) */
  2085. DBG_GRC_PARAM_DUMP_XSTORM, /* dump Xstorm memories (0/1) */
  2086. DBG_GRC_PARAM_DUMP_YSTORM, /* dump Ystorm memories (0/1) */
  2087. DBG_GRC_PARAM_DUMP_PSTORM, /* dump Pstorm memories (0/1) */
  2088. DBG_GRC_PARAM_DUMP_REGS, /* dump non-memory registers (0/1) */
  2089. DBG_GRC_PARAM_DUMP_RAM, /* dump Storm internal RAMs (0/1) */
  2090. DBG_GRC_PARAM_DUMP_PBUF, /* dump Storm passive buffer (0/1) */
  2091. DBG_GRC_PARAM_DUMP_IOR, /* dump Storm IORs (0/1) */
  2092. DBG_GRC_PARAM_DUMP_VFC, /* dump VFC memories (0/1) */
  2093. DBG_GRC_PARAM_DUMP_CM_CTX, /* dump CM contexts (0/1) */
  2094. DBG_GRC_PARAM_DUMP_PXP, /* dump PXP memories (0/1) */
  2095. DBG_GRC_PARAM_DUMP_RSS, /* dump RSS memories (0/1) */
  2096. DBG_GRC_PARAM_DUMP_CAU, /* dump CAU memories (0/1) */
  2097. DBG_GRC_PARAM_DUMP_QM, /* dump QM memories (0/1) */
  2098. DBG_GRC_PARAM_DUMP_MCP, /* dump MCP memories (0/1) */
  2099. DBG_GRC_PARAM_RESERVED, /* reserved */
  2100. DBG_GRC_PARAM_DUMP_CFC, /* dump CFC memories (0/1) */
  2101. DBG_GRC_PARAM_DUMP_IGU, /* dump IGU memories (0/1) */
  2102. DBG_GRC_PARAM_DUMP_BRB, /* dump BRB memories (0/1) */
  2103. DBG_GRC_PARAM_DUMP_BTB, /* dump BTB memories (0/1) */
  2104. DBG_GRC_PARAM_DUMP_BMB, /* dump BMB memories (0/1) */
  2105. DBG_GRC_PARAM_DUMP_NIG, /* dump NIG memories (0/1) */
  2106. DBG_GRC_PARAM_DUMP_MULD, /* dump MULD memories (0/1) */
  2107. DBG_GRC_PARAM_DUMP_PRS, /* dump PRS memories (0/1) */
  2108. DBG_GRC_PARAM_DUMP_DMAE, /* dump PRS memories (0/1) */
  2109. DBG_GRC_PARAM_DUMP_TM, /* dump TM (timers) memories (0/1) */
  2110. DBG_GRC_PARAM_DUMP_SDM, /* dump SDM memories (0/1) */
  2111. DBG_GRC_PARAM_DUMP_DIF, /* dump DIF memories (0/1) */
  2112. DBG_GRC_PARAM_DUMP_STATIC, /* dump static debug data (0/1) */
  2113. DBG_GRC_PARAM_UNSTALL, /* un-stall Storms after dump (0/1) */
  2114. DBG_GRC_PARAM_NUM_LCIDS, /* number of LCIDs (0..320) */
  2115. DBG_GRC_PARAM_NUM_LTIDS, /* number of LTIDs (0..320) */
  2116. /* preset: exclude all memories from dump (1 only) */
  2117. DBG_GRC_PARAM_EXCLUDE_ALL,
  2118. /* preset: include memories for crash dump (1 only) */
  2119. DBG_GRC_PARAM_CRASH,
  2120. /* perform dump only if MFW is responding (0/1) */
  2121. DBG_GRC_PARAM_PARITY_SAFE,
  2122. DBG_GRC_PARAM_DUMP_CM, /* dump CM memories (0/1) */
  2123. DBG_GRC_PARAM_DUMP_PHY, /* dump PHY memories (0/1) */
  2124. DBG_GRC_PARAM_NO_MCP,
  2125. DBG_GRC_PARAM_NO_FW_VER,
  2126. MAX_DBG_GRC_PARAMS
  2127. };
  2128. /* Debug reset registers */
  2129. enum dbg_reset_regs {
  2130. DBG_RESET_REG_MISCS_PL_UA,
  2131. DBG_RESET_REG_MISCS_PL_HV,
  2132. DBG_RESET_REG_MISCS_PL_HV_2,
  2133. DBG_RESET_REG_MISC_PL_UA,
  2134. DBG_RESET_REG_MISC_PL_HV,
  2135. DBG_RESET_REG_MISC_PL_PDA_VMAIN_1,
  2136. DBG_RESET_REG_MISC_PL_PDA_VMAIN_2,
  2137. DBG_RESET_REG_MISC_PL_PDA_VAUX,
  2138. MAX_DBG_RESET_REGS
  2139. };
  2140. /* Debug status codes */
  2141. enum dbg_status {
  2142. DBG_STATUS_OK,
  2143. DBG_STATUS_APP_VERSION_NOT_SET,
  2144. DBG_STATUS_UNSUPPORTED_APP_VERSION,
  2145. DBG_STATUS_DBG_BLOCK_NOT_RESET,
  2146. DBG_STATUS_INVALID_ARGS,
  2147. DBG_STATUS_OUTPUT_ALREADY_SET,
  2148. DBG_STATUS_INVALID_PCI_BUF_SIZE,
  2149. DBG_STATUS_PCI_BUF_ALLOC_FAILED,
  2150. DBG_STATUS_PCI_BUF_NOT_ALLOCATED,
  2151. DBG_STATUS_TOO_MANY_INPUTS,
  2152. DBG_STATUS_INPUT_OVERLAP,
  2153. DBG_STATUS_HW_ONLY_RECORDING,
  2154. DBG_STATUS_STORM_ALREADY_ENABLED,
  2155. DBG_STATUS_STORM_NOT_ENABLED,
  2156. DBG_STATUS_BLOCK_ALREADY_ENABLED,
  2157. DBG_STATUS_BLOCK_NOT_ENABLED,
  2158. DBG_STATUS_NO_INPUT_ENABLED,
  2159. DBG_STATUS_NO_FILTER_TRIGGER_64B,
  2160. DBG_STATUS_FILTER_ALREADY_ENABLED,
  2161. DBG_STATUS_TRIGGER_ALREADY_ENABLED,
  2162. DBG_STATUS_TRIGGER_NOT_ENABLED,
  2163. DBG_STATUS_CANT_ADD_CONSTRAINT,
  2164. DBG_STATUS_TOO_MANY_TRIGGER_STATES,
  2165. DBG_STATUS_TOO_MANY_CONSTRAINTS,
  2166. DBG_STATUS_RECORDING_NOT_STARTED,
  2167. DBG_STATUS_DATA_DIDNT_TRIGGER,
  2168. DBG_STATUS_NO_DATA_RECORDED,
  2169. DBG_STATUS_DUMP_BUF_TOO_SMALL,
  2170. DBG_STATUS_DUMP_NOT_CHUNK_ALIGNED,
  2171. DBG_STATUS_UNKNOWN_CHIP,
  2172. DBG_STATUS_VIRT_MEM_ALLOC_FAILED,
  2173. DBG_STATUS_BLOCK_IN_RESET,
  2174. DBG_STATUS_INVALID_TRACE_SIGNATURE,
  2175. DBG_STATUS_INVALID_NVRAM_BUNDLE,
  2176. DBG_STATUS_NVRAM_GET_IMAGE_FAILED,
  2177. DBG_STATUS_NON_ALIGNED_NVRAM_IMAGE,
  2178. DBG_STATUS_NVRAM_READ_FAILED,
  2179. DBG_STATUS_IDLE_CHK_PARSE_FAILED,
  2180. DBG_STATUS_MCP_TRACE_BAD_DATA,
  2181. DBG_STATUS_MCP_TRACE_NO_META,
  2182. DBG_STATUS_MCP_COULD_NOT_HALT,
  2183. DBG_STATUS_MCP_COULD_NOT_RESUME,
  2184. DBG_STATUS_DMAE_FAILED,
  2185. DBG_STATUS_SEMI_FIFO_NOT_EMPTY,
  2186. DBG_STATUS_IGU_FIFO_BAD_DATA,
  2187. DBG_STATUS_MCP_COULD_NOT_MASK_PRTY,
  2188. DBG_STATUS_FW_ASSERTS_PARSE_FAILED,
  2189. DBG_STATUS_REG_FIFO_BAD_DATA,
  2190. DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA,
  2191. DBG_STATUS_DBG_ARRAY_NOT_SET,
  2192. DBG_STATUS_MULTI_BLOCKS_WITH_FILTER,
  2193. MAX_DBG_STATUS
  2194. };
  2195. /* Debug Storms IDs */
  2196. enum dbg_storms {
  2197. DBG_TSTORM_ID,
  2198. DBG_MSTORM_ID,
  2199. DBG_USTORM_ID,
  2200. DBG_XSTORM_ID,
  2201. DBG_YSTORM_ID,
  2202. DBG_PSTORM_ID,
  2203. MAX_DBG_STORMS
  2204. };
  2205. /* Idle Check data */
  2206. struct idle_chk_data {
  2207. __le32 buf_size; /* Idle check buffer size in dwords */
  2208. u8 buf_size_set; /* Indicates if the idle check buffer size was set
  2209. * (0/1).
  2210. */
  2211. u8 reserved1;
  2212. __le16 reserved2;
  2213. };
  2214. /* Debug Tools data (per HW function) */
  2215. struct dbg_tools_data {
  2216. struct dbg_grc_data grc; /* GRC Dump data */
  2217. struct dbg_bus_data bus; /* Debug Bus data */
  2218. struct idle_chk_data idle_chk; /* Idle Check data */
  2219. u8 mode_enable[40]; /* Indicates if a mode is enabled (0/1) */
  2220. u8 block_in_reset[88]; /* Indicates if a block is in reset state (0/1).
  2221. */
  2222. u8 chip_id; /* Chip ID (from enum chip_ids) */
  2223. u8 platform_id; /* Platform ID (from enum platform_ids) */
  2224. u8 initialized; /* Indicates if the data was initialized */
  2225. u8 reserved;
  2226. };
  2227. /********************************/
  2228. /* HSI Init Functions constants */
  2229. /********************************/
  2230. /* Number of VLAN priorities */
  2231. #define NUM_OF_VLAN_PRIORITIES 8
  2232. struct init_brb_ram_req {
  2233. __le32 guranteed_per_tc;
  2234. __le32 headroom_per_tc;
  2235. __le32 min_pkt_size;
  2236. __le32 max_ports_per_engine;
  2237. u8 num_active_tcs[MAX_NUM_PORTS];
  2238. };
  2239. struct init_ets_tc_req {
  2240. u8 use_sp;
  2241. u8 use_wfq;
  2242. __le16 weight;
  2243. };
  2244. struct init_ets_req {
  2245. __le32 mtu;
  2246. struct init_ets_tc_req tc_req[NUM_OF_TCS];
  2247. };
  2248. struct init_nig_lb_rl_req {
  2249. __le16 lb_mac_rate;
  2250. __le16 lb_rate;
  2251. __le32 mtu;
  2252. __le16 tc_rate[NUM_OF_PHYS_TCS];
  2253. };
  2254. struct init_nig_pri_tc_map_entry {
  2255. u8 tc_id;
  2256. u8 valid;
  2257. };
  2258. struct init_nig_pri_tc_map_req {
  2259. struct init_nig_pri_tc_map_entry pri[NUM_OF_VLAN_PRIORITIES];
  2260. };
  2261. struct init_qm_port_params {
  2262. u8 active;
  2263. u8 active_phys_tcs;
  2264. __le16 num_pbf_cmd_lines;
  2265. __le16 num_btb_blocks;
  2266. __le16 reserved;
  2267. };
  2268. /* QM per-PQ init parameters */
  2269. struct init_qm_pq_params {
  2270. u8 vport_id;
  2271. u8 tc_id;
  2272. u8 wrr_group;
  2273. u8 rl_valid;
  2274. };
  2275. /* QM per-vport init parameters */
  2276. struct init_qm_vport_params {
  2277. __le32 vport_rl;
  2278. __le16 vport_wfq;
  2279. __le16 first_tx_pq_id[NUM_OF_TCS];
  2280. };
  2281. /**************************************/
  2282. /* Init Tool HSI constants and macros */
  2283. /**************************************/
  2284. /* Width of GRC address in bits (addresses are specified in dwords) */
  2285. #define GRC_ADDR_BITS 23
  2286. #define MAX_GRC_ADDR (BIT(GRC_ADDR_BITS) - 1)
  2287. /* indicates an init that should be applied to any phase ID */
  2288. #define ANY_PHASE_ID 0xffff
  2289. /* Max size in dwords of a zipped array */
  2290. #define MAX_ZIPPED_SIZE 8192
  2291. struct fw_asserts_ram_section {
  2292. __le16 section_ram_line_offset;
  2293. __le16 section_ram_line_size;
  2294. u8 list_dword_offset;
  2295. u8 list_element_dword_size;
  2296. u8 list_num_elements;
  2297. u8 list_next_index_dword_offset;
  2298. };
  2299. struct fw_ver_num {
  2300. u8 major; /* Firmware major version number */
  2301. u8 minor; /* Firmware minor version number */
  2302. u8 rev; /* Firmware revision version number */
  2303. u8 eng; /* Firmware engineering version number (for bootleg versions) */
  2304. };
  2305. struct fw_ver_info {
  2306. __le16 tools_ver; /* Tools version number */
  2307. u8 image_id; /* FW image ID (e.g. main) */
  2308. u8 reserved1;
  2309. struct fw_ver_num num; /* FW version number */
  2310. __le32 timestamp; /* FW Timestamp in unix time (sec. since 1970) */
  2311. __le32 reserved2;
  2312. };
  2313. struct fw_info {
  2314. struct fw_ver_info ver;
  2315. struct fw_asserts_ram_section fw_asserts_section;
  2316. };
  2317. struct fw_info_location {
  2318. __le32 grc_addr;
  2319. __le32 size;
  2320. };
  2321. enum init_modes {
  2322. MODE_RESERVED,
  2323. MODE_BB,
  2324. MODE_K2,
  2325. MODE_ASIC,
  2326. MODE_RESERVED2,
  2327. MODE_RESERVED3,
  2328. MODE_RESERVED4,
  2329. MODE_RESERVED5,
  2330. MODE_SF,
  2331. MODE_MF_SD,
  2332. MODE_MF_SI,
  2333. MODE_PORTS_PER_ENG_1,
  2334. MODE_PORTS_PER_ENG_2,
  2335. MODE_PORTS_PER_ENG_4,
  2336. MODE_100G,
  2337. MODE_RESERVED6,
  2338. MAX_INIT_MODES
  2339. };
  2340. enum init_phases {
  2341. PHASE_ENGINE,
  2342. PHASE_PORT,
  2343. PHASE_PF,
  2344. PHASE_VF,
  2345. PHASE_QM_PF,
  2346. MAX_INIT_PHASES
  2347. };
  2348. enum init_split_types {
  2349. SPLIT_TYPE_NONE,
  2350. SPLIT_TYPE_PORT,
  2351. SPLIT_TYPE_PF,
  2352. SPLIT_TYPE_PORT_PF,
  2353. SPLIT_TYPE_VF,
  2354. MAX_INIT_SPLIT_TYPES
  2355. };
  2356. /* Binary buffer header */
  2357. struct bin_buffer_hdr {
  2358. __le32 offset;
  2359. __le32 length;
  2360. };
  2361. /* binary init buffer types */
  2362. enum bin_init_buffer_type {
  2363. BIN_BUF_INIT_FW_VER_INFO,
  2364. BIN_BUF_INIT_CMD,
  2365. BIN_BUF_INIT_VAL,
  2366. BIN_BUF_INIT_MODE_TREE,
  2367. BIN_BUF_INIT_IRO,
  2368. MAX_BIN_INIT_BUFFER_TYPE
  2369. };
  2370. /* init array header: raw */
  2371. struct init_array_raw_hdr {
  2372. __le32 data;
  2373. #define INIT_ARRAY_RAW_HDR_TYPE_MASK 0xF
  2374. #define INIT_ARRAY_RAW_HDR_TYPE_SHIFT 0
  2375. #define INIT_ARRAY_RAW_HDR_PARAMS_MASK 0xFFFFFFF
  2376. #define INIT_ARRAY_RAW_HDR_PARAMS_SHIFT 4
  2377. };
  2378. /* init array header: standard */
  2379. struct init_array_standard_hdr {
  2380. __le32 data;
  2381. #define INIT_ARRAY_STANDARD_HDR_TYPE_MASK 0xF
  2382. #define INIT_ARRAY_STANDARD_HDR_TYPE_SHIFT 0
  2383. #define INIT_ARRAY_STANDARD_HDR_SIZE_MASK 0xFFFFFFF
  2384. #define INIT_ARRAY_STANDARD_HDR_SIZE_SHIFT 4
  2385. };
  2386. /* init array header: zipped */
  2387. struct init_array_zipped_hdr {
  2388. __le32 data;
  2389. #define INIT_ARRAY_ZIPPED_HDR_TYPE_MASK 0xF
  2390. #define INIT_ARRAY_ZIPPED_HDR_TYPE_SHIFT 0
  2391. #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_MASK 0xFFFFFFF
  2392. #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_SHIFT 4
  2393. };
  2394. /* init array header: pattern */
  2395. struct init_array_pattern_hdr {
  2396. __le32 data;
  2397. #define INIT_ARRAY_PATTERN_HDR_TYPE_MASK 0xF
  2398. #define INIT_ARRAY_PATTERN_HDR_TYPE_SHIFT 0
  2399. #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_MASK 0xF
  2400. #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_SHIFT 4
  2401. #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_MASK 0xFFFFFF
  2402. #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_SHIFT 8
  2403. };
  2404. /* init array header union */
  2405. union init_array_hdr {
  2406. struct init_array_raw_hdr raw;
  2407. struct init_array_standard_hdr standard;
  2408. struct init_array_zipped_hdr zipped;
  2409. struct init_array_pattern_hdr pattern;
  2410. };
  2411. /* init array types */
  2412. enum init_array_types {
  2413. INIT_ARR_STANDARD,
  2414. INIT_ARR_ZIPPED,
  2415. INIT_ARR_PATTERN,
  2416. MAX_INIT_ARRAY_TYPES
  2417. };
  2418. /* init operation: callback */
  2419. struct init_callback_op {
  2420. __le32 op_data;
  2421. #define INIT_CALLBACK_OP_OP_MASK 0xF
  2422. #define INIT_CALLBACK_OP_OP_SHIFT 0
  2423. #define INIT_CALLBACK_OP_RESERVED_MASK 0xFFFFFFF
  2424. #define INIT_CALLBACK_OP_RESERVED_SHIFT 4
  2425. __le16 callback_id;
  2426. __le16 block_id;
  2427. };
  2428. /* init operation: delay */
  2429. struct init_delay_op {
  2430. __le32 op_data;
  2431. #define INIT_DELAY_OP_OP_MASK 0xF
  2432. #define INIT_DELAY_OP_OP_SHIFT 0
  2433. #define INIT_DELAY_OP_RESERVED_MASK 0xFFFFFFF
  2434. #define INIT_DELAY_OP_RESERVED_SHIFT 4
  2435. __le32 delay;
  2436. };
  2437. /* init operation: if_mode */
  2438. struct init_if_mode_op {
  2439. __le32 op_data;
  2440. #define INIT_IF_MODE_OP_OP_MASK 0xF
  2441. #define INIT_IF_MODE_OP_OP_SHIFT 0
  2442. #define INIT_IF_MODE_OP_RESERVED1_MASK 0xFFF
  2443. #define INIT_IF_MODE_OP_RESERVED1_SHIFT 4
  2444. #define INIT_IF_MODE_OP_CMD_OFFSET_MASK 0xFFFF
  2445. #define INIT_IF_MODE_OP_CMD_OFFSET_SHIFT 16
  2446. __le16 reserved2;
  2447. __le16 modes_buf_offset;
  2448. };
  2449. /* init operation: if_phase */
  2450. struct init_if_phase_op {
  2451. __le32 op_data;
  2452. #define INIT_IF_PHASE_OP_OP_MASK 0xF
  2453. #define INIT_IF_PHASE_OP_OP_SHIFT 0
  2454. #define INIT_IF_PHASE_OP_DMAE_ENABLE_MASK 0x1
  2455. #define INIT_IF_PHASE_OP_DMAE_ENABLE_SHIFT 4
  2456. #define INIT_IF_PHASE_OP_RESERVED1_MASK 0x7FF
  2457. #define INIT_IF_PHASE_OP_RESERVED1_SHIFT 5
  2458. #define INIT_IF_PHASE_OP_CMD_OFFSET_MASK 0xFFFF
  2459. #define INIT_IF_PHASE_OP_CMD_OFFSET_SHIFT 16
  2460. __le32 phase_data;
  2461. #define INIT_IF_PHASE_OP_PHASE_MASK 0xFF
  2462. #define INIT_IF_PHASE_OP_PHASE_SHIFT 0
  2463. #define INIT_IF_PHASE_OP_RESERVED2_MASK 0xFF
  2464. #define INIT_IF_PHASE_OP_RESERVED2_SHIFT 8
  2465. #define INIT_IF_PHASE_OP_PHASE_ID_MASK 0xFFFF
  2466. #define INIT_IF_PHASE_OP_PHASE_ID_SHIFT 16
  2467. };
  2468. /* init mode operators */
  2469. enum init_mode_ops {
  2470. INIT_MODE_OP_NOT,
  2471. INIT_MODE_OP_OR,
  2472. INIT_MODE_OP_AND,
  2473. MAX_INIT_MODE_OPS
  2474. };
  2475. /* init operation: raw */
  2476. struct init_raw_op {
  2477. __le32 op_data;
  2478. #define INIT_RAW_OP_OP_MASK 0xF
  2479. #define INIT_RAW_OP_OP_SHIFT 0
  2480. #define INIT_RAW_OP_PARAM1_MASK 0xFFFFFFF
  2481. #define INIT_RAW_OP_PARAM1_SHIFT 4
  2482. __le32 param2;
  2483. };
  2484. /* init array params */
  2485. struct init_op_array_params {
  2486. __le16 size;
  2487. __le16 offset;
  2488. };
  2489. /* Write init operation arguments */
  2490. union init_write_args {
  2491. __le32 inline_val;
  2492. __le32 zeros_count;
  2493. __le32 array_offset;
  2494. struct init_op_array_params runtime;
  2495. };
  2496. /* init operation: write */
  2497. struct init_write_op {
  2498. __le32 data;
  2499. #define INIT_WRITE_OP_OP_MASK 0xF
  2500. #define INIT_WRITE_OP_OP_SHIFT 0
  2501. #define INIT_WRITE_OP_SOURCE_MASK 0x7
  2502. #define INIT_WRITE_OP_SOURCE_SHIFT 4
  2503. #define INIT_WRITE_OP_RESERVED_MASK 0x1
  2504. #define INIT_WRITE_OP_RESERVED_SHIFT 7
  2505. #define INIT_WRITE_OP_WIDE_BUS_MASK 0x1
  2506. #define INIT_WRITE_OP_WIDE_BUS_SHIFT 8
  2507. #define INIT_WRITE_OP_ADDRESS_MASK 0x7FFFFF
  2508. #define INIT_WRITE_OP_ADDRESS_SHIFT 9
  2509. union init_write_args args;
  2510. };
  2511. /* init operation: read */
  2512. struct init_read_op {
  2513. __le32 op_data;
  2514. #define INIT_READ_OP_OP_MASK 0xF
  2515. #define INIT_READ_OP_OP_SHIFT 0
  2516. #define INIT_READ_OP_POLL_TYPE_MASK 0xF
  2517. #define INIT_READ_OP_POLL_TYPE_SHIFT 4
  2518. #define INIT_READ_OP_RESERVED_MASK 0x1
  2519. #define INIT_READ_OP_RESERVED_SHIFT 8
  2520. #define INIT_READ_OP_ADDRESS_MASK 0x7FFFFF
  2521. #define INIT_READ_OP_ADDRESS_SHIFT 9
  2522. __le32 expected_val;
  2523. };
  2524. /* Init operations union */
  2525. union init_op {
  2526. struct init_raw_op raw;
  2527. struct init_write_op write;
  2528. struct init_read_op read;
  2529. struct init_if_mode_op if_mode;
  2530. struct init_if_phase_op if_phase;
  2531. struct init_callback_op callback;
  2532. struct init_delay_op delay;
  2533. };
  2534. /* Init command operation types */
  2535. enum init_op_types {
  2536. INIT_OP_READ,
  2537. INIT_OP_WRITE,
  2538. INIT_OP_IF_MODE,
  2539. INIT_OP_IF_PHASE,
  2540. INIT_OP_DELAY,
  2541. INIT_OP_CALLBACK,
  2542. MAX_INIT_OP_TYPES
  2543. };
  2544. /* init polling types */
  2545. enum init_poll_types {
  2546. INIT_POLL_NONE,
  2547. INIT_POLL_EQ,
  2548. INIT_POLL_OR,
  2549. INIT_POLL_AND,
  2550. MAX_INIT_POLL_TYPES
  2551. };
  2552. /* init source types */
  2553. enum init_source_types {
  2554. INIT_SRC_INLINE,
  2555. INIT_SRC_ZEROS,
  2556. INIT_SRC_ARRAY,
  2557. INIT_SRC_RUNTIME,
  2558. MAX_INIT_SOURCE_TYPES
  2559. };
  2560. /* Internal RAM Offsets macro data */
  2561. struct iro {
  2562. __le32 base;
  2563. __le16 m1;
  2564. __le16 m2;
  2565. __le16 m3;
  2566. __le16 size;
  2567. };
  2568. /***************************** Public Functions *******************************/
  2569. /**
  2570. * @brief qed_dbg_set_bin_ptr - Sets a pointer to the binary data with debug
  2571. * arrays.
  2572. *
  2573. * @param bin_ptr - a pointer to the binary data with debug arrays.
  2574. */
  2575. enum dbg_status qed_dbg_set_bin_ptr(const u8 * const bin_ptr);
  2576. /**
  2577. * @brief qed_dbg_grc_set_params_default - Reverts all GRC parameters to their
  2578. * default value.
  2579. *
  2580. * @param p_hwfn - HW device data
  2581. */
  2582. void qed_dbg_grc_set_params_default(struct qed_hwfn *p_hwfn);
  2583. /**
  2584. * @brief qed_dbg_grc_get_dump_buf_size - Returns the required buffer size for
  2585. * GRC Dump.
  2586. *
  2587. * @param p_hwfn - HW device data
  2588. * @param p_ptt - Ptt window used for writing the registers.
  2589. * @param buf_size - OUT: required buffer size (in dwords) for the GRC Dump
  2590. * data.
  2591. *
  2592. * @return error if one of the following holds:
  2593. * - the version wasn't set
  2594. * Otherwise, returns ok.
  2595. */
  2596. enum dbg_status qed_dbg_grc_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2597. struct qed_ptt *p_ptt,
  2598. u32 *buf_size);
  2599. /**
  2600. * @brief qed_dbg_grc_dump - Dumps GRC data into the specified buffer.
  2601. *
  2602. * @param p_hwfn - HW device data
  2603. * @param p_ptt - Ptt window used for writing the registers.
  2604. * @param dump_buf - Pointer to write the collected GRC data into.
  2605. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2606. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2607. *
  2608. * @return error if one of the following holds:
  2609. * - the version wasn't set
  2610. * - the specified dump buffer is too small
  2611. * Otherwise, returns ok.
  2612. */
  2613. enum dbg_status qed_dbg_grc_dump(struct qed_hwfn *p_hwfn,
  2614. struct qed_ptt *p_ptt,
  2615. u32 *dump_buf,
  2616. u32 buf_size_in_dwords,
  2617. u32 *num_dumped_dwords);
  2618. /**
  2619. * @brief qed_dbg_idle_chk_get_dump_buf_size - Returns the required buffer size
  2620. * for idle check results.
  2621. *
  2622. * @param p_hwfn - HW device data
  2623. * @param p_ptt - Ptt window used for writing the registers.
  2624. * @param buf_size - OUT: required buffer size (in dwords) for the idle check
  2625. * data.
  2626. *
  2627. * @return error if one of the following holds:
  2628. * - the version wasn't set
  2629. * Otherwise, returns ok.
  2630. */
  2631. enum dbg_status qed_dbg_idle_chk_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2632. struct qed_ptt *p_ptt,
  2633. u32 *buf_size);
  2634. /**
  2635. * @brief qed_dbg_idle_chk_dump - Performs idle check and writes the results
  2636. * into the specified buffer.
  2637. *
  2638. * @param p_hwfn - HW device data
  2639. * @param p_ptt - Ptt window used for writing the registers.
  2640. * @param dump_buf - Pointer to write the idle check data into.
  2641. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2642. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2643. *
  2644. * @return error if one of the following holds:
  2645. * - the version wasn't set
  2646. * - the specified buffer is too small
  2647. * Otherwise, returns ok.
  2648. */
  2649. enum dbg_status qed_dbg_idle_chk_dump(struct qed_hwfn *p_hwfn,
  2650. struct qed_ptt *p_ptt,
  2651. u32 *dump_buf,
  2652. u32 buf_size_in_dwords,
  2653. u32 *num_dumped_dwords);
  2654. /**
  2655. * @brief qed_dbg_mcp_trace_get_dump_buf_size - Returns the required buffer size
  2656. * for mcp trace results.
  2657. *
  2658. * @param p_hwfn - HW device data
  2659. * @param p_ptt - Ptt window used for writing the registers.
  2660. * @param buf_size - OUT: required buffer size (in dwords) for mcp trace data.
  2661. *
  2662. * @return error if one of the following holds:
  2663. * - the version wasn't set
  2664. * - the trace data in MCP scratchpad contain an invalid signature
  2665. * - the bundle ID in NVRAM is invalid
  2666. * - the trace meta data cannot be found (in NVRAM or image file)
  2667. * Otherwise, returns ok.
  2668. */
  2669. enum dbg_status qed_dbg_mcp_trace_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2670. struct qed_ptt *p_ptt,
  2671. u32 *buf_size);
  2672. /**
  2673. * @brief qed_dbg_mcp_trace_dump - Performs mcp trace and writes the results
  2674. * into the specified buffer.
  2675. *
  2676. * @param p_hwfn - HW device data
  2677. * @param p_ptt - Ptt window used for writing the registers.
  2678. * @param dump_buf - Pointer to write the mcp trace data into.
  2679. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2680. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2681. *
  2682. * @return error if one of the following holds:
  2683. * - the version wasn't set
  2684. * - the specified buffer is too small
  2685. * - the trace data in MCP scratchpad contain an invalid signature
  2686. * - the bundle ID in NVRAM is invalid
  2687. * - the trace meta data cannot be found (in NVRAM or image file)
  2688. * - the trace meta data cannot be read (from NVRAM or image file)
  2689. * Otherwise, returns ok.
  2690. */
  2691. enum dbg_status qed_dbg_mcp_trace_dump(struct qed_hwfn *p_hwfn,
  2692. struct qed_ptt *p_ptt,
  2693. u32 *dump_buf,
  2694. u32 buf_size_in_dwords,
  2695. u32 *num_dumped_dwords);
  2696. /**
  2697. * @brief qed_dbg_reg_fifo_get_dump_buf_size - Returns the required buffer size
  2698. * for grc trace fifo results.
  2699. *
  2700. * @param p_hwfn - HW device data
  2701. * @param p_ptt - Ptt window used for writing the registers.
  2702. * @param buf_size - OUT: required buffer size (in dwords) for reg fifo data.
  2703. *
  2704. * @return error if one of the following holds:
  2705. * - the version wasn't set
  2706. * Otherwise, returns ok.
  2707. */
  2708. enum dbg_status qed_dbg_reg_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2709. struct qed_ptt *p_ptt,
  2710. u32 *buf_size);
  2711. /**
  2712. * @brief qed_dbg_reg_fifo_dump - Reads the reg fifo and writes the results into
  2713. * the specified buffer.
  2714. *
  2715. * @param p_hwfn - HW device data
  2716. * @param p_ptt - Ptt window used for writing the registers.
  2717. * @param dump_buf - Pointer to write the reg fifo data into.
  2718. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2719. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2720. *
  2721. * @return error if one of the following holds:
  2722. * - the version wasn't set
  2723. * - the specified buffer is too small
  2724. * - DMAE transaction failed
  2725. * Otherwise, returns ok.
  2726. */
  2727. enum dbg_status qed_dbg_reg_fifo_dump(struct qed_hwfn *p_hwfn,
  2728. struct qed_ptt *p_ptt,
  2729. u32 *dump_buf,
  2730. u32 buf_size_in_dwords,
  2731. u32 *num_dumped_dwords);
  2732. /**
  2733. * @brief qed_dbg_igu_fifo_get_dump_buf_size - Returns the required buffer size
  2734. * for the IGU fifo results.
  2735. *
  2736. * @param p_hwfn - HW device data
  2737. * @param p_ptt - Ptt window used for writing the registers.
  2738. * @param buf_size - OUT: required buffer size (in dwords) for the IGU fifo
  2739. * data.
  2740. *
  2741. * @return error if one of the following holds:
  2742. * - the version wasn't set
  2743. * Otherwise, returns ok.
  2744. */
  2745. enum dbg_status qed_dbg_igu_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2746. struct qed_ptt *p_ptt,
  2747. u32 *buf_size);
  2748. /**
  2749. * @brief qed_dbg_igu_fifo_dump - Reads the IGU fifo and writes the results into
  2750. * the specified buffer.
  2751. *
  2752. * @param p_hwfn - HW device data
  2753. * @param p_ptt - Ptt window used for writing the registers.
  2754. * @param dump_buf - Pointer to write the IGU fifo data into.
  2755. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2756. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2757. *
  2758. * @return error if one of the following holds:
  2759. * - the version wasn't set
  2760. * - the specified buffer is too small
  2761. * - DMAE transaction failed
  2762. * Otherwise, returns ok.
  2763. */
  2764. enum dbg_status qed_dbg_igu_fifo_dump(struct qed_hwfn *p_hwfn,
  2765. struct qed_ptt *p_ptt,
  2766. u32 *dump_buf,
  2767. u32 buf_size_in_dwords,
  2768. u32 *num_dumped_dwords);
  2769. /**
  2770. * @brief qed_dbg_protection_override_get_dump_buf_size - Returns the required
  2771. * buffer size for protection override window results.
  2772. *
  2773. * @param p_hwfn - HW device data
  2774. * @param p_ptt - Ptt window used for writing the registers.
  2775. * @param buf_size - OUT: required buffer size (in dwords) for protection
  2776. * override data.
  2777. *
  2778. * @return error if one of the following holds:
  2779. * - the version wasn't set
  2780. * Otherwise, returns ok.
  2781. */
  2782. enum dbg_status
  2783. qed_dbg_protection_override_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2784. struct qed_ptt *p_ptt,
  2785. u32 *buf_size);
  2786. /**
  2787. * @brief qed_dbg_protection_override_dump - Reads protection override window
  2788. * entries and writes the results into the specified buffer.
  2789. *
  2790. * @param p_hwfn - HW device data
  2791. * @param p_ptt - Ptt window used for writing the registers.
  2792. * @param dump_buf - Pointer to write the protection override data into.
  2793. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2794. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2795. *
  2796. * @return error if one of the following holds:
  2797. * - the version wasn't set
  2798. * - the specified buffer is too small
  2799. * - DMAE transaction failed
  2800. * Otherwise, returns ok.
  2801. */
  2802. enum dbg_status qed_dbg_protection_override_dump(struct qed_hwfn *p_hwfn,
  2803. struct qed_ptt *p_ptt,
  2804. u32 *dump_buf,
  2805. u32 buf_size_in_dwords,
  2806. u32 *num_dumped_dwords);
  2807. /**
  2808. * @brief qed_dbg_fw_asserts_get_dump_buf_size - Returns the required buffer
  2809. * size for FW Asserts results.
  2810. *
  2811. * @param p_hwfn - HW device data
  2812. * @param p_ptt - Ptt window used for writing the registers.
  2813. * @param buf_size - OUT: required buffer size (in dwords) for FW Asserts data.
  2814. *
  2815. * @return error if one of the following holds:
  2816. * - the version wasn't set
  2817. * Otherwise, returns ok.
  2818. */
  2819. enum dbg_status qed_dbg_fw_asserts_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2820. struct qed_ptt *p_ptt,
  2821. u32 *buf_size);
  2822. /**
  2823. * @brief qed_dbg_fw_asserts_dump - Reads the FW Asserts and writes the results
  2824. * into the specified buffer.
  2825. *
  2826. * @param p_hwfn - HW device data
  2827. * @param p_ptt - Ptt window used for writing the registers.
  2828. * @param dump_buf - Pointer to write the FW Asserts data into.
  2829. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2830. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2831. *
  2832. * @return error if one of the following holds:
  2833. * - the version wasn't set
  2834. * - the specified buffer is too small
  2835. * Otherwise, returns ok.
  2836. */
  2837. enum dbg_status qed_dbg_fw_asserts_dump(struct qed_hwfn *p_hwfn,
  2838. struct qed_ptt *p_ptt,
  2839. u32 *dump_buf,
  2840. u32 buf_size_in_dwords,
  2841. u32 *num_dumped_dwords);
  2842. /**
  2843. * @brief qed_dbg_print_attn - Prints attention registers values in the
  2844. * specified results struct.
  2845. *
  2846. * @param p_hwfn
  2847. * @param results - Pointer to the attention read results
  2848. *
  2849. * @return error if one of the following holds:
  2850. * - the version wasn't set
  2851. * Otherwise, returns ok.
  2852. */
  2853. enum dbg_status qed_dbg_print_attn(struct qed_hwfn *p_hwfn,
  2854. struct dbg_attn_block_result *results);
  2855. /******************************** Constants **********************************/
  2856. #define MAX_NAME_LEN 16
  2857. /***************************** Public Functions *******************************/
  2858. /**
  2859. * @brief qed_dbg_user_set_bin_ptr - Sets a pointer to the binary data with
  2860. * debug arrays.
  2861. *
  2862. * @param bin_ptr - a pointer to the binary data with debug arrays.
  2863. */
  2864. enum dbg_status qed_dbg_user_set_bin_ptr(const u8 * const bin_ptr);
  2865. /**
  2866. * @brief qed_dbg_get_status_str - Returns a string for the specified status.
  2867. *
  2868. * @param status - a debug status code.
  2869. *
  2870. * @return a string for the specified status
  2871. */
  2872. const char *qed_dbg_get_status_str(enum dbg_status status);
  2873. /**
  2874. * @brief qed_get_idle_chk_results_buf_size - Returns the required buffer size
  2875. * for idle check results (in bytes).
  2876. *
  2877. * @param p_hwfn - HW device data
  2878. * @param dump_buf - idle check dump buffer.
  2879. * @param num_dumped_dwords - number of dwords that were dumped.
  2880. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2881. * results.
  2882. *
  2883. * @return error if the parsing fails, ok otherwise.
  2884. */
  2885. enum dbg_status qed_get_idle_chk_results_buf_size(struct qed_hwfn *p_hwfn,
  2886. u32 *dump_buf,
  2887. u32 num_dumped_dwords,
  2888. u32 *results_buf_size);
  2889. /**
  2890. * @brief qed_print_idle_chk_results - Prints idle check results
  2891. *
  2892. * @param p_hwfn - HW device data
  2893. * @param dump_buf - idle check dump buffer.
  2894. * @param num_dumped_dwords - number of dwords that were dumped.
  2895. * @param results_buf - buffer for printing the idle check results.
  2896. * @param num_errors - OUT: number of errors found in idle check.
  2897. * @param num_warnings - OUT: number of warnings found in idle check.
  2898. *
  2899. * @return error if the parsing fails, ok otherwise.
  2900. */
  2901. enum dbg_status qed_print_idle_chk_results(struct qed_hwfn *p_hwfn,
  2902. u32 *dump_buf,
  2903. u32 num_dumped_dwords,
  2904. char *results_buf,
  2905. u32 *num_errors,
  2906. u32 *num_warnings);
  2907. /**
  2908. * @brief qed_get_mcp_trace_results_buf_size - Returns the required buffer size
  2909. * for MCP Trace results (in bytes).
  2910. *
  2911. * @param p_hwfn - HW device data
  2912. * @param dump_buf - MCP Trace dump buffer.
  2913. * @param num_dumped_dwords - number of dwords that were dumped.
  2914. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2915. * results.
  2916. *
  2917. * @return error if the parsing fails, ok otherwise.
  2918. */
  2919. enum dbg_status qed_get_mcp_trace_results_buf_size(struct qed_hwfn *p_hwfn,
  2920. u32 *dump_buf,
  2921. u32 num_dumped_dwords,
  2922. u32 *results_buf_size);
  2923. /**
  2924. * @brief qed_print_mcp_trace_results - Prints MCP Trace results
  2925. *
  2926. * @param p_hwfn - HW device data
  2927. * @param dump_buf - mcp trace dump buffer, starting from the header.
  2928. * @param num_dumped_dwords - number of dwords that were dumped.
  2929. * @param results_buf - buffer for printing the mcp trace results.
  2930. *
  2931. * @return error if the parsing fails, ok otherwise.
  2932. */
  2933. enum dbg_status qed_print_mcp_trace_results(struct qed_hwfn *p_hwfn,
  2934. u32 *dump_buf,
  2935. u32 num_dumped_dwords,
  2936. char *results_buf);
  2937. /**
  2938. * @brief qed_get_reg_fifo_results_buf_size - Returns the required buffer size
  2939. * for reg_fifo results (in bytes).
  2940. *
  2941. * @param p_hwfn - HW device data
  2942. * @param dump_buf - reg fifo dump buffer.
  2943. * @param num_dumped_dwords - number of dwords that were dumped.
  2944. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2945. * results.
  2946. *
  2947. * @return error if the parsing fails, ok otherwise.
  2948. */
  2949. enum dbg_status qed_get_reg_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
  2950. u32 *dump_buf,
  2951. u32 num_dumped_dwords,
  2952. u32 *results_buf_size);
  2953. /**
  2954. * @brief qed_print_reg_fifo_results - Prints reg fifo results
  2955. *
  2956. * @param p_hwfn - HW device data
  2957. * @param dump_buf - reg fifo dump buffer, starting from the header.
  2958. * @param num_dumped_dwords - number of dwords that were dumped.
  2959. * @param results_buf - buffer for printing the reg fifo results.
  2960. *
  2961. * @return error if the parsing fails, ok otherwise.
  2962. */
  2963. enum dbg_status qed_print_reg_fifo_results(struct qed_hwfn *p_hwfn,
  2964. u32 *dump_buf,
  2965. u32 num_dumped_dwords,
  2966. char *results_buf);
  2967. /**
  2968. * @brief qed_get_igu_fifo_results_buf_size - Returns the required buffer size
  2969. * for igu_fifo results (in bytes).
  2970. *
  2971. * @param p_hwfn - HW device data
  2972. * @param dump_buf - IGU fifo dump buffer.
  2973. * @param num_dumped_dwords - number of dwords that were dumped.
  2974. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2975. * results.
  2976. *
  2977. * @return error if the parsing fails, ok otherwise.
  2978. */
  2979. enum dbg_status qed_get_igu_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
  2980. u32 *dump_buf,
  2981. u32 num_dumped_dwords,
  2982. u32 *results_buf_size);
  2983. /**
  2984. * @brief qed_print_igu_fifo_results - Prints IGU fifo results
  2985. *
  2986. * @param p_hwfn - HW device data
  2987. * @param dump_buf - IGU fifo dump buffer, starting from the header.
  2988. * @param num_dumped_dwords - number of dwords that were dumped.
  2989. * @param results_buf - buffer for printing the IGU fifo results.
  2990. *
  2991. * @return error if the parsing fails, ok otherwise.
  2992. */
  2993. enum dbg_status qed_print_igu_fifo_results(struct qed_hwfn *p_hwfn,
  2994. u32 *dump_buf,
  2995. u32 num_dumped_dwords,
  2996. char *results_buf);
  2997. /**
  2998. * @brief qed_get_protection_override_results_buf_size - Returns the required
  2999. * buffer size for protection override results (in bytes).
  3000. *
  3001. * @param p_hwfn - HW device data
  3002. * @param dump_buf - protection override dump buffer.
  3003. * @param num_dumped_dwords - number of dwords that were dumped.
  3004. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  3005. * results.
  3006. *
  3007. * @return error if the parsing fails, ok otherwise.
  3008. */
  3009. enum dbg_status
  3010. qed_get_protection_override_results_buf_size(struct qed_hwfn *p_hwfn,
  3011. u32 *dump_buf,
  3012. u32 num_dumped_dwords,
  3013. u32 *results_buf_size);
  3014. /**
  3015. * @brief qed_print_protection_override_results - Prints protection override
  3016. * results.
  3017. *
  3018. * @param p_hwfn - HW device data
  3019. * @param dump_buf - protection override dump buffer, starting from the header.
  3020. * @param num_dumped_dwords - number of dwords that were dumped.
  3021. * @param results_buf - buffer for printing the reg fifo results.
  3022. *
  3023. * @return error if the parsing fails, ok otherwise.
  3024. */
  3025. enum dbg_status qed_print_protection_override_results(struct qed_hwfn *p_hwfn,
  3026. u32 *dump_buf,
  3027. u32 num_dumped_dwords,
  3028. char *results_buf);
  3029. /**
  3030. * @brief qed_get_fw_asserts_results_buf_size - Returns the required buffer size
  3031. * for FW Asserts results (in bytes).
  3032. *
  3033. * @param p_hwfn - HW device data
  3034. * @param dump_buf - FW Asserts dump buffer.
  3035. * @param num_dumped_dwords - number of dwords that were dumped.
  3036. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  3037. * results.
  3038. *
  3039. * @return error if the parsing fails, ok otherwise.
  3040. */
  3041. enum dbg_status qed_get_fw_asserts_results_buf_size(struct qed_hwfn *p_hwfn,
  3042. u32 *dump_buf,
  3043. u32 num_dumped_dwords,
  3044. u32 *results_buf_size);
  3045. /**
  3046. * @brief qed_print_fw_asserts_results - Prints FW Asserts results
  3047. *
  3048. * @param p_hwfn - HW device data
  3049. * @param dump_buf - FW Asserts dump buffer, starting from the header.
  3050. * @param num_dumped_dwords - number of dwords that were dumped.
  3051. * @param results_buf - buffer for printing the FW Asserts results.
  3052. *
  3053. * @return error if the parsing fails, ok otherwise.
  3054. */
  3055. enum dbg_status qed_print_fw_asserts_results(struct qed_hwfn *p_hwfn,
  3056. u32 *dump_buf,
  3057. u32 num_dumped_dwords,
  3058. char *results_buf);
  3059. /* Win 2 */
  3060. #define GTT_BAR0_MAP_REG_IGU_CMD 0x00f000UL
  3061. /* Win 3 */
  3062. #define GTT_BAR0_MAP_REG_TSDM_RAM 0x010000UL
  3063. /* Win 4 */
  3064. #define GTT_BAR0_MAP_REG_MSDM_RAM 0x011000UL
  3065. /* Win 5 */
  3066. #define GTT_BAR0_MAP_REG_MSDM_RAM_1024 0x012000UL
  3067. /* Win 6 */
  3068. #define GTT_BAR0_MAP_REG_USDM_RAM 0x013000UL
  3069. /* Win 7 */
  3070. #define GTT_BAR0_MAP_REG_USDM_RAM_1024 0x014000UL
  3071. /* Win 8 */
  3072. #define GTT_BAR0_MAP_REG_USDM_RAM_2048 0x015000UL
  3073. /* Win 9 */
  3074. #define GTT_BAR0_MAP_REG_XSDM_RAM 0x016000UL
  3075. /* Win 10 */
  3076. #define GTT_BAR0_MAP_REG_YSDM_RAM 0x017000UL
  3077. /* Win 11 */
  3078. #define GTT_BAR0_MAP_REG_PSDM_RAM 0x018000UL
  3079. /**
  3080. * @brief qed_qm_pf_mem_size - prepare QM ILT sizes
  3081. *
  3082. * Returns the required host memory size in 4KB units.
  3083. * Must be called before all QM init HSI functions.
  3084. *
  3085. * @param pf_id - physical function ID
  3086. * @param num_pf_cids - number of connections used by this PF
  3087. * @param num_vf_cids - number of connections used by VFs of this PF
  3088. * @param num_tids - number of tasks used by this PF
  3089. * @param num_pf_pqs - number of PQs used by this PF
  3090. * @param num_vf_pqs - number of PQs used by VFs of this PF
  3091. *
  3092. * @return The required host memory size in 4KB units.
  3093. */
  3094. u32 qed_qm_pf_mem_size(u8 pf_id,
  3095. u32 num_pf_cids,
  3096. u32 num_vf_cids,
  3097. u32 num_tids, u16 num_pf_pqs, u16 num_vf_pqs);
  3098. struct qed_qm_common_rt_init_params {
  3099. u8 max_ports_per_engine;
  3100. u8 max_phys_tcs_per_port;
  3101. bool pf_rl_en;
  3102. bool pf_wfq_en;
  3103. bool vport_rl_en;
  3104. bool vport_wfq_en;
  3105. struct init_qm_port_params *port_params;
  3106. };
  3107. int qed_qm_common_rt_init(struct qed_hwfn *p_hwfn,
  3108. struct qed_qm_common_rt_init_params *p_params);
  3109. struct qed_qm_pf_rt_init_params {
  3110. u8 port_id;
  3111. u8 pf_id;
  3112. u8 max_phys_tcs_per_port;
  3113. bool is_first_pf;
  3114. u32 num_pf_cids;
  3115. u32 num_vf_cids;
  3116. u32 num_tids;
  3117. u16 start_pq;
  3118. u16 num_pf_pqs;
  3119. u16 num_vf_pqs;
  3120. u8 start_vport;
  3121. u8 num_vports;
  3122. u16 pf_wfq;
  3123. u32 pf_rl;
  3124. struct init_qm_pq_params *pq_params;
  3125. struct init_qm_vport_params *vport_params;
  3126. };
  3127. int qed_qm_pf_rt_init(struct qed_hwfn *p_hwfn,
  3128. struct qed_ptt *p_ptt,
  3129. struct qed_qm_pf_rt_init_params *p_params);
  3130. /**
  3131. * @brief qed_init_pf_wfq - Initializes the WFQ weight of the specified PF
  3132. *
  3133. * @param p_hwfn
  3134. * @param p_ptt - ptt window used for writing the registers
  3135. * @param pf_id - PF ID
  3136. * @param pf_wfq - WFQ weight. Must be non-zero.
  3137. *
  3138. * @return 0 on success, -1 on error.
  3139. */
  3140. int qed_init_pf_wfq(struct qed_hwfn *p_hwfn,
  3141. struct qed_ptt *p_ptt, u8 pf_id, u16 pf_wfq);
  3142. /**
  3143. * @brief qed_init_pf_rl - Initializes the rate limit of the specified PF
  3144. *
  3145. * @param p_hwfn
  3146. * @param p_ptt - ptt window used for writing the registers
  3147. * @param pf_id - PF ID
  3148. * @param pf_rl - rate limit in Mb/sec units
  3149. *
  3150. * @return 0 on success, -1 on error.
  3151. */
  3152. int qed_init_pf_rl(struct qed_hwfn *p_hwfn,
  3153. struct qed_ptt *p_ptt, u8 pf_id, u32 pf_rl);
  3154. /**
  3155. * @brief qed_init_vport_wfq Initializes the WFQ weight of the specified VPORT
  3156. *
  3157. * @param p_hwfn
  3158. * @param p_ptt - ptt window used for writing the registers
  3159. * @param first_tx_pq_id- An array containing the first Tx PQ ID associated
  3160. * with the VPORT for each TC. This array is filled by
  3161. * qed_qm_pf_rt_init
  3162. * @param vport_wfq - WFQ weight. Must be non-zero.
  3163. *
  3164. * @return 0 on success, -1 on error.
  3165. */
  3166. int qed_init_vport_wfq(struct qed_hwfn *p_hwfn,
  3167. struct qed_ptt *p_ptt,
  3168. u16 first_tx_pq_id[NUM_OF_TCS], u16 vport_wfq);
  3169. /**
  3170. * @brief qed_init_vport_rl - Initializes the rate limit of the specified VPORT
  3171. *
  3172. * @param p_hwfn
  3173. * @param p_ptt - ptt window used for writing the registers
  3174. * @param vport_id - VPORT ID
  3175. * @param vport_rl - rate limit in Mb/sec units
  3176. *
  3177. * @return 0 on success, -1 on error.
  3178. */
  3179. int qed_init_vport_rl(struct qed_hwfn *p_hwfn,
  3180. struct qed_ptt *p_ptt, u8 vport_id, u32 vport_rl);
  3181. /**
  3182. * @brief qed_send_qm_stop_cmd Sends a stop command to the QM
  3183. *
  3184. * @param p_hwfn
  3185. * @param p_ptt
  3186. * @param is_release_cmd - true for release, false for stop.
  3187. * @param is_tx_pq - true for Tx PQs, false for Other PQs.
  3188. * @param start_pq - first PQ ID to stop
  3189. * @param num_pqs - Number of PQs to stop, starting from start_pq.
  3190. *
  3191. * @return bool, true if successful, false if timeout occured while waiting for QM command done.
  3192. */
  3193. bool qed_send_qm_stop_cmd(struct qed_hwfn *p_hwfn,
  3194. struct qed_ptt *p_ptt,
  3195. bool is_release_cmd,
  3196. bool is_tx_pq, u16 start_pq, u16 num_pqs);
  3197. /**
  3198. * @brief qed_set_vxlan_dest_port - initializes vxlan tunnel destination udp port
  3199. *
  3200. * @param p_ptt - ptt window used for writing the registers.
  3201. * @param dest_port - vxlan destination udp port.
  3202. */
  3203. void qed_set_vxlan_dest_port(struct qed_hwfn *p_hwfn,
  3204. struct qed_ptt *p_ptt, u16 dest_port);
  3205. /**
  3206. * @brief qed_set_vxlan_enable - enable or disable VXLAN tunnel in HW
  3207. *
  3208. * @param p_ptt - ptt window used for writing the registers.
  3209. * @param vxlan_enable - vxlan enable flag.
  3210. */
  3211. void qed_set_vxlan_enable(struct qed_hwfn *p_hwfn,
  3212. struct qed_ptt *p_ptt, bool vxlan_enable);
  3213. /**
  3214. * @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
  3215. *
  3216. * @param p_ptt - ptt window used for writing the registers.
  3217. * @param eth_gre_enable - eth GRE enable enable flag.
  3218. * @param ip_gre_enable - IP GRE enable enable flag.
  3219. */
  3220. void qed_set_gre_enable(struct qed_hwfn *p_hwfn,
  3221. struct qed_ptt *p_ptt,
  3222. bool eth_gre_enable, bool ip_gre_enable);
  3223. /**
  3224. * @brief qed_set_geneve_dest_port - initializes geneve tunnel destination udp port
  3225. *
  3226. * @param p_ptt - ptt window used for writing the registers.
  3227. * @param dest_port - geneve destination udp port.
  3228. */
  3229. void qed_set_geneve_dest_port(struct qed_hwfn *p_hwfn,
  3230. struct qed_ptt *p_ptt, u16 dest_port);
  3231. /**
  3232. * @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
  3233. *
  3234. * @param p_ptt - ptt window used for writing the registers.
  3235. * @param eth_geneve_enable - eth GENEVE enable enable flag.
  3236. * @param ip_geneve_enable - IP GENEVE enable enable flag.
  3237. */
  3238. void qed_set_geneve_enable(struct qed_hwfn *p_hwfn,
  3239. struct qed_ptt *p_ptt,
  3240. bool eth_geneve_enable, bool ip_geneve_enable);
  3241. void qed_set_rfs_mode_disable(struct qed_hwfn *p_hwfn,
  3242. struct qed_ptt *p_ptt, u16 pf_id);
  3243. void qed_set_rfs_mode_enable(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
  3244. u16 pf_id, bool tcp, bool udp,
  3245. bool ipv4, bool ipv6);
  3246. #define YSTORM_FLOW_CONTROL_MODE_OFFSET (IRO[0].base)
  3247. #define YSTORM_FLOW_CONTROL_MODE_SIZE (IRO[0].size)
  3248. #define TSTORM_PORT_STAT_OFFSET(port_id) \
  3249. (IRO[1].base + ((port_id) * IRO[1].m1))
  3250. #define TSTORM_PORT_STAT_SIZE (IRO[1].size)
  3251. #define TSTORM_LL2_PORT_STAT_OFFSET(port_id) \
  3252. (IRO[2].base + ((port_id) * IRO[2].m1))
  3253. #define TSTORM_LL2_PORT_STAT_SIZE (IRO[2].size)
  3254. #define USTORM_VF_PF_CHANNEL_READY_OFFSET(vf_id) \
  3255. (IRO[3].base + ((vf_id) * IRO[3].m1))
  3256. #define USTORM_VF_PF_CHANNEL_READY_SIZE (IRO[3].size)
  3257. #define USTORM_FLR_FINAL_ACK_OFFSET(pf_id) \
  3258. (IRO[4].base + (pf_id) * IRO[4].m1)
  3259. #define USTORM_FLR_FINAL_ACK_SIZE (IRO[4].size)
  3260. #define USTORM_EQE_CONS_OFFSET(pf_id) \
  3261. (IRO[5].base + ((pf_id) * IRO[5].m1))
  3262. #define USTORM_EQE_CONS_SIZE (IRO[5].size)
  3263. #define USTORM_ETH_QUEUE_ZONE_OFFSET(queue_zone_id) \
  3264. (IRO[6].base + ((queue_zone_id) * IRO[6].m1))
  3265. #define USTORM_ETH_QUEUE_ZONE_SIZE (IRO[6].size)
  3266. #define USTORM_COMMON_QUEUE_CONS_OFFSET(queue_zone_id) \
  3267. (IRO[7].base + ((queue_zone_id) * IRO[7].m1))
  3268. #define USTORM_COMMON_QUEUE_CONS_SIZE (IRO[7].size)
  3269. #define TSTORM_LL2_RX_PRODS_OFFSET(core_rx_queue_id) \
  3270. (IRO[14].base + ((core_rx_queue_id) * IRO[14].m1))
  3271. #define TSTORM_LL2_RX_PRODS_SIZE (IRO[14].size)
  3272. #define CORE_LL2_TSTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
  3273. (IRO[15].base + ((core_rx_queue_id) * IRO[15].m1))
  3274. #define CORE_LL2_TSTORM_PER_QUEUE_STAT_SIZE (IRO[15].size)
  3275. #define CORE_LL2_USTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
  3276. (IRO[16].base + ((core_rx_queue_id) * IRO[16].m1))
  3277. #define CORE_LL2_USTORM_PER_QUEUE_STAT_SIZE (IRO[16].size)
  3278. #define CORE_LL2_PSTORM_PER_QUEUE_STAT_OFFSET(core_tx_stats_id) \
  3279. (IRO[17].base + ((core_tx_stats_id) * IRO[17].m1))
  3280. #define CORE_LL2_PSTORM_PER_QUEUE_STAT_SIZE (IRO[17]. size)
  3281. #define MSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3282. (IRO[18].base + ((stat_counter_id) * IRO[18].m1))
  3283. #define MSTORM_QUEUE_STAT_SIZE (IRO[18].size)
  3284. #define MSTORM_ETH_PF_PRODS_OFFSET(queue_id) \
  3285. (IRO[19].base + ((queue_id) * IRO[19].m1))
  3286. #define MSTORM_ETH_PF_PRODS_SIZE (IRO[19].size)
  3287. #define MSTORM_ETH_VF_PRODS_OFFSET(vf_id, vf_queue_id) \
  3288. (IRO[20].base + ((vf_id) * IRO[20].m1) + ((vf_queue_id) * IRO[20].m2))
  3289. #define MSTORM_ETH_VF_PRODS_SIZE (IRO[20].size)
  3290. #define MSTORM_TPA_TIMEOUT_US_OFFSET (IRO[21].base)
  3291. #define MSTORM_TPA_TIMEOUT_US_SIZE (IRO[21].size)
  3292. #define MSTORM_ETH_PF_STAT_OFFSET(pf_id) \
  3293. (IRO[22].base + ((pf_id) * IRO[22].m1))
  3294. #define MSTORM_ETH_PF_STAT_SIZE (IRO[22].size)
  3295. #define USTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3296. (IRO[23].base + ((stat_counter_id) * IRO[23].m1))
  3297. #define USTORM_QUEUE_STAT_SIZE (IRO[23].size)
  3298. #define USTORM_ETH_PF_STAT_OFFSET(pf_id) \
  3299. (IRO[24].base + ((pf_id) * IRO[24].m1))
  3300. #define USTORM_ETH_PF_STAT_SIZE (IRO[24].size)
  3301. #define PSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3302. (IRO[25].base + ((stat_counter_id) * IRO[25].m1))
  3303. #define PSTORM_QUEUE_STAT_SIZE (IRO[25].size)
  3304. #define PSTORM_ETH_PF_STAT_OFFSET(pf_id) \
  3305. (IRO[26].base + ((pf_id) * IRO[26].m1))
  3306. #define PSTORM_ETH_PF_STAT_SIZE (IRO[26].size)
  3307. #define PSTORM_CTL_FRAME_ETHTYPE_OFFSET(ethtype) \
  3308. (IRO[27].base + ((ethtype) * IRO[27].m1))
  3309. #define PSTORM_CTL_FRAME_ETHTYPE_SIZE (IRO[27].size)
  3310. #define TSTORM_ETH_PRS_INPUT_OFFSET (IRO[28].base)
  3311. #define TSTORM_ETH_PRS_INPUT_SIZE (IRO[28].size)
  3312. #define ETH_RX_RATE_LIMIT_OFFSET(pf_id) \
  3313. (IRO[29].base + ((pf_id) * IRO[29].m1))
  3314. #define ETH_RX_RATE_LIMIT_SIZE (IRO[29].size)
  3315. #define XSTORM_ETH_QUEUE_ZONE_OFFSET(queue_id) \
  3316. (IRO[30].base + ((queue_id) * IRO[30].m1))
  3317. #define XSTORM_ETH_QUEUE_ZONE_SIZE (IRO[30].size)
  3318. #define TSTORM_SCSI_CMDQ_CONS_OFFSET(cmdq_queue_id) \
  3319. (IRO[34].base + ((cmdq_queue_id) * IRO[34].m1))
  3320. #define TSTORM_SCSI_CMDQ_CONS_SIZE (IRO[34].size)
  3321. #define TSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
  3322. (IRO[35].base + ((func_id) * IRO[35].m1) + ((bdq_id) * IRO[35].m2))
  3323. #define TSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[35].size)
  3324. #define MSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
  3325. (IRO[36].base + ((func_id) * IRO[36].m1) + ((bdq_id) * IRO[36].m2))
  3326. #define MSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[36].size)
  3327. #define TSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  3328. (IRO[37].base + ((pf_id) * IRO[37].m1))
  3329. #define TSTORM_ISCSI_RX_STATS_SIZE (IRO[37].size)
  3330. #define MSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  3331. (IRO[38].base + ((pf_id) * IRO[38].m1))
  3332. #define MSTORM_ISCSI_RX_STATS_SIZE (IRO[38].size)
  3333. #define USTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  3334. (IRO[39].base + ((pf_id) * IRO[39].m1))
  3335. #define USTORM_ISCSI_RX_STATS_SIZE (IRO[39].size)
  3336. #define XSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  3337. (IRO[40].base + ((pf_id) * IRO[40].m1))
  3338. #define XSTORM_ISCSI_TX_STATS_SIZE (IRO[40].size)
  3339. #define YSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  3340. (IRO[41].base + ((pf_id) * IRO[41].m1))
  3341. #define YSTORM_ISCSI_TX_STATS_SIZE (IRO[41].size)
  3342. #define PSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  3343. (IRO[42].base + ((pf_id) * IRO[42].m1))
  3344. #define PSTORM_ISCSI_TX_STATS_SIZE (IRO[42].size)
  3345. #define PSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
  3346. (IRO[45].base + ((rdma_stat_counter_id) * IRO[45].m1))
  3347. #define PSTORM_RDMA_QUEUE_STAT_SIZE (IRO[45].size)
  3348. #define TSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
  3349. (IRO[46].base + ((rdma_stat_counter_id) * IRO[46].m1))
  3350. #define TSTORM_RDMA_QUEUE_STAT_SIZE (IRO[46].size)
  3351. #define TSTORM_FCOE_RX_STATS_OFFSET(pf_id) \
  3352. (IRO[43].base + ((pf_id) * IRO[43].m1))
  3353. #define PSTORM_FCOE_TX_STATS_OFFSET(pf_id) \
  3354. (IRO[44].base + ((pf_id) * IRO[44].m1))
  3355. static const struct iro iro_arr[47] = {
  3356. {0x0, 0x0, 0x0, 0x0, 0x8},
  3357. {0x4cb0, 0x80, 0x0, 0x0, 0x80},
  3358. {0x6318, 0x20, 0x0, 0x0, 0x20},
  3359. {0xb00, 0x8, 0x0, 0x0, 0x4},
  3360. {0xa80, 0x8, 0x0, 0x0, 0x4},
  3361. {0x0, 0x8, 0x0, 0x0, 0x2},
  3362. {0x80, 0x8, 0x0, 0x0, 0x4},
  3363. {0x84, 0x8, 0x0, 0x0, 0x2},
  3364. {0x4bc0, 0x0, 0x0, 0x0, 0x78},
  3365. {0x3df0, 0x0, 0x0, 0x0, 0x78},
  3366. {0x29b0, 0x0, 0x0, 0x0, 0x78},
  3367. {0x4c38, 0x0, 0x0, 0x0, 0x78},
  3368. {0x4990, 0x0, 0x0, 0x0, 0x78},
  3369. {0x7e48, 0x0, 0x0, 0x0, 0x78},
  3370. {0xa28, 0x8, 0x0, 0x0, 0x8},
  3371. {0x60f8, 0x10, 0x0, 0x0, 0x10},
  3372. {0xb820, 0x30, 0x0, 0x0, 0x30},
  3373. {0x95b8, 0x30, 0x0, 0x0, 0x30},
  3374. {0x4b60, 0x80, 0x0, 0x0, 0x40},
  3375. {0x1f8, 0x4, 0x0, 0x0, 0x4},
  3376. {0x53a0, 0x80, 0x4, 0x0, 0x4},
  3377. {0xc8f0, 0x0, 0x0, 0x0, 0x4},
  3378. {0x4ba0, 0x80, 0x0, 0x0, 0x20},
  3379. {0x8050, 0x40, 0x0, 0x0, 0x30},
  3380. {0xe770, 0x60, 0x0, 0x0, 0x60},
  3381. {0x2b48, 0x80, 0x0, 0x0, 0x38},
  3382. {0xf188, 0x78, 0x0, 0x0, 0x78},
  3383. {0x1f8, 0x4, 0x0, 0x0, 0x4},
  3384. {0xacf0, 0x0, 0x0, 0x0, 0xf0},
  3385. {0xade0, 0x8, 0x0, 0x0, 0x8},
  3386. {0x1f8, 0x8, 0x0, 0x0, 0x8},
  3387. {0xac0, 0x8, 0x0, 0x0, 0x8},
  3388. {0x2578, 0x8, 0x0, 0x0, 0x8},
  3389. {0x24f8, 0x8, 0x0, 0x0, 0x8},
  3390. {0x0, 0x8, 0x0, 0x0, 0x8},
  3391. {0x200, 0x10, 0x8, 0x0, 0x8},
  3392. {0xb78, 0x10, 0x8, 0x0, 0x2},
  3393. {0xd888, 0x38, 0x0, 0x0, 0x24},
  3394. {0x12c38, 0x10, 0x0, 0x0, 0x8},
  3395. {0x11aa0, 0x38, 0x0, 0x0, 0x18},
  3396. {0xa8c0, 0x38, 0x0, 0x0, 0x10},
  3397. {0x86f8, 0x30, 0x0, 0x0, 0x18},
  3398. {0x101f8, 0x10, 0x0, 0x0, 0x10},
  3399. {0xdd08, 0x48, 0x0, 0x0, 0x38},
  3400. {0x10660, 0x20, 0x0, 0x0, 0x20},
  3401. {0x2b80, 0x80, 0x0, 0x0, 0x10},
  3402. {0x5020, 0x10, 0x0, 0x0, 0x10},
  3403. };
  3404. /* Runtime array offsets */
  3405. #define DORQ_REG_PF_MAX_ICID_0_RT_OFFSET 0
  3406. #define DORQ_REG_PF_MAX_ICID_1_RT_OFFSET 1
  3407. #define DORQ_REG_PF_MAX_ICID_2_RT_OFFSET 2
  3408. #define DORQ_REG_PF_MAX_ICID_3_RT_OFFSET 3
  3409. #define DORQ_REG_PF_MAX_ICID_4_RT_OFFSET 4
  3410. #define DORQ_REG_PF_MAX_ICID_5_RT_OFFSET 5
  3411. #define DORQ_REG_PF_MAX_ICID_6_RT_OFFSET 6
  3412. #define DORQ_REG_PF_MAX_ICID_7_RT_OFFSET 7
  3413. #define DORQ_REG_VF_MAX_ICID_0_RT_OFFSET 8
  3414. #define DORQ_REG_VF_MAX_ICID_1_RT_OFFSET 9
  3415. #define DORQ_REG_VF_MAX_ICID_2_RT_OFFSET 10
  3416. #define DORQ_REG_VF_MAX_ICID_3_RT_OFFSET 11
  3417. #define DORQ_REG_VF_MAX_ICID_4_RT_OFFSET 12
  3418. #define DORQ_REG_VF_MAX_ICID_5_RT_OFFSET 13
  3419. #define DORQ_REG_VF_MAX_ICID_6_RT_OFFSET 14
  3420. #define DORQ_REG_VF_MAX_ICID_7_RT_OFFSET 15
  3421. #define DORQ_REG_PF_WAKE_ALL_RT_OFFSET 16
  3422. #define DORQ_REG_TAG1_ETHERTYPE_RT_OFFSET 17
  3423. #define IGU_REG_PF_CONFIGURATION_RT_OFFSET 18
  3424. #define IGU_REG_VF_CONFIGURATION_RT_OFFSET 19
  3425. #define IGU_REG_ATTN_MSG_ADDR_L_RT_OFFSET 20
  3426. #define IGU_REG_ATTN_MSG_ADDR_H_RT_OFFSET 21
  3427. #define IGU_REG_LEADING_EDGE_LATCH_RT_OFFSET 22
  3428. #define IGU_REG_TRAILING_EDGE_LATCH_RT_OFFSET 23
  3429. #define CAU_REG_CQE_AGG_UNIT_SIZE_RT_OFFSET 24
  3430. #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
  3431. #define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
  3432. #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
  3433. #define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
  3434. #define CAU_REG_SB_ADDR_MEMORY_RT_OFFSET 1497
  3435. #define CAU_REG_SB_ADDR_MEMORY_RT_SIZE 736
  3436. #define CAU_REG_PI_MEMORY_RT_OFFSET 2233
  3437. #define CAU_REG_PI_MEMORY_RT_SIZE 4416
  3438. #define PRS_REG_SEARCH_RESP_INITIATOR_TYPE_RT_OFFSET 6649
  3439. #define PRS_REG_TASK_ID_MAX_INITIATOR_PF_RT_OFFSET 6650
  3440. #define PRS_REG_TASK_ID_MAX_INITIATOR_VF_RT_OFFSET 6651
  3441. #define PRS_REG_TASK_ID_MAX_TARGET_PF_RT_OFFSET 6652
  3442. #define PRS_REG_TASK_ID_MAX_TARGET_VF_RT_OFFSET 6653
  3443. #define PRS_REG_SEARCH_TCP_RT_OFFSET 6654
  3444. #define PRS_REG_SEARCH_FCOE_RT_OFFSET 6655
  3445. #define PRS_REG_SEARCH_ROCE_RT_OFFSET 6656
  3446. #define PRS_REG_ROCE_DEST_QP_MAX_VF_RT_OFFSET 6657
  3447. #define PRS_REG_ROCE_DEST_QP_MAX_PF_RT_OFFSET 6658
  3448. #define PRS_REG_SEARCH_OPENFLOW_RT_OFFSET 6659
  3449. #define PRS_REG_SEARCH_NON_IP_AS_OPENFLOW_RT_OFFSET 6660
  3450. #define PRS_REG_OPENFLOW_SUPPORT_ONLY_KNOWN_OVER_IP_RT_OFFSET 6661
  3451. #define PRS_REG_OPENFLOW_SEARCH_KEY_MASK_RT_OFFSET 6662
  3452. #define PRS_REG_TAG_ETHERTYPE_0_RT_OFFSET 6663
  3453. #define PRS_REG_LIGHT_L2_ETHERTYPE_EN_RT_OFFSET 6664
  3454. #define SRC_REG_FIRSTFREE_RT_OFFSET 6665
  3455. #define SRC_REG_FIRSTFREE_RT_SIZE 2
  3456. #define SRC_REG_LASTFREE_RT_OFFSET 6667
  3457. #define SRC_REG_LASTFREE_RT_SIZE 2
  3458. #define SRC_REG_COUNTFREE_RT_OFFSET 6669
  3459. #define SRC_REG_NUMBER_HASH_BITS_RT_OFFSET 6670
  3460. #define PSWRQ2_REG_CDUT_P_SIZE_RT_OFFSET 6671
  3461. #define PSWRQ2_REG_CDUC_P_SIZE_RT_OFFSET 6672
  3462. #define PSWRQ2_REG_TM_P_SIZE_RT_OFFSET 6673
  3463. #define PSWRQ2_REG_QM_P_SIZE_RT_OFFSET 6674
  3464. #define PSWRQ2_REG_SRC_P_SIZE_RT_OFFSET 6675
  3465. #define PSWRQ2_REG_TSDM_P_SIZE_RT_OFFSET 6676
  3466. #define PSWRQ2_REG_TM_FIRST_ILT_RT_OFFSET 6677
  3467. #define PSWRQ2_REG_TM_LAST_ILT_RT_OFFSET 6678
  3468. #define PSWRQ2_REG_QM_FIRST_ILT_RT_OFFSET 6679
  3469. #define PSWRQ2_REG_QM_LAST_ILT_RT_OFFSET 6680
  3470. #define PSWRQ2_REG_SRC_FIRST_ILT_RT_OFFSET 6681
  3471. #define PSWRQ2_REG_SRC_LAST_ILT_RT_OFFSET 6682
  3472. #define PSWRQ2_REG_CDUC_FIRST_ILT_RT_OFFSET 6683
  3473. #define PSWRQ2_REG_CDUC_LAST_ILT_RT_OFFSET 6684
  3474. #define PSWRQ2_REG_CDUT_FIRST_ILT_RT_OFFSET 6685
  3475. #define PSWRQ2_REG_CDUT_LAST_ILT_RT_OFFSET 6686
  3476. #define PSWRQ2_REG_TSDM_FIRST_ILT_RT_OFFSET 6687
  3477. #define PSWRQ2_REG_TSDM_LAST_ILT_RT_OFFSET 6688
  3478. #define PSWRQ2_REG_TM_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6689
  3479. #define PSWRQ2_REG_CDUT_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6690
  3480. #define PSWRQ2_REG_CDUC_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6691
  3481. #define PSWRQ2_REG_TM_VF_BLOCKS_RT_OFFSET 6692
  3482. #define PSWRQ2_REG_CDUT_VF_BLOCKS_RT_OFFSET 6693
  3483. #define PSWRQ2_REG_CDUC_VF_BLOCKS_RT_OFFSET 6694
  3484. #define PSWRQ2_REG_TM_BLOCKS_FACTOR_RT_OFFSET 6695
  3485. #define PSWRQ2_REG_CDUT_BLOCKS_FACTOR_RT_OFFSET 6696
  3486. #define PSWRQ2_REG_CDUC_BLOCKS_FACTOR_RT_OFFSET 6697
  3487. #define PSWRQ2_REG_VF_BASE_RT_OFFSET 6698
  3488. #define PSWRQ2_REG_VF_LAST_ILT_RT_OFFSET 6699
  3489. #define PSWRQ2_REG_WR_MBS0_RT_OFFSET 6700
  3490. #define PSWRQ2_REG_RD_MBS0_RT_OFFSET 6701
  3491. #define PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET 6702
  3492. #define PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET 6703
  3493. #define PSWRQ2_REG_ILT_MEMORY_RT_OFFSET 6704
  3494. #define PSWRQ2_REG_ILT_MEMORY_RT_SIZE 22000
  3495. #define PGLUE_REG_B_VF_BASE_RT_OFFSET 28704
  3496. #define PGLUE_REG_B_MSDM_OFFSET_MASK_B_RT_OFFSET 28705
  3497. #define PGLUE_REG_B_MSDM_VF_SHIFT_B_RT_OFFSET 28706
  3498. #define PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET 28707
  3499. #define PGLUE_REG_B_PF_BAR0_SIZE_RT_OFFSET 28708
  3500. #define PGLUE_REG_B_PF_BAR1_SIZE_RT_OFFSET 28709
  3501. #define PGLUE_REG_B_VF_BAR1_SIZE_RT_OFFSET 28710
  3502. #define TM_REG_VF_ENABLE_CONN_RT_OFFSET 28711
  3503. #define TM_REG_PF_ENABLE_CONN_RT_OFFSET 28712
  3504. #define TM_REG_PF_ENABLE_TASK_RT_OFFSET 28713
  3505. #define TM_REG_GROUP_SIZE_RESOLUTION_CONN_RT_OFFSET 28714
  3506. #define TM_REG_GROUP_SIZE_RESOLUTION_TASK_RT_OFFSET 28715
  3507. #define TM_REG_CONFIG_CONN_MEM_RT_OFFSET 28716
  3508. #define TM_REG_CONFIG_CONN_MEM_RT_SIZE 416
  3509. #define TM_REG_CONFIG_TASK_MEM_RT_OFFSET 29132
  3510. #define TM_REG_CONFIG_TASK_MEM_RT_SIZE 512
  3511. #define QM_REG_MAXPQSIZE_0_RT_OFFSET 29644
  3512. #define QM_REG_MAXPQSIZE_1_RT_OFFSET 29645
  3513. #define QM_REG_MAXPQSIZE_2_RT_OFFSET 29646
  3514. #define QM_REG_MAXPQSIZETXSEL_0_RT_OFFSET 29647
  3515. #define QM_REG_MAXPQSIZETXSEL_1_RT_OFFSET 29648
  3516. #define QM_REG_MAXPQSIZETXSEL_2_RT_OFFSET 29649
  3517. #define QM_REG_MAXPQSIZETXSEL_3_RT_OFFSET 29650
  3518. #define QM_REG_MAXPQSIZETXSEL_4_RT_OFFSET 29651
  3519. #define QM_REG_MAXPQSIZETXSEL_5_RT_OFFSET 29652
  3520. #define QM_REG_MAXPQSIZETXSEL_6_RT_OFFSET 29653
  3521. #define QM_REG_MAXPQSIZETXSEL_7_RT_OFFSET 29654
  3522. #define QM_REG_MAXPQSIZETXSEL_8_RT_OFFSET 29655
  3523. #define QM_REG_MAXPQSIZETXSEL_9_RT_OFFSET 29656
  3524. #define QM_REG_MAXPQSIZETXSEL_10_RT_OFFSET 29657
  3525. #define QM_REG_MAXPQSIZETXSEL_11_RT_OFFSET 29658
  3526. #define QM_REG_MAXPQSIZETXSEL_12_RT_OFFSET 29659
  3527. #define QM_REG_MAXPQSIZETXSEL_13_RT_OFFSET 29660
  3528. #define QM_REG_MAXPQSIZETXSEL_14_RT_OFFSET 29661
  3529. #define QM_REG_MAXPQSIZETXSEL_15_RT_OFFSET 29662
  3530. #define QM_REG_MAXPQSIZETXSEL_16_RT_OFFSET 29663
  3531. #define QM_REG_MAXPQSIZETXSEL_17_RT_OFFSET 29664
  3532. #define QM_REG_MAXPQSIZETXSEL_18_RT_OFFSET 29665
  3533. #define QM_REG_MAXPQSIZETXSEL_19_RT_OFFSET 29666
  3534. #define QM_REG_MAXPQSIZETXSEL_20_RT_OFFSET 29667
  3535. #define QM_REG_MAXPQSIZETXSEL_21_RT_OFFSET 29668
  3536. #define QM_REG_MAXPQSIZETXSEL_22_RT_OFFSET 29669
  3537. #define QM_REG_MAXPQSIZETXSEL_23_RT_OFFSET 29670
  3538. #define QM_REG_MAXPQSIZETXSEL_24_RT_OFFSET 29671
  3539. #define QM_REG_MAXPQSIZETXSEL_25_RT_OFFSET 29672
  3540. #define QM_REG_MAXPQSIZETXSEL_26_RT_OFFSET 29673
  3541. #define QM_REG_MAXPQSIZETXSEL_27_RT_OFFSET 29674
  3542. #define QM_REG_MAXPQSIZETXSEL_28_RT_OFFSET 29675
  3543. #define QM_REG_MAXPQSIZETXSEL_29_RT_OFFSET 29676
  3544. #define QM_REG_MAXPQSIZETXSEL_30_RT_OFFSET 29677
  3545. #define QM_REG_MAXPQSIZETXSEL_31_RT_OFFSET 29678
  3546. #define QM_REG_MAXPQSIZETXSEL_32_RT_OFFSET 29679
  3547. #define QM_REG_MAXPQSIZETXSEL_33_RT_OFFSET 29680
  3548. #define QM_REG_MAXPQSIZETXSEL_34_RT_OFFSET 29681
  3549. #define QM_REG_MAXPQSIZETXSEL_35_RT_OFFSET 29682
  3550. #define QM_REG_MAXPQSIZETXSEL_36_RT_OFFSET 29683
  3551. #define QM_REG_MAXPQSIZETXSEL_37_RT_OFFSET 29684
  3552. #define QM_REG_MAXPQSIZETXSEL_38_RT_OFFSET 29685
  3553. #define QM_REG_MAXPQSIZETXSEL_39_RT_OFFSET 29686
  3554. #define QM_REG_MAXPQSIZETXSEL_40_RT_OFFSET 29687
  3555. #define QM_REG_MAXPQSIZETXSEL_41_RT_OFFSET 29688
  3556. #define QM_REG_MAXPQSIZETXSEL_42_RT_OFFSET 29689
  3557. #define QM_REG_MAXPQSIZETXSEL_43_RT_OFFSET 29690
  3558. #define QM_REG_MAXPQSIZETXSEL_44_RT_OFFSET 29691
  3559. #define QM_REG_MAXPQSIZETXSEL_45_RT_OFFSET 29692
  3560. #define QM_REG_MAXPQSIZETXSEL_46_RT_OFFSET 29693
  3561. #define QM_REG_MAXPQSIZETXSEL_47_RT_OFFSET 29694
  3562. #define QM_REG_MAXPQSIZETXSEL_48_RT_OFFSET 29695
  3563. #define QM_REG_MAXPQSIZETXSEL_49_RT_OFFSET 29696
  3564. #define QM_REG_MAXPQSIZETXSEL_50_RT_OFFSET 29697
  3565. #define QM_REG_MAXPQSIZETXSEL_51_RT_OFFSET 29698
  3566. #define QM_REG_MAXPQSIZETXSEL_52_RT_OFFSET 29699
  3567. #define QM_REG_MAXPQSIZETXSEL_53_RT_OFFSET 29700
  3568. #define QM_REG_MAXPQSIZETXSEL_54_RT_OFFSET 29701
  3569. #define QM_REG_MAXPQSIZETXSEL_55_RT_OFFSET 29702
  3570. #define QM_REG_MAXPQSIZETXSEL_56_RT_OFFSET 29703
  3571. #define QM_REG_MAXPQSIZETXSEL_57_RT_OFFSET 29704
  3572. #define QM_REG_MAXPQSIZETXSEL_58_RT_OFFSET 29705
  3573. #define QM_REG_MAXPQSIZETXSEL_59_RT_OFFSET 29706
  3574. #define QM_REG_MAXPQSIZETXSEL_60_RT_OFFSET 29707
  3575. #define QM_REG_MAXPQSIZETXSEL_61_RT_OFFSET 29708
  3576. #define QM_REG_MAXPQSIZETXSEL_62_RT_OFFSET 29709
  3577. #define QM_REG_MAXPQSIZETXSEL_63_RT_OFFSET 29710
  3578. #define QM_REG_BASEADDROTHERPQ_RT_OFFSET 29711
  3579. #define QM_REG_BASEADDROTHERPQ_RT_SIZE 128
  3580. #define QM_REG_VOQCRDLINE_RT_OFFSET 29839
  3581. #define QM_REG_VOQCRDLINE_RT_SIZE 20
  3582. #define QM_REG_VOQINITCRDLINE_RT_OFFSET 29859
  3583. #define QM_REG_VOQINITCRDLINE_RT_SIZE 20
  3584. #define QM_REG_AFULLQMBYPTHRPFWFQ_RT_OFFSET 29879
  3585. #define QM_REG_AFULLQMBYPTHRVPWFQ_RT_OFFSET 29880
  3586. #define QM_REG_AFULLQMBYPTHRPFRL_RT_OFFSET 29881
  3587. #define QM_REG_AFULLQMBYPTHRGLBLRL_RT_OFFSET 29882
  3588. #define QM_REG_AFULLOPRTNSTCCRDMASK_RT_OFFSET 29883
  3589. #define QM_REG_WRROTHERPQGRP_0_RT_OFFSET 29884
  3590. #define QM_REG_WRROTHERPQGRP_1_RT_OFFSET 29885
  3591. #define QM_REG_WRROTHERPQGRP_2_RT_OFFSET 29886
  3592. #define QM_REG_WRROTHERPQGRP_3_RT_OFFSET 29887
  3593. #define QM_REG_WRROTHERPQGRP_4_RT_OFFSET 29888
  3594. #define QM_REG_WRROTHERPQGRP_5_RT_OFFSET 29889
  3595. #define QM_REG_WRROTHERPQGRP_6_RT_OFFSET 29890
  3596. #define QM_REG_WRROTHERPQGRP_7_RT_OFFSET 29891
  3597. #define QM_REG_WRROTHERPQGRP_8_RT_OFFSET 29892
  3598. #define QM_REG_WRROTHERPQGRP_9_RT_OFFSET 29893
  3599. #define QM_REG_WRROTHERPQGRP_10_RT_OFFSET 29894
  3600. #define QM_REG_WRROTHERPQGRP_11_RT_OFFSET 29895
  3601. #define QM_REG_WRROTHERPQGRP_12_RT_OFFSET 29896
  3602. #define QM_REG_WRROTHERPQGRP_13_RT_OFFSET 29897
  3603. #define QM_REG_WRROTHERPQGRP_14_RT_OFFSET 29898
  3604. #define QM_REG_WRROTHERPQGRP_15_RT_OFFSET 29899
  3605. #define QM_REG_WRROTHERGRPWEIGHT_0_RT_OFFSET 29900
  3606. #define QM_REG_WRROTHERGRPWEIGHT_1_RT_OFFSET 29901
  3607. #define QM_REG_WRROTHERGRPWEIGHT_2_RT_OFFSET 29902
  3608. #define QM_REG_WRROTHERGRPWEIGHT_3_RT_OFFSET 29903
  3609. #define QM_REG_WRRTXGRPWEIGHT_0_RT_OFFSET 29904
  3610. #define QM_REG_WRRTXGRPWEIGHT_1_RT_OFFSET 29905
  3611. #define QM_REG_PQTX2PF_0_RT_OFFSET 29906
  3612. #define QM_REG_PQTX2PF_1_RT_OFFSET 29907
  3613. #define QM_REG_PQTX2PF_2_RT_OFFSET 29908
  3614. #define QM_REG_PQTX2PF_3_RT_OFFSET 29909
  3615. #define QM_REG_PQTX2PF_4_RT_OFFSET 29910
  3616. #define QM_REG_PQTX2PF_5_RT_OFFSET 29911
  3617. #define QM_REG_PQTX2PF_6_RT_OFFSET 29912
  3618. #define QM_REG_PQTX2PF_7_RT_OFFSET 29913
  3619. #define QM_REG_PQTX2PF_8_RT_OFFSET 29914
  3620. #define QM_REG_PQTX2PF_9_RT_OFFSET 29915
  3621. #define QM_REG_PQTX2PF_10_RT_OFFSET 29916
  3622. #define QM_REG_PQTX2PF_11_RT_OFFSET 29917
  3623. #define QM_REG_PQTX2PF_12_RT_OFFSET 29918
  3624. #define QM_REG_PQTX2PF_13_RT_OFFSET 29919
  3625. #define QM_REG_PQTX2PF_14_RT_OFFSET 29920
  3626. #define QM_REG_PQTX2PF_15_RT_OFFSET 29921
  3627. #define QM_REG_PQTX2PF_16_RT_OFFSET 29922
  3628. #define QM_REG_PQTX2PF_17_RT_OFFSET 29923
  3629. #define QM_REG_PQTX2PF_18_RT_OFFSET 29924
  3630. #define QM_REG_PQTX2PF_19_RT_OFFSET 29925
  3631. #define QM_REG_PQTX2PF_20_RT_OFFSET 29926
  3632. #define QM_REG_PQTX2PF_21_RT_OFFSET 29927
  3633. #define QM_REG_PQTX2PF_22_RT_OFFSET 29928
  3634. #define QM_REG_PQTX2PF_23_RT_OFFSET 29929
  3635. #define QM_REG_PQTX2PF_24_RT_OFFSET 29930
  3636. #define QM_REG_PQTX2PF_25_RT_OFFSET 29931
  3637. #define QM_REG_PQTX2PF_26_RT_OFFSET 29932
  3638. #define QM_REG_PQTX2PF_27_RT_OFFSET 29933
  3639. #define QM_REG_PQTX2PF_28_RT_OFFSET 29934
  3640. #define QM_REG_PQTX2PF_29_RT_OFFSET 29935
  3641. #define QM_REG_PQTX2PF_30_RT_OFFSET 29936
  3642. #define QM_REG_PQTX2PF_31_RT_OFFSET 29937
  3643. #define QM_REG_PQTX2PF_32_RT_OFFSET 29938
  3644. #define QM_REG_PQTX2PF_33_RT_OFFSET 29939
  3645. #define QM_REG_PQTX2PF_34_RT_OFFSET 29940
  3646. #define QM_REG_PQTX2PF_35_RT_OFFSET 29941
  3647. #define QM_REG_PQTX2PF_36_RT_OFFSET 29942
  3648. #define QM_REG_PQTX2PF_37_RT_OFFSET 29943
  3649. #define QM_REG_PQTX2PF_38_RT_OFFSET 29944
  3650. #define QM_REG_PQTX2PF_39_RT_OFFSET 29945
  3651. #define QM_REG_PQTX2PF_40_RT_OFFSET 29946
  3652. #define QM_REG_PQTX2PF_41_RT_OFFSET 29947
  3653. #define QM_REG_PQTX2PF_42_RT_OFFSET 29948
  3654. #define QM_REG_PQTX2PF_43_RT_OFFSET 29949
  3655. #define QM_REG_PQTX2PF_44_RT_OFFSET 29950
  3656. #define QM_REG_PQTX2PF_45_RT_OFFSET 29951
  3657. #define QM_REG_PQTX2PF_46_RT_OFFSET 29952
  3658. #define QM_REG_PQTX2PF_47_RT_OFFSET 29953
  3659. #define QM_REG_PQTX2PF_48_RT_OFFSET 29954
  3660. #define QM_REG_PQTX2PF_49_RT_OFFSET 29955
  3661. #define QM_REG_PQTX2PF_50_RT_OFFSET 29956
  3662. #define QM_REG_PQTX2PF_51_RT_OFFSET 29957
  3663. #define QM_REG_PQTX2PF_52_RT_OFFSET 29958
  3664. #define QM_REG_PQTX2PF_53_RT_OFFSET 29959
  3665. #define QM_REG_PQTX2PF_54_RT_OFFSET 29960
  3666. #define QM_REG_PQTX2PF_55_RT_OFFSET 29961
  3667. #define QM_REG_PQTX2PF_56_RT_OFFSET 29962
  3668. #define QM_REG_PQTX2PF_57_RT_OFFSET 29963
  3669. #define QM_REG_PQTX2PF_58_RT_OFFSET 29964
  3670. #define QM_REG_PQTX2PF_59_RT_OFFSET 29965
  3671. #define QM_REG_PQTX2PF_60_RT_OFFSET 29966
  3672. #define QM_REG_PQTX2PF_61_RT_OFFSET 29967
  3673. #define QM_REG_PQTX2PF_62_RT_OFFSET 29968
  3674. #define QM_REG_PQTX2PF_63_RT_OFFSET 29969
  3675. #define QM_REG_PQOTHER2PF_0_RT_OFFSET 29970
  3676. #define QM_REG_PQOTHER2PF_1_RT_OFFSET 29971
  3677. #define QM_REG_PQOTHER2PF_2_RT_OFFSET 29972
  3678. #define QM_REG_PQOTHER2PF_3_RT_OFFSET 29973
  3679. #define QM_REG_PQOTHER2PF_4_RT_OFFSET 29974
  3680. #define QM_REG_PQOTHER2PF_5_RT_OFFSET 29975
  3681. #define QM_REG_PQOTHER2PF_6_RT_OFFSET 29976
  3682. #define QM_REG_PQOTHER2PF_7_RT_OFFSET 29977
  3683. #define QM_REG_PQOTHER2PF_8_RT_OFFSET 29978
  3684. #define QM_REG_PQOTHER2PF_9_RT_OFFSET 29979
  3685. #define QM_REG_PQOTHER2PF_10_RT_OFFSET 29980
  3686. #define QM_REG_PQOTHER2PF_11_RT_OFFSET 29981
  3687. #define QM_REG_PQOTHER2PF_12_RT_OFFSET 29982
  3688. #define QM_REG_PQOTHER2PF_13_RT_OFFSET 29983
  3689. #define QM_REG_PQOTHER2PF_14_RT_OFFSET 29984
  3690. #define QM_REG_PQOTHER2PF_15_RT_OFFSET 29985
  3691. #define QM_REG_RLGLBLPERIOD_0_RT_OFFSET 29986
  3692. #define QM_REG_RLGLBLPERIOD_1_RT_OFFSET 29987
  3693. #define QM_REG_RLGLBLPERIODTIMER_0_RT_OFFSET 29988
  3694. #define QM_REG_RLGLBLPERIODTIMER_1_RT_OFFSET 29989
  3695. #define QM_REG_RLGLBLPERIODSEL_0_RT_OFFSET 29990
  3696. #define QM_REG_RLGLBLPERIODSEL_1_RT_OFFSET 29991
  3697. #define QM_REG_RLGLBLPERIODSEL_2_RT_OFFSET 29992
  3698. #define QM_REG_RLGLBLPERIODSEL_3_RT_OFFSET 29993
  3699. #define QM_REG_RLGLBLPERIODSEL_4_RT_OFFSET 29994
  3700. #define QM_REG_RLGLBLPERIODSEL_5_RT_OFFSET 29995
  3701. #define QM_REG_RLGLBLPERIODSEL_6_RT_OFFSET 29996
  3702. #define QM_REG_RLGLBLPERIODSEL_7_RT_OFFSET 29997
  3703. #define QM_REG_RLGLBLINCVAL_RT_OFFSET 29998
  3704. #define QM_REG_RLGLBLINCVAL_RT_SIZE 256
  3705. #define QM_REG_RLGLBLUPPERBOUND_RT_OFFSET 30254
  3706. #define QM_REG_RLGLBLUPPERBOUND_RT_SIZE 256
  3707. #define QM_REG_RLGLBLCRD_RT_OFFSET 30510
  3708. #define QM_REG_RLGLBLCRD_RT_SIZE 256
  3709. #define QM_REG_RLGLBLENABLE_RT_OFFSET 30766
  3710. #define QM_REG_RLPFPERIOD_RT_OFFSET 30767
  3711. #define QM_REG_RLPFPERIODTIMER_RT_OFFSET 30768
  3712. #define QM_REG_RLPFINCVAL_RT_OFFSET 30769
  3713. #define QM_REG_RLPFINCVAL_RT_SIZE 16
  3714. #define QM_REG_RLPFUPPERBOUND_RT_OFFSET 30785
  3715. #define QM_REG_RLPFUPPERBOUND_RT_SIZE 16
  3716. #define QM_REG_RLPFCRD_RT_OFFSET 30801
  3717. #define QM_REG_RLPFCRD_RT_SIZE 16
  3718. #define QM_REG_RLPFENABLE_RT_OFFSET 30817
  3719. #define QM_REG_RLPFVOQENABLE_RT_OFFSET 30818
  3720. #define QM_REG_WFQPFWEIGHT_RT_OFFSET 30819
  3721. #define QM_REG_WFQPFWEIGHT_RT_SIZE 16
  3722. #define QM_REG_WFQPFUPPERBOUND_RT_OFFSET 30835
  3723. #define QM_REG_WFQPFUPPERBOUND_RT_SIZE 16
  3724. #define QM_REG_WFQPFCRD_RT_OFFSET 30851
  3725. #define QM_REG_WFQPFCRD_RT_SIZE 160
  3726. #define QM_REG_WFQPFENABLE_RT_OFFSET 31011
  3727. #define QM_REG_WFQVPENABLE_RT_OFFSET 31012
  3728. #define QM_REG_BASEADDRTXPQ_RT_OFFSET 31013
  3729. #define QM_REG_BASEADDRTXPQ_RT_SIZE 512
  3730. #define QM_REG_TXPQMAP_RT_OFFSET 31525
  3731. #define QM_REG_TXPQMAP_RT_SIZE 512
  3732. #define QM_REG_WFQVPWEIGHT_RT_OFFSET 32037
  3733. #define QM_REG_WFQVPWEIGHT_RT_SIZE 512
  3734. #define QM_REG_WFQVPCRD_RT_OFFSET 32549
  3735. #define QM_REG_WFQVPCRD_RT_SIZE 512
  3736. #define QM_REG_WFQVPMAP_RT_OFFSET 33061
  3737. #define QM_REG_WFQVPMAP_RT_SIZE 512
  3738. #define QM_REG_WFQPFCRD_MSB_RT_OFFSET 33573
  3739. #define QM_REG_WFQPFCRD_MSB_RT_SIZE 160
  3740. #define NIG_REG_TAG_ETHERTYPE_0_RT_OFFSET 33733
  3741. #define NIG_REG_OUTER_TAG_VALUE_LIST0_RT_OFFSET 33734
  3742. #define NIG_REG_OUTER_TAG_VALUE_LIST1_RT_OFFSET 33735
  3743. #define NIG_REG_OUTER_TAG_VALUE_LIST2_RT_OFFSET 33736
  3744. #define NIG_REG_OUTER_TAG_VALUE_LIST3_RT_OFFSET 33737
  3745. #define NIG_REG_OUTER_TAG_VALUE_MASK_RT_OFFSET 33738
  3746. #define NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET 33739
  3747. #define NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET 33740
  3748. #define NIG_REG_LLH_FUNC_TAG_EN_RT_SIZE 4
  3749. #define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_OFFSET 33744
  3750. #define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_SIZE 4
  3751. #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET 33748
  3752. #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_SIZE 4
  3753. #define NIG_REG_LLH_FUNC_NO_TAG_RT_OFFSET 33752
  3754. #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_OFFSET 33753
  3755. #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_SIZE 32
  3756. #define NIG_REG_LLH_FUNC_FILTER_EN_RT_OFFSET 33785
  3757. #define NIG_REG_LLH_FUNC_FILTER_EN_RT_SIZE 16
  3758. #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_OFFSET 33801
  3759. #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_SIZE 16
  3760. #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET 33817
  3761. #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE 16
  3762. #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_OFFSET 33833
  3763. #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_SIZE 16
  3764. #define NIG_REG_TX_EDPM_CTRL_RT_OFFSET 33849
  3765. #define NIG_REG_ROCE_DUPLICATE_TO_HOST_RT_OFFSET 33850
  3766. #define CDU_REG_CID_ADDR_PARAMS_RT_OFFSET 33851
  3767. #define CDU_REG_SEGMENT0_PARAMS_RT_OFFSET 33852
  3768. #define CDU_REG_SEGMENT1_PARAMS_RT_OFFSET 33853
  3769. #define CDU_REG_PF_SEG0_TYPE_OFFSET_RT_OFFSET 33854
  3770. #define CDU_REG_PF_SEG1_TYPE_OFFSET_RT_OFFSET 33855
  3771. #define CDU_REG_PF_SEG2_TYPE_OFFSET_RT_OFFSET 33856
  3772. #define CDU_REG_PF_SEG3_TYPE_OFFSET_RT_OFFSET 33857
  3773. #define CDU_REG_PF_FL_SEG0_TYPE_OFFSET_RT_OFFSET 33858
  3774. #define CDU_REG_PF_FL_SEG1_TYPE_OFFSET_RT_OFFSET 33859
  3775. #define CDU_REG_PF_FL_SEG2_TYPE_OFFSET_RT_OFFSET 33860
  3776. #define CDU_REG_PF_FL_SEG3_TYPE_OFFSET_RT_OFFSET 33861
  3777. #define CDU_REG_VF_SEG_TYPE_OFFSET_RT_OFFSET 33862
  3778. #define CDU_REG_VF_FL_SEG_TYPE_OFFSET_RT_OFFSET 33863
  3779. #define PBF_REG_TAG_ETHERTYPE_0_RT_OFFSET 33864
  3780. #define PBF_REG_BTB_SHARED_AREA_SIZE_RT_OFFSET 33865
  3781. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ0_RT_OFFSET 33866
  3782. #define PBF_REG_BTB_GUARANTEED_VOQ0_RT_OFFSET 33867
  3783. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ0_RT_OFFSET 33868
  3784. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ1_RT_OFFSET 33869
  3785. #define PBF_REG_BTB_GUARANTEED_VOQ1_RT_OFFSET 33870
  3786. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ1_RT_OFFSET 33871
  3787. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ2_RT_OFFSET 33872
  3788. #define PBF_REG_BTB_GUARANTEED_VOQ2_RT_OFFSET 33873
  3789. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ2_RT_OFFSET 33874
  3790. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ3_RT_OFFSET 33875
  3791. #define PBF_REG_BTB_GUARANTEED_VOQ3_RT_OFFSET 33876
  3792. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ3_RT_OFFSET 33877
  3793. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ4_RT_OFFSET 33878
  3794. #define PBF_REG_BTB_GUARANTEED_VOQ4_RT_OFFSET 33879
  3795. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ4_RT_OFFSET 33880
  3796. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ5_RT_OFFSET 33881
  3797. #define PBF_REG_BTB_GUARANTEED_VOQ5_RT_OFFSET 33882
  3798. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ5_RT_OFFSET 33883
  3799. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ6_RT_OFFSET 33884
  3800. #define PBF_REG_BTB_GUARANTEED_VOQ6_RT_OFFSET 33885
  3801. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ6_RT_OFFSET 33886
  3802. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ7_RT_OFFSET 33887
  3803. #define PBF_REG_BTB_GUARANTEED_VOQ7_RT_OFFSET 33888
  3804. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ7_RT_OFFSET 33889
  3805. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ8_RT_OFFSET 33890
  3806. #define PBF_REG_BTB_GUARANTEED_VOQ8_RT_OFFSET 33891
  3807. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ8_RT_OFFSET 33892
  3808. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ9_RT_OFFSET 33893
  3809. #define PBF_REG_BTB_GUARANTEED_VOQ9_RT_OFFSET 33894
  3810. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ9_RT_OFFSET 33895
  3811. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ10_RT_OFFSET 33896
  3812. #define PBF_REG_BTB_GUARANTEED_VOQ10_RT_OFFSET 33897
  3813. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ10_RT_OFFSET 33898
  3814. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ11_RT_OFFSET 33899
  3815. #define PBF_REG_BTB_GUARANTEED_VOQ11_RT_OFFSET 33900
  3816. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ11_RT_OFFSET 33901
  3817. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ12_RT_OFFSET 33902
  3818. #define PBF_REG_BTB_GUARANTEED_VOQ12_RT_OFFSET 33903
  3819. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ12_RT_OFFSET 33904
  3820. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ13_RT_OFFSET 33905
  3821. #define PBF_REG_BTB_GUARANTEED_VOQ13_RT_OFFSET 33906
  3822. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ13_RT_OFFSET 33907
  3823. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ14_RT_OFFSET 33908
  3824. #define PBF_REG_BTB_GUARANTEED_VOQ14_RT_OFFSET 33909
  3825. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ14_RT_OFFSET 33910
  3826. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ15_RT_OFFSET 33911
  3827. #define PBF_REG_BTB_GUARANTEED_VOQ15_RT_OFFSET 33912
  3828. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ15_RT_OFFSET 33913
  3829. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ16_RT_OFFSET 33914
  3830. #define PBF_REG_BTB_GUARANTEED_VOQ16_RT_OFFSET 33915
  3831. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ16_RT_OFFSET 33916
  3832. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ17_RT_OFFSET 33917
  3833. #define PBF_REG_BTB_GUARANTEED_VOQ17_RT_OFFSET 33918
  3834. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ17_RT_OFFSET 33919
  3835. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ18_RT_OFFSET 33920
  3836. #define PBF_REG_BTB_GUARANTEED_VOQ18_RT_OFFSET 33921
  3837. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ18_RT_OFFSET 33922
  3838. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ19_RT_OFFSET 33923
  3839. #define PBF_REG_BTB_GUARANTEED_VOQ19_RT_OFFSET 33924
  3840. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ19_RT_OFFSET 33925
  3841. #define XCM_REG_CON_PHY_Q3_RT_OFFSET 33926
  3842. #define RUNTIME_ARRAY_SIZE 33927
  3843. /* The eth storm context for the Tstorm */
  3844. struct tstorm_eth_conn_st_ctx {
  3845. __le32 reserved[4];
  3846. };
  3847. /* The eth storm context for the Pstorm */
  3848. struct pstorm_eth_conn_st_ctx {
  3849. __le32 reserved[8];
  3850. };
  3851. /* The eth storm context for the Xstorm */
  3852. struct xstorm_eth_conn_st_ctx {
  3853. __le32 reserved[60];
  3854. };
  3855. struct xstorm_eth_conn_ag_ctx {
  3856. u8 reserved0;
  3857. u8 eth_state;
  3858. u8 flags0;
  3859. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  3860. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  3861. #define XSTORM_ETH_CONN_AG_CTX_RESERVED1_MASK 0x1
  3862. #define XSTORM_ETH_CONN_AG_CTX_RESERVED1_SHIFT 1
  3863. #define XSTORM_ETH_CONN_AG_CTX_RESERVED2_MASK 0x1
  3864. #define XSTORM_ETH_CONN_AG_CTX_RESERVED2_SHIFT 2
  3865. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  3866. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  3867. #define XSTORM_ETH_CONN_AG_CTX_RESERVED3_MASK 0x1
  3868. #define XSTORM_ETH_CONN_AG_CTX_RESERVED3_SHIFT 4
  3869. #define XSTORM_ETH_CONN_AG_CTX_RESERVED4_MASK 0x1
  3870. #define XSTORM_ETH_CONN_AG_CTX_RESERVED4_SHIFT 5
  3871. #define XSTORM_ETH_CONN_AG_CTX_RESERVED5_MASK 0x1
  3872. #define XSTORM_ETH_CONN_AG_CTX_RESERVED5_SHIFT 6
  3873. #define XSTORM_ETH_CONN_AG_CTX_RESERVED6_MASK 0x1
  3874. #define XSTORM_ETH_CONN_AG_CTX_RESERVED6_SHIFT 7
  3875. u8 flags1;
  3876. #define XSTORM_ETH_CONN_AG_CTX_RESERVED7_MASK 0x1
  3877. #define XSTORM_ETH_CONN_AG_CTX_RESERVED7_SHIFT 0
  3878. #define XSTORM_ETH_CONN_AG_CTX_RESERVED8_MASK 0x1
  3879. #define XSTORM_ETH_CONN_AG_CTX_RESERVED8_SHIFT 1
  3880. #define XSTORM_ETH_CONN_AG_CTX_RESERVED9_MASK 0x1
  3881. #define XSTORM_ETH_CONN_AG_CTX_RESERVED9_SHIFT 2
  3882. #define XSTORM_ETH_CONN_AG_CTX_BIT11_MASK 0x1
  3883. #define XSTORM_ETH_CONN_AG_CTX_BIT11_SHIFT 3
  3884. #define XSTORM_ETH_CONN_AG_CTX_BIT12_MASK 0x1
  3885. #define XSTORM_ETH_CONN_AG_CTX_BIT12_SHIFT 4
  3886. #define XSTORM_ETH_CONN_AG_CTX_BIT13_MASK 0x1
  3887. #define XSTORM_ETH_CONN_AG_CTX_BIT13_SHIFT 5
  3888. #define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
  3889. #define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
  3890. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
  3891. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
  3892. u8 flags2;
  3893. #define XSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
  3894. #define XSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 0
  3895. #define XSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
  3896. #define XSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 2
  3897. #define XSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  3898. #define XSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 4
  3899. #define XSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  3900. #define XSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 6
  3901. u8 flags3;
  3902. #define XSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
  3903. #define XSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 0
  3904. #define XSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
  3905. #define XSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 2
  3906. #define XSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
  3907. #define XSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 4
  3908. #define XSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
  3909. #define XSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 6
  3910. u8 flags4;
  3911. #define XSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
  3912. #define XSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 0
  3913. #define XSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
  3914. #define XSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 2
  3915. #define XSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
  3916. #define XSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 4
  3917. #define XSTORM_ETH_CONN_AG_CTX_CF11_MASK 0x3
  3918. #define XSTORM_ETH_CONN_AG_CTX_CF11_SHIFT 6
  3919. u8 flags5;
  3920. #define XSTORM_ETH_CONN_AG_CTX_CF12_MASK 0x3
  3921. #define XSTORM_ETH_CONN_AG_CTX_CF12_SHIFT 0
  3922. #define XSTORM_ETH_CONN_AG_CTX_CF13_MASK 0x3
  3923. #define XSTORM_ETH_CONN_AG_CTX_CF13_SHIFT 2
  3924. #define XSTORM_ETH_CONN_AG_CTX_CF14_MASK 0x3
  3925. #define XSTORM_ETH_CONN_AG_CTX_CF14_SHIFT 4
  3926. #define XSTORM_ETH_CONN_AG_CTX_CF15_MASK 0x3
  3927. #define XSTORM_ETH_CONN_AG_CTX_CF15_SHIFT 6
  3928. u8 flags6;
  3929. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK 0x3
  3930. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT 0
  3931. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_MASK 0x3
  3932. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT 2
  3933. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_MASK 0x3
  3934. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_SHIFT 4
  3935. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
  3936. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
  3937. u8 flags7;
  3938. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  3939. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  3940. #define XSTORM_ETH_CONN_AG_CTX_RESERVED10_MASK 0x3
  3941. #define XSTORM_ETH_CONN_AG_CTX_RESERVED10_SHIFT 2
  3942. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  3943. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  3944. #define XSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
  3945. #define XSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 6
  3946. #define XSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
  3947. #define XSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 7
  3948. u8 flags8;
  3949. #define XSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  3950. #define XSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 0
  3951. #define XSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  3952. #define XSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 1
  3953. #define XSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
  3954. #define XSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 2
  3955. #define XSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
  3956. #define XSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 3
  3957. #define XSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
  3958. #define XSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 4
  3959. #define XSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
  3960. #define XSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 5
  3961. #define XSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
  3962. #define XSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 6
  3963. #define XSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
  3964. #define XSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 7
  3965. u8 flags9;
  3966. #define XSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
  3967. #define XSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 0
  3968. #define XSTORM_ETH_CONN_AG_CTX_CF11EN_MASK 0x1
  3969. #define XSTORM_ETH_CONN_AG_CTX_CF11EN_SHIFT 1
  3970. #define XSTORM_ETH_CONN_AG_CTX_CF12EN_MASK 0x1
  3971. #define XSTORM_ETH_CONN_AG_CTX_CF12EN_SHIFT 2
  3972. #define XSTORM_ETH_CONN_AG_CTX_CF13EN_MASK 0x1
  3973. #define XSTORM_ETH_CONN_AG_CTX_CF13EN_SHIFT 3
  3974. #define XSTORM_ETH_CONN_AG_CTX_CF14EN_MASK 0x1
  3975. #define XSTORM_ETH_CONN_AG_CTX_CF14EN_SHIFT 4
  3976. #define XSTORM_ETH_CONN_AG_CTX_CF15EN_MASK 0x1
  3977. #define XSTORM_ETH_CONN_AG_CTX_CF15EN_SHIFT 5
  3978. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK 0x1
  3979. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT 6
  3980. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK 0x1
  3981. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT 7
  3982. u8 flags10;
  3983. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  3984. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
  3985. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
  3986. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
  3987. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  3988. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  3989. #define XSTORM_ETH_CONN_AG_CTX_RESERVED11_MASK 0x1
  3990. #define XSTORM_ETH_CONN_AG_CTX_RESERVED11_SHIFT 3
  3991. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  3992. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  3993. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK 0x1
  3994. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT 5
  3995. #define XSTORM_ETH_CONN_AG_CTX_RESERVED12_MASK 0x1
  3996. #define XSTORM_ETH_CONN_AG_CTX_RESERVED12_SHIFT 6
  3997. #define XSTORM_ETH_CONN_AG_CTX_RESERVED13_MASK 0x1
  3998. #define XSTORM_ETH_CONN_AG_CTX_RESERVED13_SHIFT 7
  3999. u8 flags11;
  4000. #define XSTORM_ETH_CONN_AG_CTX_RESERVED14_MASK 0x1
  4001. #define XSTORM_ETH_CONN_AG_CTX_RESERVED14_SHIFT 0
  4002. #define XSTORM_ETH_CONN_AG_CTX_RESERVED15_MASK 0x1
  4003. #define XSTORM_ETH_CONN_AG_CTX_RESERVED15_SHIFT 1
  4004. #define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
  4005. #define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
  4006. #define XSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  4007. #define XSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 3
  4008. #define XSTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
  4009. #define XSTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 4
  4010. #define XSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  4011. #define XSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 5
  4012. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  4013. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  4014. #define XSTORM_ETH_CONN_AG_CTX_RULE9EN_MASK 0x1
  4015. #define XSTORM_ETH_CONN_AG_CTX_RULE9EN_SHIFT 7
  4016. u8 flags12;
  4017. #define XSTORM_ETH_CONN_AG_CTX_RULE10EN_MASK 0x1
  4018. #define XSTORM_ETH_CONN_AG_CTX_RULE10EN_SHIFT 0
  4019. #define XSTORM_ETH_CONN_AG_CTX_RULE11EN_MASK 0x1
  4020. #define XSTORM_ETH_CONN_AG_CTX_RULE11EN_SHIFT 1
  4021. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  4022. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  4023. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  4024. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  4025. #define XSTORM_ETH_CONN_AG_CTX_RULE14EN_MASK 0x1
  4026. #define XSTORM_ETH_CONN_AG_CTX_RULE14EN_SHIFT 4
  4027. #define XSTORM_ETH_CONN_AG_CTX_RULE15EN_MASK 0x1
  4028. #define XSTORM_ETH_CONN_AG_CTX_RULE15EN_SHIFT 5
  4029. #define XSTORM_ETH_CONN_AG_CTX_RULE16EN_MASK 0x1
  4030. #define XSTORM_ETH_CONN_AG_CTX_RULE16EN_SHIFT 6
  4031. #define XSTORM_ETH_CONN_AG_CTX_RULE17EN_MASK 0x1
  4032. #define XSTORM_ETH_CONN_AG_CTX_RULE17EN_SHIFT 7
  4033. u8 flags13;
  4034. #define XSTORM_ETH_CONN_AG_CTX_RULE18EN_MASK 0x1
  4035. #define XSTORM_ETH_CONN_AG_CTX_RULE18EN_SHIFT 0
  4036. #define XSTORM_ETH_CONN_AG_CTX_RULE19EN_MASK 0x1
  4037. #define XSTORM_ETH_CONN_AG_CTX_RULE19EN_SHIFT 1
  4038. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  4039. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  4040. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  4041. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  4042. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  4043. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  4044. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  4045. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  4046. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  4047. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  4048. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  4049. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  4050. u8 flags14;
  4051. #define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK 0x1
  4052. #define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT 0
  4053. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK 0x1
  4054. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT 1
  4055. #define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK 0x1
  4056. #define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT 2
  4057. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK 0x1
  4058. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT 3
  4059. #define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_MASK 0x1
  4060. #define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT 4
  4061. #define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  4062. #define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  4063. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_MASK 0x3
  4064. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_SHIFT 6
  4065. u8 edpm_event_id;
  4066. __le16 physical_q0;
  4067. __le16 quota;
  4068. __le16 edpm_num_bds;
  4069. __le16 tx_bd_cons;
  4070. __le16 tx_bd_prod;
  4071. __le16 tx_class;
  4072. __le16 conn_dpi;
  4073. u8 byte3;
  4074. u8 byte4;
  4075. u8 byte5;
  4076. u8 byte6;
  4077. __le32 reg0;
  4078. __le32 reg1;
  4079. __le32 reg2;
  4080. __le32 reg3;
  4081. __le32 reg4;
  4082. __le32 reg5;
  4083. __le32 reg6;
  4084. __le16 word7;
  4085. __le16 word8;
  4086. __le16 word9;
  4087. __le16 word10;
  4088. __le32 reg7;
  4089. __le32 reg8;
  4090. __le32 reg9;
  4091. u8 byte7;
  4092. u8 byte8;
  4093. u8 byte9;
  4094. u8 byte10;
  4095. u8 byte11;
  4096. u8 byte12;
  4097. u8 byte13;
  4098. u8 byte14;
  4099. u8 byte15;
  4100. u8 byte16;
  4101. __le16 word11;
  4102. __le32 reg10;
  4103. __le32 reg11;
  4104. __le32 reg12;
  4105. __le32 reg13;
  4106. __le32 reg14;
  4107. __le32 reg15;
  4108. __le32 reg16;
  4109. __le32 reg17;
  4110. __le32 reg18;
  4111. __le32 reg19;
  4112. __le16 word12;
  4113. __le16 word13;
  4114. __le16 word14;
  4115. __le16 word15;
  4116. };
  4117. /* The eth storm context for the Ystorm */
  4118. struct ystorm_eth_conn_st_ctx {
  4119. __le32 reserved[8];
  4120. };
  4121. struct ystorm_eth_conn_ag_ctx {
  4122. u8 byte0;
  4123. u8 state;
  4124. u8 flags0;
  4125. #define YSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  4126. #define YSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  4127. #define YSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  4128. #define YSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  4129. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
  4130. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 2
  4131. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_MASK 0x3
  4132. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_SHIFT 4
  4133. #define YSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4134. #define YSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
  4135. u8 flags1;
  4136. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
  4137. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 0
  4138. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_MASK 0x1
  4139. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_SHIFT 1
  4140. #define YSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4141. #define YSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
  4142. #define YSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  4143. #define YSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 3
  4144. #define YSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  4145. #define YSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 4
  4146. #define YSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  4147. #define YSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 5
  4148. #define YSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  4149. #define YSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 6
  4150. #define YSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  4151. #define YSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 7
  4152. u8 tx_q0_int_coallecing_timeset;
  4153. u8 byte3;
  4154. __le16 word0;
  4155. __le32 terminate_spqe;
  4156. __le32 reg1;
  4157. __le16 tx_bd_cons_upd;
  4158. __le16 word2;
  4159. __le16 word3;
  4160. __le16 word4;
  4161. __le32 reg2;
  4162. __le32 reg3;
  4163. };
  4164. struct tstorm_eth_conn_ag_ctx {
  4165. u8 byte0;
  4166. u8 byte1;
  4167. u8 flags0;
  4168. #define TSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  4169. #define TSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  4170. #define TSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  4171. #define TSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  4172. #define TSTORM_ETH_CONN_AG_CTX_BIT2_MASK 0x1
  4173. #define TSTORM_ETH_CONN_AG_CTX_BIT2_SHIFT 2
  4174. #define TSTORM_ETH_CONN_AG_CTX_BIT3_MASK 0x1
  4175. #define TSTORM_ETH_CONN_AG_CTX_BIT3_SHIFT 3
  4176. #define TSTORM_ETH_CONN_AG_CTX_BIT4_MASK 0x1
  4177. #define TSTORM_ETH_CONN_AG_CTX_BIT4_SHIFT 4
  4178. #define TSTORM_ETH_CONN_AG_CTX_BIT5_MASK 0x1
  4179. #define TSTORM_ETH_CONN_AG_CTX_BIT5_SHIFT 5
  4180. #define TSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
  4181. #define TSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 6
  4182. u8 flags1;
  4183. #define TSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
  4184. #define TSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 0
  4185. #define TSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4186. #define TSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 2
  4187. #define TSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  4188. #define TSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 4
  4189. #define TSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
  4190. #define TSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 6
  4191. u8 flags2;
  4192. #define TSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
  4193. #define TSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 0
  4194. #define TSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
  4195. #define TSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 2
  4196. #define TSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
  4197. #define TSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 4
  4198. #define TSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
  4199. #define TSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 6
  4200. u8 flags3;
  4201. #define TSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
  4202. #define TSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 0
  4203. #define TSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
  4204. #define TSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 2
  4205. #define TSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
  4206. #define TSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 4
  4207. #define TSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
  4208. #define TSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 5
  4209. #define TSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4210. #define TSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 6
  4211. #define TSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  4212. #define TSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 7
  4213. u8 flags4;
  4214. #define TSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
  4215. #define TSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 0
  4216. #define TSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
  4217. #define TSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 1
  4218. #define TSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
  4219. #define TSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 2
  4220. #define TSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
  4221. #define TSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 3
  4222. #define TSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
  4223. #define TSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 4
  4224. #define TSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
  4225. #define TSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 5
  4226. #define TSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
  4227. #define TSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 6
  4228. #define TSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  4229. #define TSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
  4230. u8 flags5;
  4231. #define TSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  4232. #define TSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
  4233. #define TSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  4234. #define TSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
  4235. #define TSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  4236. #define TSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
  4237. #define TSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  4238. #define TSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
  4239. #define TSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  4240. #define TSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
  4241. #define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_MASK 0x1
  4242. #define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_SHIFT 5
  4243. #define TSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  4244. #define TSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
  4245. #define TSTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
  4246. #define TSTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
  4247. __le32 reg0;
  4248. __le32 reg1;
  4249. __le32 reg2;
  4250. __le32 reg3;
  4251. __le32 reg4;
  4252. __le32 reg5;
  4253. __le32 reg6;
  4254. __le32 reg7;
  4255. __le32 reg8;
  4256. u8 byte2;
  4257. u8 byte3;
  4258. __le16 rx_bd_cons;
  4259. u8 byte4;
  4260. u8 byte5;
  4261. __le16 rx_bd_prod;
  4262. __le16 word2;
  4263. __le16 word3;
  4264. __le32 reg9;
  4265. __le32 reg10;
  4266. };
  4267. struct ustorm_eth_conn_ag_ctx {
  4268. u8 byte0;
  4269. u8 byte1;
  4270. u8 flags0;
  4271. #define USTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  4272. #define USTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  4273. #define USTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  4274. #define USTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  4275. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_MASK 0x3
  4276. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_SHIFT 2
  4277. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_MASK 0x3
  4278. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_SHIFT 4
  4279. #define USTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4280. #define USTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
  4281. u8 flags1;
  4282. #define USTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  4283. #define USTORM_ETH_CONN_AG_CTX_CF3_SHIFT 0
  4284. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_MASK 0x3
  4285. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_SHIFT 2
  4286. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_MASK 0x3
  4287. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_SHIFT 4
  4288. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
  4289. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 6
  4290. u8 flags2;
  4291. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_MASK 0x1
  4292. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_SHIFT 0
  4293. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_MASK 0x1
  4294. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_SHIFT 1
  4295. #define USTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4296. #define USTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
  4297. #define USTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  4298. #define USTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 3
  4299. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_MASK 0x1
  4300. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_SHIFT 4
  4301. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_MASK 0x1
  4302. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_SHIFT 5
  4303. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
  4304. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 6
  4305. #define USTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  4306. #define USTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
  4307. u8 flags3;
  4308. #define USTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  4309. #define USTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
  4310. #define USTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  4311. #define USTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
  4312. #define USTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  4313. #define USTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
  4314. #define USTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  4315. #define USTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
  4316. #define USTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  4317. #define USTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
  4318. #define USTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
  4319. #define USTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 5
  4320. #define USTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  4321. #define USTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
  4322. #define USTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
  4323. #define USTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
  4324. u8 byte2;
  4325. u8 byte3;
  4326. __le16 word0;
  4327. __le16 tx_bd_cons;
  4328. __le32 reg0;
  4329. __le32 reg1;
  4330. __le32 reg2;
  4331. __le32 tx_int_coallecing_timeset;
  4332. __le16 tx_drv_bd_cons;
  4333. __le16 rx_drv_cqe_cons;
  4334. };
  4335. /* The eth storm context for the Ustorm */
  4336. struct ustorm_eth_conn_st_ctx {
  4337. __le32 reserved[40];
  4338. };
  4339. /* The eth storm context for the Mstorm */
  4340. struct mstorm_eth_conn_st_ctx {
  4341. __le32 reserved[8];
  4342. };
  4343. /* eth connection context */
  4344. struct eth_conn_context {
  4345. struct tstorm_eth_conn_st_ctx tstorm_st_context;
  4346. struct regpair tstorm_st_padding[2];
  4347. struct pstorm_eth_conn_st_ctx pstorm_st_context;
  4348. struct xstorm_eth_conn_st_ctx xstorm_st_context;
  4349. struct xstorm_eth_conn_ag_ctx xstorm_ag_context;
  4350. struct ystorm_eth_conn_st_ctx ystorm_st_context;
  4351. struct ystorm_eth_conn_ag_ctx ystorm_ag_context;
  4352. struct tstorm_eth_conn_ag_ctx tstorm_ag_context;
  4353. struct ustorm_eth_conn_ag_ctx ustorm_ag_context;
  4354. struct ustorm_eth_conn_st_ctx ustorm_st_context;
  4355. struct mstorm_eth_conn_st_ctx mstorm_st_context;
  4356. };
  4357. enum eth_error_code {
  4358. ETH_OK = 0x00,
  4359. ETH_FILTERS_MAC_ADD_FAIL_FULL,
  4360. ETH_FILTERS_MAC_ADD_FAIL_FULL_MTT2,
  4361. ETH_FILTERS_MAC_ADD_FAIL_DUP_MTT2,
  4362. ETH_FILTERS_MAC_ADD_FAIL_DUP_STT2,
  4363. ETH_FILTERS_MAC_DEL_FAIL_NOF,
  4364. ETH_FILTERS_MAC_DEL_FAIL_NOF_MTT2,
  4365. ETH_FILTERS_MAC_DEL_FAIL_NOF_STT2,
  4366. ETH_FILTERS_MAC_ADD_FAIL_ZERO_MAC,
  4367. ETH_FILTERS_VLAN_ADD_FAIL_FULL,
  4368. ETH_FILTERS_VLAN_ADD_FAIL_DUP,
  4369. ETH_FILTERS_VLAN_DEL_FAIL_NOF,
  4370. ETH_FILTERS_VLAN_DEL_FAIL_NOF_TT1,
  4371. ETH_FILTERS_PAIR_ADD_FAIL_DUP,
  4372. ETH_FILTERS_PAIR_ADD_FAIL_FULL,
  4373. ETH_FILTERS_PAIR_ADD_FAIL_FULL_MAC,
  4374. ETH_FILTERS_PAIR_DEL_FAIL_NOF,
  4375. ETH_FILTERS_PAIR_DEL_FAIL_NOF_TT1,
  4376. ETH_FILTERS_PAIR_ADD_FAIL_ZERO_MAC,
  4377. ETH_FILTERS_VNI_ADD_FAIL_FULL,
  4378. ETH_FILTERS_VNI_ADD_FAIL_DUP,
  4379. MAX_ETH_ERROR_CODE
  4380. };
  4381. enum eth_event_opcode {
  4382. ETH_EVENT_UNUSED,
  4383. ETH_EVENT_VPORT_START,
  4384. ETH_EVENT_VPORT_UPDATE,
  4385. ETH_EVENT_VPORT_STOP,
  4386. ETH_EVENT_TX_QUEUE_START,
  4387. ETH_EVENT_TX_QUEUE_STOP,
  4388. ETH_EVENT_RX_QUEUE_START,
  4389. ETH_EVENT_RX_QUEUE_UPDATE,
  4390. ETH_EVENT_RX_QUEUE_STOP,
  4391. ETH_EVENT_FILTERS_UPDATE,
  4392. ETH_EVENT_RESERVED,
  4393. ETH_EVENT_RESERVED2,
  4394. ETH_EVENT_RESERVED3,
  4395. ETH_EVENT_RX_ADD_UDP_FILTER,
  4396. ETH_EVENT_RX_DELETE_UDP_FILTER,
  4397. ETH_EVENT_RESERVED4,
  4398. ETH_EVENT_RESERVED5,
  4399. MAX_ETH_EVENT_OPCODE
  4400. };
  4401. /* Classify rule types in E2/E3 */
  4402. enum eth_filter_action {
  4403. ETH_FILTER_ACTION_UNUSED,
  4404. ETH_FILTER_ACTION_REMOVE,
  4405. ETH_FILTER_ACTION_ADD,
  4406. ETH_FILTER_ACTION_REMOVE_ALL,
  4407. MAX_ETH_FILTER_ACTION
  4408. };
  4409. /* Command for adding/removing a classification rule $$KEEP_ENDIANNESS$$ */
  4410. struct eth_filter_cmd {
  4411. u8 type;
  4412. u8 vport_id;
  4413. u8 action;
  4414. u8 reserved0;
  4415. __le32 vni;
  4416. __le16 mac_lsb;
  4417. __le16 mac_mid;
  4418. __le16 mac_msb;
  4419. __le16 vlan_id;
  4420. };
  4421. /* $$KEEP_ENDIANNESS$$ */
  4422. struct eth_filter_cmd_header {
  4423. u8 rx;
  4424. u8 tx;
  4425. u8 cmd_cnt;
  4426. u8 assert_on_error;
  4427. u8 reserved1[4];
  4428. };
  4429. /* Ethernet filter types: mac/vlan/pair */
  4430. enum eth_filter_type {
  4431. ETH_FILTER_TYPE_UNUSED,
  4432. ETH_FILTER_TYPE_MAC,
  4433. ETH_FILTER_TYPE_VLAN,
  4434. ETH_FILTER_TYPE_PAIR,
  4435. ETH_FILTER_TYPE_INNER_MAC,
  4436. ETH_FILTER_TYPE_INNER_VLAN,
  4437. ETH_FILTER_TYPE_INNER_PAIR,
  4438. ETH_FILTER_TYPE_INNER_MAC_VNI_PAIR,
  4439. ETH_FILTER_TYPE_MAC_VNI_PAIR,
  4440. ETH_FILTER_TYPE_VNI,
  4441. MAX_ETH_FILTER_TYPE
  4442. };
  4443. enum eth_ipv4_frag_type {
  4444. ETH_IPV4_NOT_FRAG,
  4445. ETH_IPV4_FIRST_FRAG,
  4446. ETH_IPV4_NON_FIRST_FRAG,
  4447. MAX_ETH_IPV4_FRAG_TYPE
  4448. };
  4449. enum eth_ip_type {
  4450. ETH_IPV4,
  4451. ETH_IPV6,
  4452. MAX_ETH_IP_TYPE
  4453. };
  4454. enum eth_ramrod_cmd_id {
  4455. ETH_RAMROD_UNUSED,
  4456. ETH_RAMROD_VPORT_START,
  4457. ETH_RAMROD_VPORT_UPDATE,
  4458. ETH_RAMROD_VPORT_STOP,
  4459. ETH_RAMROD_RX_QUEUE_START,
  4460. ETH_RAMROD_RX_QUEUE_STOP,
  4461. ETH_RAMROD_TX_QUEUE_START,
  4462. ETH_RAMROD_TX_QUEUE_STOP,
  4463. ETH_RAMROD_FILTERS_UPDATE,
  4464. ETH_RAMROD_RX_QUEUE_UPDATE,
  4465. ETH_RAMROD_RX_CREATE_OPENFLOW_ACTION,
  4466. ETH_RAMROD_RX_ADD_OPENFLOW_FILTER,
  4467. ETH_RAMROD_RX_DELETE_OPENFLOW_FILTER,
  4468. ETH_RAMROD_RX_ADD_UDP_FILTER,
  4469. ETH_RAMROD_RX_DELETE_UDP_FILTER,
  4470. ETH_RAMROD_RX_CREATE_GFT_ACTION,
  4471. ETH_RAMROD_GFT_UPDATE_FILTER,
  4472. MAX_ETH_RAMROD_CMD_ID
  4473. };
  4474. /* return code from eth sp ramrods */
  4475. struct eth_return_code {
  4476. u8 value;
  4477. #define ETH_RETURN_CODE_ERR_CODE_MASK 0x1F
  4478. #define ETH_RETURN_CODE_ERR_CODE_SHIFT 0
  4479. #define ETH_RETURN_CODE_RESERVED_MASK 0x3
  4480. #define ETH_RETURN_CODE_RESERVED_SHIFT 5
  4481. #define ETH_RETURN_CODE_RX_TX_MASK 0x1
  4482. #define ETH_RETURN_CODE_RX_TX_SHIFT 7
  4483. };
  4484. /* What to do in case an error occurs */
  4485. enum eth_tx_err {
  4486. ETH_TX_ERR_DROP,
  4487. ETH_TX_ERR_ASSERT_MALICIOUS,
  4488. MAX_ETH_TX_ERR
  4489. };
  4490. /* Array of the different error type behaviors */
  4491. struct eth_tx_err_vals {
  4492. __le16 values;
  4493. #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_MASK 0x1
  4494. #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_SHIFT 0
  4495. #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_MASK 0x1
  4496. #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_SHIFT 1
  4497. #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_MASK 0x1
  4498. #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_SHIFT 2
  4499. #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_MASK 0x1
  4500. #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_SHIFT 3
  4501. #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_MASK 0x1
  4502. #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_SHIFT 4
  4503. #define ETH_TX_ERR_VALS_MTU_VIOLATION_MASK 0x1
  4504. #define ETH_TX_ERR_VALS_MTU_VIOLATION_SHIFT 5
  4505. #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_MASK 0x1
  4506. #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_SHIFT 6
  4507. #define ETH_TX_ERR_VALS_RESERVED_MASK 0x1FF
  4508. #define ETH_TX_ERR_VALS_RESERVED_SHIFT 7
  4509. };
  4510. /* vport rss configuration data */
  4511. struct eth_vport_rss_config {
  4512. __le16 capabilities;
  4513. #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_MASK 0x1
  4514. #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_SHIFT 0
  4515. #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_MASK 0x1
  4516. #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_SHIFT 1
  4517. #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_MASK 0x1
  4518. #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_SHIFT 2
  4519. #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_MASK 0x1
  4520. #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_SHIFT 3
  4521. #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_MASK 0x1
  4522. #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_SHIFT 4
  4523. #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_MASK 0x1
  4524. #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_SHIFT 5
  4525. #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_MASK 0x1
  4526. #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_SHIFT 6
  4527. #define ETH_VPORT_RSS_CONFIG_RESERVED0_MASK 0x1FF
  4528. #define ETH_VPORT_RSS_CONFIG_RESERVED0_SHIFT 7
  4529. u8 rss_id;
  4530. u8 rss_mode;
  4531. u8 update_rss_key;
  4532. u8 update_rss_ind_table;
  4533. u8 update_rss_capabilities;
  4534. u8 tbl_size;
  4535. __le32 reserved2[2];
  4536. __le16 indirection_table[ETH_RSS_IND_TABLE_ENTRIES_NUM];
  4537. __le32 rss_key[ETH_RSS_KEY_SIZE_REGS];
  4538. __le32 reserved3[2];
  4539. };
  4540. /* eth vport RSS mode */
  4541. enum eth_vport_rss_mode {
  4542. ETH_VPORT_RSS_MODE_DISABLED,
  4543. ETH_VPORT_RSS_MODE_REGULAR,
  4544. MAX_ETH_VPORT_RSS_MODE
  4545. };
  4546. /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
  4547. struct eth_vport_rx_mode {
  4548. __le16 state;
  4549. #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_MASK 0x1
  4550. #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_SHIFT 0
  4551. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_MASK 0x1
  4552. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_SHIFT 1
  4553. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_MASK 0x1
  4554. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_SHIFT 2
  4555. #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_MASK 0x1
  4556. #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_SHIFT 3
  4557. #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_MASK 0x1
  4558. #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_SHIFT 4
  4559. #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_MASK 0x1
  4560. #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_SHIFT 5
  4561. #define ETH_VPORT_RX_MODE_RESERVED1_MASK 0x3FF
  4562. #define ETH_VPORT_RX_MODE_RESERVED1_SHIFT 6
  4563. __le16 reserved2[3];
  4564. };
  4565. /* Command for setting tpa parameters */
  4566. struct eth_vport_tpa_param {
  4567. u8 tpa_ipv4_en_flg;
  4568. u8 tpa_ipv6_en_flg;
  4569. u8 tpa_ipv4_tunn_en_flg;
  4570. u8 tpa_ipv6_tunn_en_flg;
  4571. u8 tpa_pkt_split_flg;
  4572. u8 tpa_hdr_data_split_flg;
  4573. u8 tpa_gro_consistent_flg;
  4574. u8 tpa_max_aggs_num;
  4575. __le16 tpa_max_size;
  4576. __le16 tpa_min_size_to_start;
  4577. __le16 tpa_min_size_to_cont;
  4578. u8 max_buff_num;
  4579. u8 reserved;
  4580. };
  4581. /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
  4582. struct eth_vport_tx_mode {
  4583. __le16 state;
  4584. #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_MASK 0x1
  4585. #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_SHIFT 0
  4586. #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_MASK 0x1
  4587. #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_SHIFT 1
  4588. #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_MASK 0x1
  4589. #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_SHIFT 2
  4590. #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_MASK 0x1
  4591. #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_SHIFT 3
  4592. #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_MASK 0x1
  4593. #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_SHIFT 4
  4594. #define ETH_VPORT_TX_MODE_RESERVED1_MASK 0x7FF
  4595. #define ETH_VPORT_TX_MODE_RESERVED1_SHIFT 5
  4596. __le16 reserved2[3];
  4597. };
  4598. enum gft_filter_update_action {
  4599. GFT_ADD_FILTER,
  4600. GFT_DELETE_FILTER,
  4601. MAX_GFT_FILTER_UPDATE_ACTION
  4602. };
  4603. enum gft_logic_filter_type {
  4604. GFT_FILTER_TYPE,
  4605. RFS_FILTER_TYPE,
  4606. MAX_GFT_LOGIC_FILTER_TYPE
  4607. };
  4608. /* Ramrod data for rx queue start ramrod */
  4609. struct rx_queue_start_ramrod_data {
  4610. __le16 rx_queue_id;
  4611. __le16 num_of_pbl_pages;
  4612. __le16 bd_max_bytes;
  4613. __le16 sb_id;
  4614. u8 sb_index;
  4615. u8 vport_id;
  4616. u8 default_rss_queue_flg;
  4617. u8 complete_cqe_flg;
  4618. u8 complete_event_flg;
  4619. u8 stats_counter_id;
  4620. u8 pin_context;
  4621. u8 pxp_tph_valid_bd;
  4622. u8 pxp_tph_valid_pkt;
  4623. u8 pxp_st_hint;
  4624. __le16 pxp_st_index;
  4625. u8 pmd_mode;
  4626. u8 notify_en;
  4627. u8 toggle_val;
  4628. u8 vf_rx_prod_index;
  4629. u8 vf_rx_prod_use_zone_a;
  4630. u8 reserved[5];
  4631. __le16 reserved1;
  4632. struct regpair cqe_pbl_addr;
  4633. struct regpair bd_base;
  4634. struct regpair reserved2;
  4635. };
  4636. /* Ramrod data for rx queue start ramrod */
  4637. struct rx_queue_stop_ramrod_data {
  4638. __le16 rx_queue_id;
  4639. u8 complete_cqe_flg;
  4640. u8 complete_event_flg;
  4641. u8 vport_id;
  4642. u8 reserved[3];
  4643. };
  4644. /* Ramrod data for rx queue update ramrod */
  4645. struct rx_queue_update_ramrod_data {
  4646. __le16 rx_queue_id;
  4647. u8 complete_cqe_flg;
  4648. u8 complete_event_flg;
  4649. u8 vport_id;
  4650. u8 reserved[4];
  4651. u8 reserved1;
  4652. u8 reserved2;
  4653. u8 reserved3;
  4654. __le16 reserved4;
  4655. __le16 reserved5;
  4656. struct regpair reserved6;
  4657. };
  4658. /* Ramrod data for rx Add UDP Filter */
  4659. struct rx_udp_filter_data {
  4660. __le16 action_icid;
  4661. __le16 vlan_id;
  4662. u8 ip_type;
  4663. u8 tenant_id_exists;
  4664. __le16 reserved1;
  4665. __le32 ip_dst_addr[4];
  4666. __le32 ip_src_addr[4];
  4667. __le16 udp_dst_port;
  4668. __le16 udp_src_port;
  4669. __le32 tenant_id;
  4670. };
  4671. struct rx_update_gft_filter_data {
  4672. struct regpair pkt_hdr_addr;
  4673. __le16 pkt_hdr_length;
  4674. __le16 rx_qid_or_action_icid;
  4675. u8 vport_id;
  4676. u8 filter_type;
  4677. u8 filter_action;
  4678. u8 reserved;
  4679. };
  4680. /* Ramrod data for rx queue start ramrod */
  4681. struct tx_queue_start_ramrod_data {
  4682. __le16 sb_id;
  4683. u8 sb_index;
  4684. u8 vport_id;
  4685. u8 reserved0;
  4686. u8 stats_counter_id;
  4687. __le16 qm_pq_id;
  4688. u8 flags;
  4689. #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_MASK 0x1
  4690. #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_SHIFT 0
  4691. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_MASK 0x1
  4692. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_SHIFT 1
  4693. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_TX_DEST_MASK 0x1
  4694. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_TX_DEST_SHIFT 2
  4695. #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_MASK 0x1
  4696. #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_SHIFT 3
  4697. #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_MASK 0x1
  4698. #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_SHIFT 4
  4699. #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_MASK 0x1
  4700. #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_SHIFT 5
  4701. #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_MASK 0x3
  4702. #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_SHIFT 6
  4703. u8 pxp_st_hint;
  4704. u8 pxp_tph_valid_bd;
  4705. u8 pxp_tph_valid_pkt;
  4706. __le16 pxp_st_index;
  4707. __le16 comp_agg_size;
  4708. __le16 queue_zone_id;
  4709. __le16 reserved2;
  4710. __le16 pbl_size;
  4711. __le16 tx_queue_id;
  4712. __le16 same_as_last_id;
  4713. __le16 reserved[3];
  4714. struct regpair pbl_base_addr;
  4715. struct regpair bd_cons_address;
  4716. };
  4717. /* Ramrod data for tx queue stop ramrod */
  4718. struct tx_queue_stop_ramrod_data {
  4719. __le16 reserved[4];
  4720. };
  4721. /* Ramrod data for vport update ramrod */
  4722. struct vport_filter_update_ramrod_data {
  4723. struct eth_filter_cmd_header filter_cmd_hdr;
  4724. struct eth_filter_cmd filter_cmds[ETH_FILTER_RULES_COUNT];
  4725. };
  4726. /* Ramrod data for vport start ramrod */
  4727. struct vport_start_ramrod_data {
  4728. u8 vport_id;
  4729. u8 sw_fid;
  4730. __le16 mtu;
  4731. u8 drop_ttl0_en;
  4732. u8 inner_vlan_removal_en;
  4733. struct eth_vport_rx_mode rx_mode;
  4734. struct eth_vport_tx_mode tx_mode;
  4735. struct eth_vport_tpa_param tpa_param;
  4736. __le16 default_vlan;
  4737. u8 tx_switching_en;
  4738. u8 anti_spoofing_en;
  4739. u8 default_vlan_en;
  4740. u8 handle_ptp_pkts;
  4741. u8 silent_vlan_removal_en;
  4742. u8 untagged;
  4743. struct eth_tx_err_vals tx_err_behav;
  4744. u8 zero_placement_offset;
  4745. u8 ctl_frame_mac_check_en;
  4746. u8 ctl_frame_ethtype_check_en;
  4747. u8 reserved[5];
  4748. };
  4749. /* Ramrod data for vport stop ramrod */
  4750. struct vport_stop_ramrod_data {
  4751. u8 vport_id;
  4752. u8 reserved[7];
  4753. };
  4754. /* Ramrod data for vport update ramrod */
  4755. struct vport_update_ramrod_data_cmn {
  4756. u8 vport_id;
  4757. u8 update_rx_active_flg;
  4758. u8 rx_active_flg;
  4759. u8 update_tx_active_flg;
  4760. u8 tx_active_flg;
  4761. u8 update_rx_mode_flg;
  4762. u8 update_tx_mode_flg;
  4763. u8 update_approx_mcast_flg;
  4764. u8 update_rss_flg;
  4765. u8 update_inner_vlan_removal_en_flg;
  4766. u8 inner_vlan_removal_en;
  4767. u8 update_tpa_param_flg;
  4768. u8 update_tpa_en_flg;
  4769. u8 update_tx_switching_en_flg;
  4770. u8 tx_switching_en;
  4771. u8 update_anti_spoofing_en_flg;
  4772. u8 anti_spoofing_en;
  4773. u8 update_handle_ptp_pkts;
  4774. u8 handle_ptp_pkts;
  4775. u8 update_default_vlan_en_flg;
  4776. u8 default_vlan_en;
  4777. u8 update_default_vlan_flg;
  4778. __le16 default_vlan;
  4779. u8 update_accept_any_vlan_flg;
  4780. u8 accept_any_vlan;
  4781. u8 silent_vlan_removal_en;
  4782. u8 update_mtu_flg;
  4783. __le16 mtu;
  4784. u8 update_ctl_frame_checks_en_flg;
  4785. u8 ctl_frame_mac_check_en;
  4786. u8 ctl_frame_ethtype_check_en;
  4787. u8 reserved[15];
  4788. };
  4789. struct vport_update_ramrod_mcast {
  4790. __le32 bins[ETH_MULTICAST_MAC_BINS_IN_REGS];
  4791. };
  4792. /* Ramrod data for vport update ramrod */
  4793. struct vport_update_ramrod_data {
  4794. struct vport_update_ramrod_data_cmn common;
  4795. struct eth_vport_rx_mode rx_mode;
  4796. struct eth_vport_tx_mode tx_mode;
  4797. struct eth_vport_tpa_param tpa_param;
  4798. struct vport_update_ramrod_mcast approx_mcast;
  4799. struct eth_vport_rss_config rss_config;
  4800. };
  4801. struct gft_cam_line {
  4802. __le32 camline;
  4803. #define GFT_CAM_LINE_VALID_MASK 0x1
  4804. #define GFT_CAM_LINE_VALID_SHIFT 0
  4805. #define GFT_CAM_LINE_DATA_MASK 0x3FFF
  4806. #define GFT_CAM_LINE_DATA_SHIFT 1
  4807. #define GFT_CAM_LINE_MASK_BITS_MASK 0x3FFF
  4808. #define GFT_CAM_LINE_MASK_BITS_SHIFT 15
  4809. #define GFT_CAM_LINE_RESERVED1_MASK 0x7
  4810. #define GFT_CAM_LINE_RESERVED1_SHIFT 29
  4811. };
  4812. struct gft_cam_line_mapped {
  4813. __le32 camline;
  4814. #define GFT_CAM_LINE_MAPPED_VALID_MASK 0x1
  4815. #define GFT_CAM_LINE_MAPPED_VALID_SHIFT 0
  4816. #define GFT_CAM_LINE_MAPPED_IP_VERSION_MASK 0x1
  4817. #define GFT_CAM_LINE_MAPPED_IP_VERSION_SHIFT 1
  4818. #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_MASK 0x1
  4819. #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_SHIFT 2
  4820. #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_MASK 0xF
  4821. #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_SHIFT 3
  4822. #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_MASK 0xF
  4823. #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_SHIFT 7
  4824. #define GFT_CAM_LINE_MAPPED_PF_ID_MASK 0xF
  4825. #define GFT_CAM_LINE_MAPPED_PF_ID_SHIFT 11
  4826. #define GFT_CAM_LINE_MAPPED_IP_VERSION_MASK_MASK 0x1
  4827. #define GFT_CAM_LINE_MAPPED_IP_VERSION_MASK_SHIFT 15
  4828. #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_MASK_MASK 0x1
  4829. #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_MASK_SHIFT 16
  4830. #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_MASK_MASK 0xF
  4831. #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_MASK_SHIFT 17
  4832. #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_MASK_MASK 0xF
  4833. #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_MASK_SHIFT 21
  4834. #define GFT_CAM_LINE_MAPPED_PF_ID_MASK_MASK 0xF
  4835. #define GFT_CAM_LINE_MAPPED_PF_ID_MASK_SHIFT 25
  4836. #define GFT_CAM_LINE_MAPPED_RESERVED1_MASK 0x7
  4837. #define GFT_CAM_LINE_MAPPED_RESERVED1_SHIFT 29
  4838. };
  4839. union gft_cam_line_union {
  4840. struct gft_cam_line cam_line;
  4841. struct gft_cam_line_mapped cam_line_mapped;
  4842. };
  4843. enum gft_profile_ip_version {
  4844. GFT_PROFILE_IPV4 = 0,
  4845. GFT_PROFILE_IPV6 = 1,
  4846. MAX_GFT_PROFILE_IP_VERSION
  4847. };
  4848. enum gft_profile_upper_protocol_type {
  4849. GFT_PROFILE_ROCE_PROTOCOL = 0,
  4850. GFT_PROFILE_RROCE_PROTOCOL = 1,
  4851. GFT_PROFILE_FCOE_PROTOCOL = 2,
  4852. GFT_PROFILE_ICMP_PROTOCOL = 3,
  4853. GFT_PROFILE_ARP_PROTOCOL = 4,
  4854. GFT_PROFILE_USER_TCP_SRC_PORT_1_INNER = 5,
  4855. GFT_PROFILE_USER_TCP_DST_PORT_1_INNER = 6,
  4856. GFT_PROFILE_TCP_PROTOCOL = 7,
  4857. GFT_PROFILE_USER_UDP_DST_PORT_1_INNER = 8,
  4858. GFT_PROFILE_USER_UDP_DST_PORT_2_OUTER = 9,
  4859. GFT_PROFILE_UDP_PROTOCOL = 10,
  4860. GFT_PROFILE_USER_IP_1_INNER = 11,
  4861. GFT_PROFILE_USER_IP_2_OUTER = 12,
  4862. GFT_PROFILE_USER_ETH_1_INNER = 13,
  4863. GFT_PROFILE_USER_ETH_2_OUTER = 14,
  4864. GFT_PROFILE_RAW = 15,
  4865. MAX_GFT_PROFILE_UPPER_PROTOCOL_TYPE
  4866. };
  4867. struct gft_ram_line {
  4868. __le32 low32bits;
  4869. #define GFT_RAM_LINE_VLAN_SELECT_MASK 0x3
  4870. #define GFT_RAM_LINE_VLAN_SELECT_SHIFT 0
  4871. #define GFT_RAM_LINE_TUNNEL_ENTROPHY_MASK 0x1
  4872. #define GFT_RAM_LINE_TUNNEL_ENTROPHY_SHIFT 2
  4873. #define GFT_RAM_LINE_TUNNEL_TTL_EQUAL_ONE_MASK 0x1
  4874. #define GFT_RAM_LINE_TUNNEL_TTL_EQUAL_ONE_SHIFT 3
  4875. #define GFT_RAM_LINE_TUNNEL_TTL_MASK 0x1
  4876. #define GFT_RAM_LINE_TUNNEL_TTL_SHIFT 4
  4877. #define GFT_RAM_LINE_TUNNEL_ETHERTYPE_MASK 0x1
  4878. #define GFT_RAM_LINE_TUNNEL_ETHERTYPE_SHIFT 5
  4879. #define GFT_RAM_LINE_TUNNEL_DST_PORT_MASK 0x1
  4880. #define GFT_RAM_LINE_TUNNEL_DST_PORT_SHIFT 6
  4881. #define GFT_RAM_LINE_TUNNEL_SRC_PORT_MASK 0x1
  4882. #define GFT_RAM_LINE_TUNNEL_SRC_PORT_SHIFT 7
  4883. #define GFT_RAM_LINE_TUNNEL_DSCP_MASK 0x1
  4884. #define GFT_RAM_LINE_TUNNEL_DSCP_SHIFT 8
  4885. #define GFT_RAM_LINE_TUNNEL_OVER_IP_PROTOCOL_MASK 0x1
  4886. #define GFT_RAM_LINE_TUNNEL_OVER_IP_PROTOCOL_SHIFT 9
  4887. #define GFT_RAM_LINE_TUNNEL_DST_IP_MASK 0x1
  4888. #define GFT_RAM_LINE_TUNNEL_DST_IP_SHIFT 10
  4889. #define GFT_RAM_LINE_TUNNEL_SRC_IP_MASK 0x1
  4890. #define GFT_RAM_LINE_TUNNEL_SRC_IP_SHIFT 11
  4891. #define GFT_RAM_LINE_TUNNEL_PRIORITY_MASK 0x1
  4892. #define GFT_RAM_LINE_TUNNEL_PRIORITY_SHIFT 12
  4893. #define GFT_RAM_LINE_TUNNEL_PROVIDER_VLAN_MASK 0x1
  4894. #define GFT_RAM_LINE_TUNNEL_PROVIDER_VLAN_SHIFT 13
  4895. #define GFT_RAM_LINE_TUNNEL_VLAN_MASK 0x1
  4896. #define GFT_RAM_LINE_TUNNEL_VLAN_SHIFT 14
  4897. #define GFT_RAM_LINE_TUNNEL_DST_MAC_MASK 0x1
  4898. #define GFT_RAM_LINE_TUNNEL_DST_MAC_SHIFT 15
  4899. #define GFT_RAM_LINE_TUNNEL_SRC_MAC_MASK 0x1
  4900. #define GFT_RAM_LINE_TUNNEL_SRC_MAC_SHIFT 16
  4901. #define GFT_RAM_LINE_TTL_EQUAL_ONE_MASK 0x1
  4902. #define GFT_RAM_LINE_TTL_EQUAL_ONE_SHIFT 17
  4903. #define GFT_RAM_LINE_TTL_MASK 0x1
  4904. #define GFT_RAM_LINE_TTL_SHIFT 18
  4905. #define GFT_RAM_LINE_ETHERTYPE_MASK 0x1
  4906. #define GFT_RAM_LINE_ETHERTYPE_SHIFT 19
  4907. #define GFT_RAM_LINE_RESERVED0_MASK 0x1
  4908. #define GFT_RAM_LINE_RESERVED0_SHIFT 20
  4909. #define GFT_RAM_LINE_TCP_FLAG_FIN_MASK 0x1
  4910. #define GFT_RAM_LINE_TCP_FLAG_FIN_SHIFT 21
  4911. #define GFT_RAM_LINE_TCP_FLAG_SYN_MASK 0x1
  4912. #define GFT_RAM_LINE_TCP_FLAG_SYN_SHIFT 22
  4913. #define GFT_RAM_LINE_TCP_FLAG_RST_MASK 0x1
  4914. #define GFT_RAM_LINE_TCP_FLAG_RST_SHIFT 23
  4915. #define GFT_RAM_LINE_TCP_FLAG_PSH_MASK 0x1
  4916. #define GFT_RAM_LINE_TCP_FLAG_PSH_SHIFT 24
  4917. #define GFT_RAM_LINE_TCP_FLAG_ACK_MASK 0x1
  4918. #define GFT_RAM_LINE_TCP_FLAG_ACK_SHIFT 25
  4919. #define GFT_RAM_LINE_TCP_FLAG_URG_MASK 0x1
  4920. #define GFT_RAM_LINE_TCP_FLAG_URG_SHIFT 26
  4921. #define GFT_RAM_LINE_TCP_FLAG_ECE_MASK 0x1
  4922. #define GFT_RAM_LINE_TCP_FLAG_ECE_SHIFT 27
  4923. #define GFT_RAM_LINE_TCP_FLAG_CWR_MASK 0x1
  4924. #define GFT_RAM_LINE_TCP_FLAG_CWR_SHIFT 28
  4925. #define GFT_RAM_LINE_TCP_FLAG_NS_MASK 0x1
  4926. #define GFT_RAM_LINE_TCP_FLAG_NS_SHIFT 29
  4927. #define GFT_RAM_LINE_DST_PORT_MASK 0x1
  4928. #define GFT_RAM_LINE_DST_PORT_SHIFT 30
  4929. #define GFT_RAM_LINE_SRC_PORT_MASK 0x1
  4930. #define GFT_RAM_LINE_SRC_PORT_SHIFT 31
  4931. __le32 high32bits;
  4932. #define GFT_RAM_LINE_DSCP_MASK 0x1
  4933. #define GFT_RAM_LINE_DSCP_SHIFT 0
  4934. #define GFT_RAM_LINE_OVER_IP_PROTOCOL_MASK 0x1
  4935. #define GFT_RAM_LINE_OVER_IP_PROTOCOL_SHIFT 1
  4936. #define GFT_RAM_LINE_DST_IP_MASK 0x1
  4937. #define GFT_RAM_LINE_DST_IP_SHIFT 2
  4938. #define GFT_RAM_LINE_SRC_IP_MASK 0x1
  4939. #define GFT_RAM_LINE_SRC_IP_SHIFT 3
  4940. #define GFT_RAM_LINE_PRIORITY_MASK 0x1
  4941. #define GFT_RAM_LINE_PRIORITY_SHIFT 4
  4942. #define GFT_RAM_LINE_PROVIDER_VLAN_MASK 0x1
  4943. #define GFT_RAM_LINE_PROVIDER_VLAN_SHIFT 5
  4944. #define GFT_RAM_LINE_VLAN_MASK 0x1
  4945. #define GFT_RAM_LINE_VLAN_SHIFT 6
  4946. #define GFT_RAM_LINE_DST_MAC_MASK 0x1
  4947. #define GFT_RAM_LINE_DST_MAC_SHIFT 7
  4948. #define GFT_RAM_LINE_SRC_MAC_MASK 0x1
  4949. #define GFT_RAM_LINE_SRC_MAC_SHIFT 8
  4950. #define GFT_RAM_LINE_TENANT_ID_MASK 0x1
  4951. #define GFT_RAM_LINE_TENANT_ID_SHIFT 9
  4952. #define GFT_RAM_LINE_RESERVED1_MASK 0x3FFFFF
  4953. #define GFT_RAM_LINE_RESERVED1_SHIFT 10
  4954. };
  4955. struct mstorm_eth_conn_ag_ctx {
  4956. u8 byte0;
  4957. u8 byte1;
  4958. u8 flags0;
  4959. #define MSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  4960. #define MSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  4961. #define MSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  4962. #define MSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  4963. #define MSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
  4964. #define MSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 2
  4965. #define MSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
  4966. #define MSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 4
  4967. #define MSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4968. #define MSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
  4969. u8 flags1;
  4970. #define MSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
  4971. #define MSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 0
  4972. #define MSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
  4973. #define MSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 1
  4974. #define MSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4975. #define MSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
  4976. #define MSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  4977. #define MSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 3
  4978. #define MSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  4979. #define MSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 4
  4980. #define MSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  4981. #define MSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 5
  4982. #define MSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  4983. #define MSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 6
  4984. #define MSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  4985. #define MSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 7
  4986. __le16 word0;
  4987. __le16 word1;
  4988. __le32 reg0;
  4989. __le32 reg1;
  4990. };
  4991. struct xstorm_eth_conn_agctxdq_ext_ldpart {
  4992. u8 reserved0;
  4993. u8 eth_state;
  4994. u8 flags0;
  4995. #define XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK 0x1
  4996. #define XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT 0
  4997. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED1_MASK 0x1
  4998. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED1_SHIFT 1
  4999. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED2_MASK 0x1
  5000. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED2_SHIFT 2
  5001. #define XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK 0x1
  5002. #define XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT 3
  5003. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED3_MASK 0x1
  5004. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED3_SHIFT 4
  5005. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED4_MASK 0x1
  5006. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED4_SHIFT 5
  5007. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED5_MASK 0x1
  5008. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED5_SHIFT 6
  5009. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED6_MASK 0x1
  5010. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED6_SHIFT 7
  5011. u8 flags1;
  5012. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED7_MASK 0x1
  5013. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED7_SHIFT 0
  5014. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED8_MASK 0x1
  5015. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED8_SHIFT 1
  5016. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED9_MASK 0x1
  5017. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED9_SHIFT 2
  5018. #define XSTORMETHCONNAGCTXDQEXTLDPART_BIT11_MASK 0x1
  5019. #define XSTORMETHCONNAGCTXDQEXTLDPART_BIT11_SHIFT 3
  5020. #define XSTORMETHCONNAGCTXDQEXTLDPART_BIT12_MASK 0x1
  5021. #define XSTORMETHCONNAGCTXDQEXTLDPART_BIT12_SHIFT 4
  5022. #define XSTORMETHCONNAGCTXDQEXTLDPART_BIT13_MASK 0x1
  5023. #define XSTORMETHCONNAGCTXDQEXTLDPART_BIT13_SHIFT 5
  5024. #define XSTORMETHCONNAGCTXDQEXTLDPART_TX_RULE_ACTIVE_MASK 0x1
  5025. #define XSTORMETHCONNAGCTXDQEXTLDPART_TX_RULE_ACTIVE_SHIFT 6
  5026. #define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_ACTIVE_MASK 0x1
  5027. #define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_ACTIVE_SHIFT 7
  5028. u8 flags2;
  5029. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF0_MASK 0x3
  5030. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF0_SHIFT 0
  5031. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF1_MASK 0x3
  5032. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF1_SHIFT 2
  5033. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF2_MASK 0x3
  5034. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF2_SHIFT 4
  5035. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF3_MASK 0x3
  5036. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF3_SHIFT 6
  5037. u8 flags3;
  5038. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF4_MASK 0x3
  5039. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF4_SHIFT 0
  5040. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF5_MASK 0x3
  5041. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF5_SHIFT 2
  5042. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF6_MASK 0x3
  5043. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF6_SHIFT 4
  5044. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF7_MASK 0x3
  5045. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF7_SHIFT 6
  5046. u8 flags4;
  5047. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF8_MASK 0x3
  5048. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF8_SHIFT 0
  5049. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF9_MASK 0x3
  5050. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF9_SHIFT 2
  5051. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF10_MASK 0x3
  5052. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF10_SHIFT 4
  5053. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF11_MASK 0x3
  5054. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF11_SHIFT 6
  5055. u8 flags5;
  5056. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF12_MASK 0x3
  5057. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF12_SHIFT 0
  5058. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF13_MASK 0x3
  5059. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF13_SHIFT 2
  5060. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF14_MASK 0x3
  5061. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF14_SHIFT 4
  5062. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF15_MASK 0x3
  5063. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF15_SHIFT 6
  5064. u8 flags6;
  5065. #define XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_MASK 0x3
  5066. #define XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_SHIFT 0
  5067. #define XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_MASK 0x3
  5068. #define XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_SHIFT 2
  5069. #define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_MASK 0x3
  5070. #define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_SHIFT 4
  5071. #define XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_MASK 0x3
  5072. #define XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_SHIFT 6
  5073. u8 flags7;
  5074. #define XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_MASK 0x3
  5075. #define XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_SHIFT 0
  5076. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED10_MASK 0x3
  5077. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED10_SHIFT 2
  5078. #define XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_MASK 0x3
  5079. #define XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT 4
  5080. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF0EN_MASK 0x1
  5081. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF0EN_SHIFT 6
  5082. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF1EN_MASK 0x1
  5083. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF1EN_SHIFT 7
  5084. u8 flags8;
  5085. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF2EN_MASK 0x1
  5086. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF2EN_SHIFT 0
  5087. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF3EN_MASK 0x1
  5088. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF3EN_SHIFT 1
  5089. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF4EN_MASK 0x1
  5090. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF4EN_SHIFT 2
  5091. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF5EN_MASK 0x1
  5092. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF5EN_SHIFT 3
  5093. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF6EN_MASK 0x1
  5094. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF6EN_SHIFT 4
  5095. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF7EN_MASK 0x1
  5096. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF7EN_SHIFT 5
  5097. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF8EN_MASK 0x1
  5098. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF8EN_SHIFT 6
  5099. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF9EN_MASK 0x1
  5100. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF9EN_SHIFT 7
  5101. u8 flags9;
  5102. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF10EN_MASK 0x1
  5103. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF10EN_SHIFT 0
  5104. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF11EN_MASK 0x1
  5105. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF11EN_SHIFT 1
  5106. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF12EN_MASK 0x1
  5107. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF12EN_SHIFT 2
  5108. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF13EN_MASK 0x1
  5109. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF13EN_SHIFT 3
  5110. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF14EN_MASK 0x1
  5111. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF14EN_SHIFT 4
  5112. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF15EN_MASK 0x1
  5113. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF15EN_SHIFT 5
  5114. #define XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_EN_MASK 0x1
  5115. #define XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_EN_SHIFT 6
  5116. #define XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_EN_MASK 0x1
  5117. #define XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_EN_SHIFT 7
  5118. u8 flags10;
  5119. #define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_EN_MASK 0x1
  5120. #define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_EN_SHIFT 0
  5121. #define XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_EN_MASK 0x1
  5122. #define XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_EN_SHIFT 1
  5123. #define XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_EN_MASK 0x1
  5124. #define XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_EN_SHIFT 2
  5125. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED11_MASK 0x1
  5126. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED11_SHIFT 3
  5127. #define XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK 0x1
  5128. #define XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT 4
  5129. #define XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_EN_RESERVED_MASK 0x1
  5130. #define XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_EN_RESERVED_SHIFT 5
  5131. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED12_MASK 0x1
  5132. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED12_SHIFT 6
  5133. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED13_MASK 0x1
  5134. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED13_SHIFT 7
  5135. u8 flags11;
  5136. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED14_MASK 0x1
  5137. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED14_SHIFT 0
  5138. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED15_MASK 0x1
  5139. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED15_SHIFT 1
  5140. #define XSTORMETHCONNAGCTXDQEXTLDPART_TX_DEC_RULE_EN_MASK 0x1
  5141. #define XSTORMETHCONNAGCTXDQEXTLDPART_TX_DEC_RULE_EN_SHIFT 2
  5142. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE5EN_MASK 0x1
  5143. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE5EN_SHIFT 3
  5144. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE6EN_MASK 0x1
  5145. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE6EN_SHIFT 4
  5146. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE7EN_MASK 0x1
  5147. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE7EN_SHIFT 5
  5148. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK 0x1
  5149. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT 6
  5150. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE9EN_MASK 0x1
  5151. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE9EN_SHIFT 7
  5152. u8 flags12;
  5153. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE10EN_MASK 0x1
  5154. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE10EN_SHIFT 0
  5155. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE11EN_MASK 0x1
  5156. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE11EN_SHIFT 1
  5157. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK 0x1
  5158. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT 2
  5159. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK 0x1
  5160. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT 3
  5161. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE14EN_MASK 0x1
  5162. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE14EN_SHIFT 4
  5163. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE15EN_MASK 0x1
  5164. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE15EN_SHIFT 5
  5165. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE16EN_MASK 0x1
  5166. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE16EN_SHIFT 6
  5167. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE17EN_MASK 0x1
  5168. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE17EN_SHIFT 7
  5169. u8 flags13;
  5170. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE18EN_MASK 0x1
  5171. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE18EN_SHIFT 0
  5172. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE19EN_MASK 0x1
  5173. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE19EN_SHIFT 1
  5174. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK 0x1
  5175. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT 2
  5176. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK 0x1
  5177. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT 3
  5178. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK 0x1
  5179. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT 4
  5180. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK 0x1
  5181. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT 5
  5182. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK 0x1
  5183. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT 6
  5184. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK 0x1
  5185. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT 7
  5186. u8 flags14;
  5187. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_USE_EXT_HDR_MASK 0x1
  5188. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_USE_EXT_HDR_SHIFT 0
  5189. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_RAW_L3L4_MASK 0x1
  5190. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_RAW_L3L4_SHIFT 1
  5191. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_INBAND_PROP_HDR_MASK 0x1
  5192. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_INBAND_PROP_HDR_SHIFT 2
  5193. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_EXT_TUNNEL_MASK 0x1
  5194. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_EXT_TUNNEL_SHIFT 3
  5195. #define XSTORMETHCONNAGCTXDQEXTLDPART_L2_EDPM_ENABLE_MASK 0x1
  5196. #define XSTORMETHCONNAGCTXDQEXTLDPART_L2_EDPM_ENABLE_SHIFT 4
  5197. #define XSTORMETHCONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK 0x1
  5198. #define XSTORMETHCONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT 5
  5199. #define XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_MASK 0x3
  5200. #define XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_SHIFT 6
  5201. u8 edpm_event_id;
  5202. __le16 physical_q0;
  5203. __le16 quota;
  5204. __le16 edpm_num_bds;
  5205. __le16 tx_bd_cons;
  5206. __le16 tx_bd_prod;
  5207. __le16 tx_class;
  5208. __le16 conn_dpi;
  5209. u8 byte3;
  5210. u8 byte4;
  5211. u8 byte5;
  5212. u8 byte6;
  5213. __le32 reg0;
  5214. __le32 reg1;
  5215. __le32 reg2;
  5216. __le32 reg3;
  5217. __le32 reg4;
  5218. };
  5219. struct xstorm_eth_hw_conn_ag_ctx {
  5220. u8 reserved0;
  5221. u8 eth_state;
  5222. u8 flags0;
  5223. #define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5224. #define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  5225. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED1_MASK 0x1
  5226. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED1_SHIFT 1
  5227. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED2_MASK 0x1
  5228. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED2_SHIFT 2
  5229. #define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  5230. #define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  5231. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED3_MASK 0x1
  5232. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED3_SHIFT 4
  5233. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED4_MASK 0x1
  5234. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED4_SHIFT 5
  5235. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED5_MASK 0x1
  5236. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED5_SHIFT 6
  5237. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED6_MASK 0x1
  5238. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED6_SHIFT 7
  5239. u8 flags1;
  5240. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED7_MASK 0x1
  5241. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED7_SHIFT 0
  5242. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED8_MASK 0x1
  5243. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED8_SHIFT 1
  5244. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED9_MASK 0x1
  5245. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED9_SHIFT 2
  5246. #define XSTORM_ETH_HW_CONN_AG_CTX_BIT11_MASK 0x1
  5247. #define XSTORM_ETH_HW_CONN_AG_CTX_BIT11_SHIFT 3
  5248. #define XSTORM_ETH_HW_CONN_AG_CTX_BIT12_MASK 0x1
  5249. #define XSTORM_ETH_HW_CONN_AG_CTX_BIT12_SHIFT 4
  5250. #define XSTORM_ETH_HW_CONN_AG_CTX_BIT13_MASK 0x1
  5251. #define XSTORM_ETH_HW_CONN_AG_CTX_BIT13_SHIFT 5
  5252. #define XSTORM_ETH_HW_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
  5253. #define XSTORM_ETH_HW_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
  5254. #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
  5255. #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
  5256. u8 flags2;
  5257. #define XSTORM_ETH_HW_CONN_AG_CTX_CF0_MASK 0x3
  5258. #define XSTORM_ETH_HW_CONN_AG_CTX_CF0_SHIFT 0
  5259. #define XSTORM_ETH_HW_CONN_AG_CTX_CF1_MASK 0x3
  5260. #define XSTORM_ETH_HW_CONN_AG_CTX_CF1_SHIFT 2
  5261. #define XSTORM_ETH_HW_CONN_AG_CTX_CF2_MASK 0x3
  5262. #define XSTORM_ETH_HW_CONN_AG_CTX_CF2_SHIFT 4
  5263. #define XSTORM_ETH_HW_CONN_AG_CTX_CF3_MASK 0x3
  5264. #define XSTORM_ETH_HW_CONN_AG_CTX_CF3_SHIFT 6
  5265. u8 flags3;
  5266. #define XSTORM_ETH_HW_CONN_AG_CTX_CF4_MASK 0x3
  5267. #define XSTORM_ETH_HW_CONN_AG_CTX_CF4_SHIFT 0
  5268. #define XSTORM_ETH_HW_CONN_AG_CTX_CF5_MASK 0x3
  5269. #define XSTORM_ETH_HW_CONN_AG_CTX_CF5_SHIFT 2
  5270. #define XSTORM_ETH_HW_CONN_AG_CTX_CF6_MASK 0x3
  5271. #define XSTORM_ETH_HW_CONN_AG_CTX_CF6_SHIFT 4
  5272. #define XSTORM_ETH_HW_CONN_AG_CTX_CF7_MASK 0x3
  5273. #define XSTORM_ETH_HW_CONN_AG_CTX_CF7_SHIFT 6
  5274. u8 flags4;
  5275. #define XSTORM_ETH_HW_CONN_AG_CTX_CF8_MASK 0x3
  5276. #define XSTORM_ETH_HW_CONN_AG_CTX_CF8_SHIFT 0
  5277. #define XSTORM_ETH_HW_CONN_AG_CTX_CF9_MASK 0x3
  5278. #define XSTORM_ETH_HW_CONN_AG_CTX_CF9_SHIFT 2
  5279. #define XSTORM_ETH_HW_CONN_AG_CTX_CF10_MASK 0x3
  5280. #define XSTORM_ETH_HW_CONN_AG_CTX_CF10_SHIFT 4
  5281. #define XSTORM_ETH_HW_CONN_AG_CTX_CF11_MASK 0x3
  5282. #define XSTORM_ETH_HW_CONN_AG_CTX_CF11_SHIFT 6
  5283. u8 flags5;
  5284. #define XSTORM_ETH_HW_CONN_AG_CTX_CF12_MASK 0x3
  5285. #define XSTORM_ETH_HW_CONN_AG_CTX_CF12_SHIFT 0
  5286. #define XSTORM_ETH_HW_CONN_AG_CTX_CF13_MASK 0x3
  5287. #define XSTORM_ETH_HW_CONN_AG_CTX_CF13_SHIFT 2
  5288. #define XSTORM_ETH_HW_CONN_AG_CTX_CF14_MASK 0x3
  5289. #define XSTORM_ETH_HW_CONN_AG_CTX_CF14_SHIFT 4
  5290. #define XSTORM_ETH_HW_CONN_AG_CTX_CF15_MASK 0x3
  5291. #define XSTORM_ETH_HW_CONN_AG_CTX_CF15_SHIFT 6
  5292. u8 flags6;
  5293. #define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK 0x3
  5294. #define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT 0
  5295. #define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_MASK 0x3
  5296. #define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT 2
  5297. #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_MASK 0x3
  5298. #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_SHIFT 4
  5299. #define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
  5300. #define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
  5301. u8 flags7;
  5302. #define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  5303. #define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  5304. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED10_MASK 0x3
  5305. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED10_SHIFT 2
  5306. #define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  5307. #define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  5308. #define XSTORM_ETH_HW_CONN_AG_CTX_CF0EN_MASK 0x1
  5309. #define XSTORM_ETH_HW_CONN_AG_CTX_CF0EN_SHIFT 6
  5310. #define XSTORM_ETH_HW_CONN_AG_CTX_CF1EN_MASK 0x1
  5311. #define XSTORM_ETH_HW_CONN_AG_CTX_CF1EN_SHIFT 7
  5312. u8 flags8;
  5313. #define XSTORM_ETH_HW_CONN_AG_CTX_CF2EN_MASK 0x1
  5314. #define XSTORM_ETH_HW_CONN_AG_CTX_CF2EN_SHIFT 0
  5315. #define XSTORM_ETH_HW_CONN_AG_CTX_CF3EN_MASK 0x1
  5316. #define XSTORM_ETH_HW_CONN_AG_CTX_CF3EN_SHIFT 1
  5317. #define XSTORM_ETH_HW_CONN_AG_CTX_CF4EN_MASK 0x1
  5318. #define XSTORM_ETH_HW_CONN_AG_CTX_CF4EN_SHIFT 2
  5319. #define XSTORM_ETH_HW_CONN_AG_CTX_CF5EN_MASK 0x1
  5320. #define XSTORM_ETH_HW_CONN_AG_CTX_CF5EN_SHIFT 3
  5321. #define XSTORM_ETH_HW_CONN_AG_CTX_CF6EN_MASK 0x1
  5322. #define XSTORM_ETH_HW_CONN_AG_CTX_CF6EN_SHIFT 4
  5323. #define XSTORM_ETH_HW_CONN_AG_CTX_CF7EN_MASK 0x1
  5324. #define XSTORM_ETH_HW_CONN_AG_CTX_CF7EN_SHIFT 5
  5325. #define XSTORM_ETH_HW_CONN_AG_CTX_CF8EN_MASK 0x1
  5326. #define XSTORM_ETH_HW_CONN_AG_CTX_CF8EN_SHIFT 6
  5327. #define XSTORM_ETH_HW_CONN_AG_CTX_CF9EN_MASK 0x1
  5328. #define XSTORM_ETH_HW_CONN_AG_CTX_CF9EN_SHIFT 7
  5329. u8 flags9;
  5330. #define XSTORM_ETH_HW_CONN_AG_CTX_CF10EN_MASK 0x1
  5331. #define XSTORM_ETH_HW_CONN_AG_CTX_CF10EN_SHIFT 0
  5332. #define XSTORM_ETH_HW_CONN_AG_CTX_CF11EN_MASK 0x1
  5333. #define XSTORM_ETH_HW_CONN_AG_CTX_CF11EN_SHIFT 1
  5334. #define XSTORM_ETH_HW_CONN_AG_CTX_CF12EN_MASK 0x1
  5335. #define XSTORM_ETH_HW_CONN_AG_CTX_CF12EN_SHIFT 2
  5336. #define XSTORM_ETH_HW_CONN_AG_CTX_CF13EN_MASK 0x1
  5337. #define XSTORM_ETH_HW_CONN_AG_CTX_CF13EN_SHIFT 3
  5338. #define XSTORM_ETH_HW_CONN_AG_CTX_CF14EN_MASK 0x1
  5339. #define XSTORM_ETH_HW_CONN_AG_CTX_CF14EN_SHIFT 4
  5340. #define XSTORM_ETH_HW_CONN_AG_CTX_CF15EN_MASK 0x1
  5341. #define XSTORM_ETH_HW_CONN_AG_CTX_CF15EN_SHIFT 5
  5342. #define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK 0x1
  5343. #define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT 6
  5344. #define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK 0x1
  5345. #define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT 7
  5346. u8 flags10;
  5347. #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  5348. #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
  5349. #define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
  5350. #define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
  5351. #define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  5352. #define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  5353. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED11_MASK 0x1
  5354. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED11_SHIFT 3
  5355. #define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  5356. #define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  5357. #define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK 0x1
  5358. #define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT 5
  5359. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED12_MASK 0x1
  5360. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED12_SHIFT 6
  5361. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED13_MASK 0x1
  5362. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED13_SHIFT 7
  5363. u8 flags11;
  5364. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED14_MASK 0x1
  5365. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED14_SHIFT 0
  5366. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED15_MASK 0x1
  5367. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED15_SHIFT 1
  5368. #define XSTORM_ETH_HW_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
  5369. #define XSTORM_ETH_HW_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
  5370. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE5EN_MASK 0x1
  5371. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE5EN_SHIFT 3
  5372. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE6EN_MASK 0x1
  5373. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE6EN_SHIFT 4
  5374. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE7EN_MASK 0x1
  5375. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE7EN_SHIFT 5
  5376. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  5377. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  5378. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE9EN_MASK 0x1
  5379. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE9EN_SHIFT 7
  5380. u8 flags12;
  5381. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE10EN_MASK 0x1
  5382. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE10EN_SHIFT 0
  5383. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE11EN_MASK 0x1
  5384. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE11EN_SHIFT 1
  5385. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  5386. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  5387. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  5388. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  5389. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE14EN_MASK 0x1
  5390. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE14EN_SHIFT 4
  5391. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE15EN_MASK 0x1
  5392. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE15EN_SHIFT 5
  5393. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE16EN_MASK 0x1
  5394. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE16EN_SHIFT 6
  5395. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE17EN_MASK 0x1
  5396. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE17EN_SHIFT 7
  5397. u8 flags13;
  5398. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE18EN_MASK 0x1
  5399. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE18EN_SHIFT 0
  5400. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE19EN_MASK 0x1
  5401. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE19EN_SHIFT 1
  5402. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  5403. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  5404. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  5405. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  5406. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  5407. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  5408. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  5409. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  5410. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  5411. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  5412. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  5413. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  5414. u8 flags14;
  5415. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK 0x1
  5416. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT 0
  5417. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK 0x1
  5418. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT 1
  5419. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK 0x1
  5420. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT 2
  5421. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK 0x1
  5422. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT 3
  5423. #define XSTORM_ETH_HW_CONN_AG_CTX_L2_EDPM_ENABLE_MASK 0x1
  5424. #define XSTORM_ETH_HW_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT 4
  5425. #define XSTORM_ETH_HW_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  5426. #define XSTORM_ETH_HW_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  5427. #define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_MASK 0x3
  5428. #define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_SHIFT 6
  5429. u8 edpm_event_id;
  5430. __le16 physical_q0;
  5431. __le16 quota;
  5432. __le16 edpm_num_bds;
  5433. __le16 tx_bd_cons;
  5434. __le16 tx_bd_prod;
  5435. __le16 tx_class;
  5436. __le16 conn_dpi;
  5437. };
  5438. struct mstorm_rdma_task_st_ctx {
  5439. struct regpair temp[4];
  5440. };
  5441. struct rdma_close_func_ramrod_data {
  5442. u8 cnq_start_offset;
  5443. u8 num_cnqs;
  5444. u8 vf_id;
  5445. u8 vf_valid;
  5446. u8 reserved[4];
  5447. };
  5448. struct rdma_cnq_params {
  5449. __le16 sb_num;
  5450. u8 sb_index;
  5451. u8 num_pbl_pages;
  5452. __le32 reserved;
  5453. struct regpair pbl_base_addr;
  5454. __le16 queue_zone_num;
  5455. u8 reserved1[6];
  5456. };
  5457. struct rdma_create_cq_ramrod_data {
  5458. struct regpair cq_handle;
  5459. struct regpair pbl_addr;
  5460. __le32 max_cqes;
  5461. __le16 pbl_num_pages;
  5462. __le16 dpi;
  5463. u8 is_two_level_pbl;
  5464. u8 cnq_id;
  5465. u8 pbl_log_page_size;
  5466. u8 toggle_bit;
  5467. __le16 int_timeout;
  5468. __le16 reserved1;
  5469. };
  5470. struct rdma_deregister_tid_ramrod_data {
  5471. __le32 itid;
  5472. __le32 reserved;
  5473. };
  5474. struct rdma_destroy_cq_output_params {
  5475. __le16 cnq_num;
  5476. __le16 reserved0;
  5477. __le32 reserved1;
  5478. };
  5479. struct rdma_destroy_cq_ramrod_data {
  5480. struct regpair output_params_addr;
  5481. };
  5482. enum rdma_event_opcode {
  5483. RDMA_EVENT_UNUSED,
  5484. RDMA_EVENT_FUNC_INIT,
  5485. RDMA_EVENT_FUNC_CLOSE,
  5486. RDMA_EVENT_REGISTER_MR,
  5487. RDMA_EVENT_DEREGISTER_MR,
  5488. RDMA_EVENT_CREATE_CQ,
  5489. RDMA_EVENT_RESIZE_CQ,
  5490. RDMA_EVENT_DESTROY_CQ,
  5491. RDMA_EVENT_CREATE_SRQ,
  5492. RDMA_EVENT_MODIFY_SRQ,
  5493. RDMA_EVENT_DESTROY_SRQ,
  5494. MAX_RDMA_EVENT_OPCODE
  5495. };
  5496. enum rdma_fw_return_code {
  5497. RDMA_RETURN_OK = 0,
  5498. RDMA_RETURN_REGISTER_MR_BAD_STATE_ERR,
  5499. RDMA_RETURN_DEREGISTER_MR_BAD_STATE_ERR,
  5500. RDMA_RETURN_RESIZE_CQ_ERR,
  5501. RDMA_RETURN_NIG_DRAIN_REQ,
  5502. MAX_RDMA_FW_RETURN_CODE
  5503. };
  5504. struct rdma_init_func_hdr {
  5505. u8 cnq_start_offset;
  5506. u8 num_cnqs;
  5507. u8 cq_ring_mode;
  5508. u8 cnp_vlan_priority;
  5509. __le32 cnp_send_timeout;
  5510. u8 cnp_dscp;
  5511. u8 vf_id;
  5512. u8 vf_valid;
  5513. u8 reserved[5];
  5514. };
  5515. struct rdma_init_func_ramrod_data {
  5516. struct rdma_init_func_hdr params_header;
  5517. struct rdma_cnq_params cnq_params[NUM_OF_GLOBAL_QUEUES];
  5518. };
  5519. enum rdma_ramrod_cmd_id {
  5520. RDMA_RAMROD_UNUSED,
  5521. RDMA_RAMROD_FUNC_INIT,
  5522. RDMA_RAMROD_FUNC_CLOSE,
  5523. RDMA_RAMROD_REGISTER_MR,
  5524. RDMA_RAMROD_DEREGISTER_MR,
  5525. RDMA_RAMROD_CREATE_CQ,
  5526. RDMA_RAMROD_RESIZE_CQ,
  5527. RDMA_RAMROD_DESTROY_CQ,
  5528. RDMA_RAMROD_CREATE_SRQ,
  5529. RDMA_RAMROD_MODIFY_SRQ,
  5530. RDMA_RAMROD_DESTROY_SRQ,
  5531. MAX_RDMA_RAMROD_CMD_ID
  5532. };
  5533. struct rdma_register_tid_ramrod_data {
  5534. __le32 flags;
  5535. #define RDMA_REGISTER_TID_RAMROD_DATA_MAX_ID_MASK 0x3FFFF
  5536. #define RDMA_REGISTER_TID_RAMROD_DATA_MAX_ID_SHIFT 0
  5537. #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_MASK 0x1F
  5538. #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_SHIFT 18
  5539. #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_MASK 0x1
  5540. #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_SHIFT 23
  5541. #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_MASK 0x1
  5542. #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_SHIFT 24
  5543. #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_MASK 0x1
  5544. #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_SHIFT 25
  5545. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_MASK 0x1
  5546. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_SHIFT 26
  5547. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_MASK 0x1
  5548. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_SHIFT 27
  5549. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_MASK 0x1
  5550. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_SHIFT 28
  5551. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_MASK 0x1
  5552. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_SHIFT 29
  5553. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_MASK 0x1
  5554. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_SHIFT 30
  5555. #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_MASK 0x1
  5556. #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_SHIFT 31
  5557. u8 flags1;
  5558. #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_MASK 0x1F
  5559. #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_SHIFT 0
  5560. #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_MASK 0x7
  5561. #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_SHIFT 5
  5562. u8 flags2;
  5563. #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_MASK 0x1
  5564. #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_SHIFT 0
  5565. #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_MASK 0x1
  5566. #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_SHIFT 1
  5567. #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_MASK 0x3F
  5568. #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_SHIFT 2
  5569. u8 key;
  5570. u8 length_hi;
  5571. u8 vf_id;
  5572. u8 vf_valid;
  5573. __le16 pd;
  5574. __le32 length_lo;
  5575. __le32 itid;
  5576. __le32 reserved2;
  5577. struct regpair va;
  5578. struct regpair pbl_base;
  5579. struct regpair dif_error_addr;
  5580. struct regpair dif_runt_addr;
  5581. __le32 reserved3[2];
  5582. };
  5583. struct rdma_resize_cq_output_params {
  5584. __le32 old_cq_cons;
  5585. __le32 old_cq_prod;
  5586. };
  5587. struct rdma_resize_cq_ramrod_data {
  5588. u8 flags;
  5589. #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_MASK 0x1
  5590. #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_SHIFT 0
  5591. #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_MASK 0x1
  5592. #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_SHIFT 1
  5593. #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_MASK 0x3F
  5594. #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_SHIFT 2
  5595. u8 pbl_log_page_size;
  5596. __le16 pbl_num_pages;
  5597. __le32 max_cqes;
  5598. struct regpair pbl_addr;
  5599. struct regpair output_params_addr;
  5600. };
  5601. struct rdma_srq_context {
  5602. struct regpair temp[8];
  5603. };
  5604. struct rdma_srq_create_ramrod_data {
  5605. struct regpair pbl_base_addr;
  5606. __le16 pages_in_srq_pbl;
  5607. __le16 pd_id;
  5608. struct rdma_srq_id srq_id;
  5609. __le16 page_size;
  5610. __le16 reserved1;
  5611. __le32 reserved2;
  5612. struct regpair producers_addr;
  5613. };
  5614. struct rdma_srq_destroy_ramrod_data {
  5615. struct rdma_srq_id srq_id;
  5616. __le32 reserved;
  5617. };
  5618. struct rdma_srq_modify_ramrod_data {
  5619. struct rdma_srq_id srq_id;
  5620. __le32 wqe_limit;
  5621. };
  5622. struct ystorm_rdma_task_st_ctx {
  5623. struct regpair temp[4];
  5624. };
  5625. struct ystorm_rdma_task_ag_ctx {
  5626. u8 reserved;
  5627. u8 byte1;
  5628. __le16 msem_ctx_upd_seq;
  5629. u8 flags0;
  5630. #define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  5631. #define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  5632. #define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5633. #define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  5634. #define YSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  5635. #define YSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  5636. #define YSTORM_RDMA_TASK_AG_CTX_VALID_MASK 0x1
  5637. #define YSTORM_RDMA_TASK_AG_CTX_VALID_SHIFT 6
  5638. #define YSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
  5639. #define YSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
  5640. u8 flags1;
  5641. #define YSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  5642. #define YSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
  5643. #define YSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  5644. #define YSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
  5645. #define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_MASK 0x3
  5646. #define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_SHIFT 4
  5647. #define YSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  5648. #define YSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
  5649. #define YSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  5650. #define YSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
  5651. u8 flags2;
  5652. #define YSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
  5653. #define YSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
  5654. #define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  5655. #define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
  5656. #define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  5657. #define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
  5658. #define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  5659. #define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
  5660. #define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  5661. #define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
  5662. #define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  5663. #define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
  5664. #define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  5665. #define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
  5666. #define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  5667. #define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
  5668. u8 key;
  5669. __le32 mw_cnt;
  5670. u8 ref_cnt_seq;
  5671. u8 ctx_upd_seq;
  5672. __le16 dif_flags;
  5673. __le16 tx_ref_count;
  5674. __le16 last_used_ltid;
  5675. __le16 parent_mr_lo;
  5676. __le16 parent_mr_hi;
  5677. __le32 fbo_lo;
  5678. __le32 fbo_hi;
  5679. };
  5680. struct mstorm_rdma_task_ag_ctx {
  5681. u8 reserved;
  5682. u8 byte1;
  5683. __le16 icid;
  5684. u8 flags0;
  5685. #define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  5686. #define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  5687. #define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5688. #define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  5689. #define MSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  5690. #define MSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  5691. #define MSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
  5692. #define MSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
  5693. #define MSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
  5694. #define MSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
  5695. u8 flags1;
  5696. #define MSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  5697. #define MSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
  5698. #define MSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  5699. #define MSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
  5700. #define MSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
  5701. #define MSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 4
  5702. #define MSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  5703. #define MSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
  5704. #define MSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  5705. #define MSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
  5706. u8 flags2;
  5707. #define MSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
  5708. #define MSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 0
  5709. #define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  5710. #define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
  5711. #define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  5712. #define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
  5713. #define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  5714. #define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
  5715. #define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  5716. #define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
  5717. #define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  5718. #define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
  5719. #define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  5720. #define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
  5721. #define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  5722. #define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
  5723. u8 key;
  5724. __le32 mw_cnt;
  5725. u8 ref_cnt_seq;
  5726. u8 ctx_upd_seq;
  5727. __le16 dif_flags;
  5728. __le16 tx_ref_count;
  5729. __le16 last_used_ltid;
  5730. __le16 parent_mr_lo;
  5731. __le16 parent_mr_hi;
  5732. __le32 fbo_lo;
  5733. __le32 fbo_hi;
  5734. };
  5735. struct ustorm_rdma_task_st_ctx {
  5736. struct regpair temp[2];
  5737. };
  5738. struct ustorm_rdma_task_ag_ctx {
  5739. u8 reserved;
  5740. u8 byte1;
  5741. __le16 icid;
  5742. u8 flags0;
  5743. #define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  5744. #define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  5745. #define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5746. #define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  5747. #define USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_MASK 0x1
  5748. #define USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_SHIFT 5
  5749. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_MASK 0x3
  5750. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_SHIFT 6
  5751. u8 flags1;
  5752. #define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_MASK 0x3
  5753. #define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_SHIFT 0
  5754. #define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_MASK 0x3
  5755. #define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_SHIFT 2
  5756. #define USTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
  5757. #define USTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 4
  5758. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_MASK 0x3
  5759. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_SHIFT 6
  5760. u8 flags2;
  5761. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_MASK 0x1
  5762. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_SHIFT 0
  5763. #define USTORM_RDMA_TASK_AG_CTX_RESERVED2_MASK 0x1
  5764. #define USTORM_RDMA_TASK_AG_CTX_RESERVED2_SHIFT 1
  5765. #define USTORM_RDMA_TASK_AG_CTX_RESERVED3_MASK 0x1
  5766. #define USTORM_RDMA_TASK_AG_CTX_RESERVED3_SHIFT 2
  5767. #define USTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
  5768. #define USTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 3
  5769. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_MASK 0x1
  5770. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_SHIFT 4
  5771. #define USTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  5772. #define USTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 5
  5773. #define USTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  5774. #define USTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 6
  5775. #define USTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  5776. #define USTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 7
  5777. u8 flags3;
  5778. #define USTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  5779. #define USTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 0
  5780. #define USTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  5781. #define USTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 1
  5782. #define USTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  5783. #define USTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 2
  5784. #define USTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  5785. #define USTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 3
  5786. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_MASK 0xF
  5787. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_SHIFT 4
  5788. __le32 dif_err_intervals;
  5789. __le32 dif_error_1st_interval;
  5790. __le32 reg2;
  5791. __le32 dif_runt_value;
  5792. __le32 reg4;
  5793. __le32 reg5;
  5794. };
  5795. struct rdma_task_context {
  5796. struct ystorm_rdma_task_st_ctx ystorm_st_context;
  5797. struct ystorm_rdma_task_ag_ctx ystorm_ag_context;
  5798. struct tdif_task_context tdif_context;
  5799. struct mstorm_rdma_task_ag_ctx mstorm_ag_context;
  5800. struct mstorm_rdma_task_st_ctx mstorm_st_context;
  5801. struct rdif_task_context rdif_context;
  5802. struct ustorm_rdma_task_st_ctx ustorm_st_context;
  5803. struct regpair ustorm_st_padding[2];
  5804. struct ustorm_rdma_task_ag_ctx ustorm_ag_context;
  5805. };
  5806. enum rdma_tid_type {
  5807. RDMA_TID_REGISTERED_MR,
  5808. RDMA_TID_FMR,
  5809. RDMA_TID_MW_TYPE1,
  5810. RDMA_TID_MW_TYPE2A,
  5811. MAX_RDMA_TID_TYPE
  5812. };
  5813. struct mstorm_rdma_conn_ag_ctx {
  5814. u8 byte0;
  5815. u8 byte1;
  5816. u8 flags0;
  5817. #define MSTORM_RDMA_CONN_AG_CTX_BIT0_MASK 0x1
  5818. #define MSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT 0
  5819. #define MSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  5820. #define MSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  5821. #define MSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  5822. #define MSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 2
  5823. #define MSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  5824. #define MSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
  5825. #define MSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  5826. #define MSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
  5827. u8 flags1;
  5828. #define MSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  5829. #define MSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 0
  5830. #define MSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  5831. #define MSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
  5832. #define MSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  5833. #define MSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
  5834. #define MSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  5835. #define MSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
  5836. #define MSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  5837. #define MSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
  5838. #define MSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  5839. #define MSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
  5840. #define MSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  5841. #define MSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
  5842. #define MSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  5843. #define MSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
  5844. __le16 word0;
  5845. __le16 word1;
  5846. __le32 reg0;
  5847. __le32 reg1;
  5848. };
  5849. struct tstorm_rdma_conn_ag_ctx {
  5850. u8 reserved0;
  5851. u8 byte1;
  5852. u8 flags0;
  5853. #define TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5854. #define TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  5855. #define TSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  5856. #define TSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  5857. #define TSTORM_RDMA_CONN_AG_CTX_BIT2_MASK 0x1
  5858. #define TSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT 2
  5859. #define TSTORM_RDMA_CONN_AG_CTX_BIT3_MASK 0x1
  5860. #define TSTORM_RDMA_CONN_AG_CTX_BIT3_SHIFT 3
  5861. #define TSTORM_RDMA_CONN_AG_CTX_BIT4_MASK 0x1
  5862. #define TSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT 4
  5863. #define TSTORM_RDMA_CONN_AG_CTX_BIT5_MASK 0x1
  5864. #define TSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT 5
  5865. #define TSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  5866. #define TSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 6
  5867. u8 flags1;
  5868. #define TSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  5869. #define TSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 0
  5870. #define TSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  5871. #define TSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 2
  5872. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
  5873. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
  5874. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  5875. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  5876. u8 flags2;
  5877. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  5878. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  5879. #define TSTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
  5880. #define TSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 2
  5881. #define TSTORM_RDMA_CONN_AG_CTX_CF7_MASK 0x3
  5882. #define TSTORM_RDMA_CONN_AG_CTX_CF7_SHIFT 4
  5883. #define TSTORM_RDMA_CONN_AG_CTX_CF8_MASK 0x3
  5884. #define TSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT 6
  5885. u8 flags3;
  5886. #define TSTORM_RDMA_CONN_AG_CTX_CF9_MASK 0x3
  5887. #define TSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT 0
  5888. #define TSTORM_RDMA_CONN_AG_CTX_CF10_MASK 0x3
  5889. #define TSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT 2
  5890. #define TSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  5891. #define TSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 4
  5892. #define TSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  5893. #define TSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 5
  5894. #define TSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  5895. #define TSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 6
  5896. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
  5897. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
  5898. u8 flags4;
  5899. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  5900. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  5901. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  5902. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
  5903. #define TSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
  5904. #define TSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 2
  5905. #define TSTORM_RDMA_CONN_AG_CTX_CF7EN_MASK 0x1
  5906. #define TSTORM_RDMA_CONN_AG_CTX_CF7EN_SHIFT 3
  5907. #define TSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK 0x1
  5908. #define TSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT 4
  5909. #define TSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK 0x1
  5910. #define TSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT 5
  5911. #define TSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK 0x1
  5912. #define TSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT 6
  5913. #define TSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  5914. #define TSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 7
  5915. u8 flags5;
  5916. #define TSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  5917. #define TSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 0
  5918. #define TSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  5919. #define TSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
  5920. #define TSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  5921. #define TSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
  5922. #define TSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  5923. #define TSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
  5924. #define TSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
  5925. #define TSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
  5926. #define TSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
  5927. #define TSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
  5928. #define TSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
  5929. #define TSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
  5930. #define TSTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
  5931. #define TSTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
  5932. __le32 reg0;
  5933. __le32 reg1;
  5934. __le32 reg2;
  5935. __le32 reg3;
  5936. __le32 reg4;
  5937. __le32 reg5;
  5938. __le32 reg6;
  5939. __le32 reg7;
  5940. __le32 reg8;
  5941. u8 byte2;
  5942. u8 byte3;
  5943. __le16 word0;
  5944. u8 byte4;
  5945. u8 byte5;
  5946. __le16 word1;
  5947. __le16 word2;
  5948. __le16 word3;
  5949. __le32 reg9;
  5950. __le32 reg10;
  5951. };
  5952. struct tstorm_rdma_task_ag_ctx {
  5953. u8 byte0;
  5954. u8 byte1;
  5955. __le16 word0;
  5956. u8 flags0;
  5957. #define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_MASK 0xF
  5958. #define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_SHIFT 0
  5959. #define TSTORM_RDMA_TASK_AG_CTX_BIT0_MASK 0x1
  5960. #define TSTORM_RDMA_TASK_AG_CTX_BIT0_SHIFT 4
  5961. #define TSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  5962. #define TSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  5963. #define TSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
  5964. #define TSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
  5965. #define TSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
  5966. #define TSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
  5967. u8 flags1;
  5968. #define TSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
  5969. #define TSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
  5970. #define TSTORM_RDMA_TASK_AG_CTX_BIT5_MASK 0x1
  5971. #define TSTORM_RDMA_TASK_AG_CTX_BIT5_SHIFT 1
  5972. #define TSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  5973. #define TSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 2
  5974. #define TSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  5975. #define TSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 4
  5976. #define TSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
  5977. #define TSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 6
  5978. u8 flags2;
  5979. #define TSTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
  5980. #define TSTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 0
  5981. #define TSTORM_RDMA_TASK_AG_CTX_CF4_MASK 0x3
  5982. #define TSTORM_RDMA_TASK_AG_CTX_CF4_SHIFT 2
  5983. #define TSTORM_RDMA_TASK_AG_CTX_CF5_MASK 0x3
  5984. #define TSTORM_RDMA_TASK_AG_CTX_CF5_SHIFT 4
  5985. #define TSTORM_RDMA_TASK_AG_CTX_CF6_MASK 0x3
  5986. #define TSTORM_RDMA_TASK_AG_CTX_CF6_SHIFT 6
  5987. u8 flags3;
  5988. #define TSTORM_RDMA_TASK_AG_CTX_CF7_MASK 0x3
  5989. #define TSTORM_RDMA_TASK_AG_CTX_CF7_SHIFT 0
  5990. #define TSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  5991. #define TSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 2
  5992. #define TSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  5993. #define TSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 3
  5994. #define TSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
  5995. #define TSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 4
  5996. #define TSTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
  5997. #define TSTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 5
  5998. #define TSTORM_RDMA_TASK_AG_CTX_CF4EN_MASK 0x1
  5999. #define TSTORM_RDMA_TASK_AG_CTX_CF4EN_SHIFT 6
  6000. #define TSTORM_RDMA_TASK_AG_CTX_CF5EN_MASK 0x1
  6001. #define TSTORM_RDMA_TASK_AG_CTX_CF5EN_SHIFT 7
  6002. u8 flags4;
  6003. #define TSTORM_RDMA_TASK_AG_CTX_CF6EN_MASK 0x1
  6004. #define TSTORM_RDMA_TASK_AG_CTX_CF6EN_SHIFT 0
  6005. #define TSTORM_RDMA_TASK_AG_CTX_CF7EN_MASK 0x1
  6006. #define TSTORM_RDMA_TASK_AG_CTX_CF7EN_SHIFT 1
  6007. #define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  6008. #define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 2
  6009. #define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  6010. #define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 3
  6011. #define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  6012. #define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 4
  6013. #define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  6014. #define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 5
  6015. #define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  6016. #define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 6
  6017. #define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  6018. #define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 7
  6019. u8 byte2;
  6020. __le16 word1;
  6021. __le32 reg0;
  6022. u8 byte3;
  6023. u8 byte4;
  6024. __le16 word2;
  6025. __le16 word3;
  6026. __le16 word4;
  6027. __le32 reg1;
  6028. __le32 reg2;
  6029. };
  6030. struct ustorm_rdma_conn_ag_ctx {
  6031. u8 reserved;
  6032. u8 byte1;
  6033. u8 flags0;
  6034. #define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6035. #define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6036. #define USTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  6037. #define USTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  6038. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6039. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 2
  6040. #define USTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  6041. #define USTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
  6042. #define USTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  6043. #define USTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
  6044. u8 flags1;
  6045. #define USTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
  6046. #define USTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 0
  6047. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_MASK 0x3
  6048. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT 2
  6049. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_MASK 0x3
  6050. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_SHIFT 4
  6051. #define USTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
  6052. #define USTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 6
  6053. u8 flags2;
  6054. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6055. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  6056. #define USTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  6057. #define USTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
  6058. #define USTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  6059. #define USTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
  6060. #define USTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
  6061. #define USTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 3
  6062. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK 0x1
  6063. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT 4
  6064. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_MASK 0x1
  6065. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT 5
  6066. #define USTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
  6067. #define USTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 6
  6068. #define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_MASK 0x1
  6069. #define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_SHIFT 7
  6070. u8 flags3;
  6071. #define USTORM_RDMA_CONN_AG_CTX_CQ_EN_MASK 0x1
  6072. #define USTORM_RDMA_CONN_AG_CTX_CQ_EN_SHIFT 0
  6073. #define USTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  6074. #define USTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
  6075. #define USTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  6076. #define USTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
  6077. #define USTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  6078. #define USTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
  6079. #define USTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
  6080. #define USTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
  6081. #define USTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
  6082. #define USTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
  6083. #define USTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
  6084. #define USTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
  6085. #define USTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
  6086. #define USTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
  6087. u8 byte2;
  6088. u8 byte3;
  6089. __le16 conn_dpi;
  6090. __le16 word1;
  6091. __le32 cq_cons;
  6092. __le32 cq_se_prod;
  6093. __le32 cq_prod;
  6094. __le32 reg3;
  6095. __le16 int_timeout;
  6096. __le16 word3;
  6097. };
  6098. struct xstorm_roce_conn_ag_ctx_dq_ext_ld_part {
  6099. u8 reserved0;
  6100. u8 state;
  6101. u8 flags0;
  6102. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK 0x1
  6103. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT 0
  6104. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_MASK 0x1
  6105. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_SHIFT 1
  6106. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_MASK 0x1
  6107. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_SHIFT 2
  6108. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK 0x1
  6109. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT 3
  6110. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_MASK 0x1
  6111. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_SHIFT 4
  6112. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_MASK 0x1
  6113. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_SHIFT 5
  6114. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_MASK 0x1
  6115. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_SHIFT 6
  6116. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_MASK 0x1
  6117. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_SHIFT 7
  6118. u8 flags1;
  6119. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_MASK 0x1
  6120. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_SHIFT 0
  6121. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_MASK 0x1
  6122. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_SHIFT 1
  6123. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_MASK 0x1
  6124. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_SHIFT 2
  6125. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_MASK 0x1
  6126. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_SHIFT 3
  6127. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_MASK 0x1
  6128. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_SHIFT 4
  6129. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT13_MASK 0x1
  6130. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT13_SHIFT 5
  6131. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_MASK 0x1
  6132. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_SHIFT 6
  6133. #define XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_MASK 0x1
  6134. #define XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_SHIFT 7
  6135. u8 flags2;
  6136. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0_MASK 0x3
  6137. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0_SHIFT 0
  6138. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1_MASK 0x3
  6139. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1_SHIFT 2
  6140. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2_MASK 0x3
  6141. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2_SHIFT 4
  6142. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3_MASK 0x3
  6143. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3_SHIFT 6
  6144. u8 flags3;
  6145. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4_MASK 0x3
  6146. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4_SHIFT 0
  6147. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5_MASK 0x3
  6148. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5_SHIFT 2
  6149. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6_MASK 0x3
  6150. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6_SHIFT 4
  6151. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_MASK 0x3
  6152. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_SHIFT 6
  6153. u8 flags4;
  6154. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8_MASK 0x3
  6155. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8_SHIFT 0
  6156. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9_MASK 0x3
  6157. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9_SHIFT 2
  6158. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10_MASK 0x3
  6159. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10_SHIFT 4
  6160. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11_MASK 0x3
  6161. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11_SHIFT 6
  6162. u8 flags5;
  6163. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12_MASK 0x3
  6164. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12_SHIFT 0
  6165. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13_MASK 0x3
  6166. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13_SHIFT 2
  6167. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14_MASK 0x3
  6168. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14_SHIFT 4
  6169. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15_MASK 0x3
  6170. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15_SHIFT 6
  6171. u8 flags6;
  6172. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16_MASK 0x3
  6173. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16_SHIFT 0
  6174. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17_MASK 0x3
  6175. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17_SHIFT 2
  6176. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18_MASK 0x3
  6177. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18_SHIFT 4
  6178. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19_MASK 0x3
  6179. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19_SHIFT 6
  6180. u8 flags7;
  6181. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20_MASK 0x3
  6182. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20_SHIFT 0
  6183. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21_MASK 0x3
  6184. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21_SHIFT 2
  6185. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_MASK 0x3
  6186. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT 4
  6187. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_MASK 0x1
  6188. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_SHIFT 6
  6189. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_MASK 0x1
  6190. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_SHIFT 7
  6191. u8 flags8;
  6192. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_MASK 0x1
  6193. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_SHIFT 0
  6194. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_MASK 0x1
  6195. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_SHIFT 1
  6196. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_MASK 0x1
  6197. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_SHIFT 2
  6198. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_MASK 0x1
  6199. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_SHIFT 3
  6200. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_MASK 0x1
  6201. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_SHIFT 4
  6202. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_MASK 0x1
  6203. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_SHIFT 5
  6204. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_MASK 0x1
  6205. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_SHIFT 6
  6206. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_MASK 0x1
  6207. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_SHIFT 7
  6208. u8 flags9;
  6209. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_MASK 0x1
  6210. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_SHIFT 0
  6211. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_MASK 0x1
  6212. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_SHIFT 1
  6213. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_MASK 0x1
  6214. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_SHIFT 2
  6215. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_MASK 0x1
  6216. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_SHIFT 3
  6217. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_MASK 0x1
  6218. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_SHIFT 4
  6219. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_MASK 0x1
  6220. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_SHIFT 5
  6221. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_MASK 0x1
  6222. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_SHIFT 6
  6223. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_MASK 0x1
  6224. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_SHIFT 7
  6225. u8 flags10;
  6226. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_MASK 0x1
  6227. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_SHIFT 0
  6228. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_MASK 0x1
  6229. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_SHIFT 1
  6230. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_MASK 0x1
  6231. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_SHIFT 2
  6232. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_MASK 0x1
  6233. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_SHIFT 3
  6234. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK 0x1
  6235. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT 4
  6236. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_MASK 0x1
  6237. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_SHIFT 5
  6238. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_MASK 0x1
  6239. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_SHIFT 6
  6240. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_MASK 0x1
  6241. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_SHIFT 7
  6242. u8 flags11;
  6243. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_MASK 0x1
  6244. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_SHIFT 0
  6245. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_MASK 0x1
  6246. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_SHIFT 1
  6247. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_MASK 0x1
  6248. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_SHIFT 2
  6249. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_MASK 0x1
  6250. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_SHIFT 3
  6251. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_MASK 0x1
  6252. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_SHIFT 4
  6253. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_MASK 0x1
  6254. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_SHIFT 5
  6255. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK 0x1
  6256. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT 6
  6257. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_MASK 0x1
  6258. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_SHIFT 7
  6259. u8 flags12;
  6260. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_MASK 0x1
  6261. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_SHIFT 0
  6262. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_MASK 0x1
  6263. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_SHIFT 1
  6264. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK 0x1
  6265. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT 2
  6266. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK 0x1
  6267. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT 3
  6268. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_MASK 0x1
  6269. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_SHIFT 4
  6270. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_MASK 0x1
  6271. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_SHIFT 5
  6272. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_MASK 0x1
  6273. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_SHIFT 6
  6274. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_MASK 0x1
  6275. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_SHIFT 7
  6276. u8 flags13;
  6277. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_MASK 0x1
  6278. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_SHIFT 0
  6279. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_MASK 0x1
  6280. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_SHIFT 1
  6281. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK 0x1
  6282. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT 2
  6283. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK 0x1
  6284. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT 3
  6285. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK 0x1
  6286. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT 4
  6287. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK 0x1
  6288. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT 5
  6289. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK 0x1
  6290. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT 6
  6291. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK 0x1
  6292. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT 7
  6293. u8 flags14;
  6294. #define XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_MASK 0x1
  6295. #define XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_SHIFT 0
  6296. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_MASK 0x1
  6297. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_SHIFT 1
  6298. #define XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_MASK 0x3
  6299. #define XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_SHIFT 2
  6300. #define XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_MASK 0x1
  6301. #define XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_SHIFT 4
  6302. #define XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK 0x1
  6303. #define XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT 5
  6304. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23_MASK 0x3
  6305. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23_SHIFT 6
  6306. u8 byte2;
  6307. __le16 physical_q0;
  6308. __le16 word1;
  6309. __le16 word2;
  6310. __le16 word3;
  6311. __le16 word4;
  6312. __le16 word5;
  6313. __le16 conn_dpi;
  6314. u8 byte3;
  6315. u8 byte4;
  6316. u8 byte5;
  6317. u8 byte6;
  6318. __le32 reg0;
  6319. __le32 reg1;
  6320. __le32 reg2;
  6321. __le32 snd_nxt_psn;
  6322. __le32 reg4;
  6323. };
  6324. struct xstorm_rdma_conn_ag_ctx {
  6325. u8 reserved0;
  6326. u8 state;
  6327. u8 flags0;
  6328. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6329. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6330. #define XSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  6331. #define XSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  6332. #define XSTORM_RDMA_CONN_AG_CTX_BIT2_MASK 0x1
  6333. #define XSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT 2
  6334. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  6335. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  6336. #define XSTORM_RDMA_CONN_AG_CTX_BIT4_MASK 0x1
  6337. #define XSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT 4
  6338. #define XSTORM_RDMA_CONN_AG_CTX_BIT5_MASK 0x1
  6339. #define XSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT 5
  6340. #define XSTORM_RDMA_CONN_AG_CTX_BIT6_MASK 0x1
  6341. #define XSTORM_RDMA_CONN_AG_CTX_BIT6_SHIFT 6
  6342. #define XSTORM_RDMA_CONN_AG_CTX_BIT7_MASK 0x1
  6343. #define XSTORM_RDMA_CONN_AG_CTX_BIT7_SHIFT 7
  6344. u8 flags1;
  6345. #define XSTORM_RDMA_CONN_AG_CTX_BIT8_MASK 0x1
  6346. #define XSTORM_RDMA_CONN_AG_CTX_BIT8_SHIFT 0
  6347. #define XSTORM_RDMA_CONN_AG_CTX_BIT9_MASK 0x1
  6348. #define XSTORM_RDMA_CONN_AG_CTX_BIT9_SHIFT 1
  6349. #define XSTORM_RDMA_CONN_AG_CTX_BIT10_MASK 0x1
  6350. #define XSTORM_RDMA_CONN_AG_CTX_BIT10_SHIFT 2
  6351. #define XSTORM_RDMA_CONN_AG_CTX_BIT11_MASK 0x1
  6352. #define XSTORM_RDMA_CONN_AG_CTX_BIT11_SHIFT 3
  6353. #define XSTORM_RDMA_CONN_AG_CTX_BIT12_MASK 0x1
  6354. #define XSTORM_RDMA_CONN_AG_CTX_BIT12_SHIFT 4
  6355. #define XSTORM_RDMA_CONN_AG_CTX_BIT13_MASK 0x1
  6356. #define XSTORM_RDMA_CONN_AG_CTX_BIT13_SHIFT 5
  6357. #define XSTORM_RDMA_CONN_AG_CTX_BIT14_MASK 0x1
  6358. #define XSTORM_RDMA_CONN_AG_CTX_BIT14_SHIFT 6
  6359. #define XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  6360. #define XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  6361. u8 flags2;
  6362. #define XSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  6363. #define XSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 0
  6364. #define XSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  6365. #define XSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 2
  6366. #define XSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  6367. #define XSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 4
  6368. #define XSTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
  6369. #define XSTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 6
  6370. u8 flags3;
  6371. #define XSTORM_RDMA_CONN_AG_CTX_CF4_MASK 0x3
  6372. #define XSTORM_RDMA_CONN_AG_CTX_CF4_SHIFT 0
  6373. #define XSTORM_RDMA_CONN_AG_CTX_CF5_MASK 0x3
  6374. #define XSTORM_RDMA_CONN_AG_CTX_CF5_SHIFT 2
  6375. #define XSTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
  6376. #define XSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 4
  6377. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6378. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  6379. u8 flags4;
  6380. #define XSTORM_RDMA_CONN_AG_CTX_CF8_MASK 0x3
  6381. #define XSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT 0
  6382. #define XSTORM_RDMA_CONN_AG_CTX_CF9_MASK 0x3
  6383. #define XSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT 2
  6384. #define XSTORM_RDMA_CONN_AG_CTX_CF10_MASK 0x3
  6385. #define XSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT 4
  6386. #define XSTORM_RDMA_CONN_AG_CTX_CF11_MASK 0x3
  6387. #define XSTORM_RDMA_CONN_AG_CTX_CF11_SHIFT 6
  6388. u8 flags5;
  6389. #define XSTORM_RDMA_CONN_AG_CTX_CF12_MASK 0x3
  6390. #define XSTORM_RDMA_CONN_AG_CTX_CF12_SHIFT 0
  6391. #define XSTORM_RDMA_CONN_AG_CTX_CF13_MASK 0x3
  6392. #define XSTORM_RDMA_CONN_AG_CTX_CF13_SHIFT 2
  6393. #define XSTORM_RDMA_CONN_AG_CTX_CF14_MASK 0x3
  6394. #define XSTORM_RDMA_CONN_AG_CTX_CF14_SHIFT 4
  6395. #define XSTORM_RDMA_CONN_AG_CTX_CF15_MASK 0x3
  6396. #define XSTORM_RDMA_CONN_AG_CTX_CF15_SHIFT 6
  6397. u8 flags6;
  6398. #define XSTORM_RDMA_CONN_AG_CTX_CF16_MASK 0x3
  6399. #define XSTORM_RDMA_CONN_AG_CTX_CF16_SHIFT 0
  6400. #define XSTORM_RDMA_CONN_AG_CTX_CF17_MASK 0x3
  6401. #define XSTORM_RDMA_CONN_AG_CTX_CF17_SHIFT 2
  6402. #define XSTORM_RDMA_CONN_AG_CTX_CF18_MASK 0x3
  6403. #define XSTORM_RDMA_CONN_AG_CTX_CF18_SHIFT 4
  6404. #define XSTORM_RDMA_CONN_AG_CTX_CF19_MASK 0x3
  6405. #define XSTORM_RDMA_CONN_AG_CTX_CF19_SHIFT 6
  6406. u8 flags7;
  6407. #define XSTORM_RDMA_CONN_AG_CTX_CF20_MASK 0x3
  6408. #define XSTORM_RDMA_CONN_AG_CTX_CF20_SHIFT 0
  6409. #define XSTORM_RDMA_CONN_AG_CTX_CF21_MASK 0x3
  6410. #define XSTORM_RDMA_CONN_AG_CTX_CF21_SHIFT 2
  6411. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  6412. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  6413. #define XSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  6414. #define XSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 6
  6415. #define XSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  6416. #define XSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 7
  6417. u8 flags8;
  6418. #define XSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  6419. #define XSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 0
  6420. #define XSTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
  6421. #define XSTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 1
  6422. #define XSTORM_RDMA_CONN_AG_CTX_CF4EN_MASK 0x1
  6423. #define XSTORM_RDMA_CONN_AG_CTX_CF4EN_SHIFT 2
  6424. #define XSTORM_RDMA_CONN_AG_CTX_CF5EN_MASK 0x1
  6425. #define XSTORM_RDMA_CONN_AG_CTX_CF5EN_SHIFT 3
  6426. #define XSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
  6427. #define XSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 4
  6428. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6429. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  6430. #define XSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK 0x1
  6431. #define XSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT 6
  6432. #define XSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK 0x1
  6433. #define XSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT 7
  6434. u8 flags9;
  6435. #define XSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK 0x1
  6436. #define XSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT 0
  6437. #define XSTORM_RDMA_CONN_AG_CTX_CF11EN_MASK 0x1
  6438. #define XSTORM_RDMA_CONN_AG_CTX_CF11EN_SHIFT 1
  6439. #define XSTORM_RDMA_CONN_AG_CTX_CF12EN_MASK 0x1
  6440. #define XSTORM_RDMA_CONN_AG_CTX_CF12EN_SHIFT 2
  6441. #define XSTORM_RDMA_CONN_AG_CTX_CF13EN_MASK 0x1
  6442. #define XSTORM_RDMA_CONN_AG_CTX_CF13EN_SHIFT 3
  6443. #define XSTORM_RDMA_CONN_AG_CTX_CF14EN_MASK 0x1
  6444. #define XSTORM_RDMA_CONN_AG_CTX_CF14EN_SHIFT 4
  6445. #define XSTORM_RDMA_CONN_AG_CTX_CF15EN_MASK 0x1
  6446. #define XSTORM_RDMA_CONN_AG_CTX_CF15EN_SHIFT 5
  6447. #define XSTORM_RDMA_CONN_AG_CTX_CF16EN_MASK 0x1
  6448. #define XSTORM_RDMA_CONN_AG_CTX_CF16EN_SHIFT 6
  6449. #define XSTORM_RDMA_CONN_AG_CTX_CF17EN_MASK 0x1
  6450. #define XSTORM_RDMA_CONN_AG_CTX_CF17EN_SHIFT 7
  6451. u8 flags10;
  6452. #define XSTORM_RDMA_CONN_AG_CTX_CF18EN_MASK 0x1
  6453. #define XSTORM_RDMA_CONN_AG_CTX_CF18EN_SHIFT 0
  6454. #define XSTORM_RDMA_CONN_AG_CTX_CF19EN_MASK 0x1
  6455. #define XSTORM_RDMA_CONN_AG_CTX_CF19EN_SHIFT 1
  6456. #define XSTORM_RDMA_CONN_AG_CTX_CF20EN_MASK 0x1
  6457. #define XSTORM_RDMA_CONN_AG_CTX_CF20EN_SHIFT 2
  6458. #define XSTORM_RDMA_CONN_AG_CTX_CF21EN_MASK 0x1
  6459. #define XSTORM_RDMA_CONN_AG_CTX_CF21EN_SHIFT 3
  6460. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  6461. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  6462. #define XSTORM_RDMA_CONN_AG_CTX_CF23EN_MASK 0x1
  6463. #define XSTORM_RDMA_CONN_AG_CTX_CF23EN_SHIFT 5
  6464. #define XSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  6465. #define XSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 6
  6466. #define XSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  6467. #define XSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 7
  6468. u8 flags11;
  6469. #define XSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  6470. #define XSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 0
  6471. #define XSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  6472. #define XSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 1
  6473. #define XSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  6474. #define XSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 2
  6475. #define XSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
  6476. #define XSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 3
  6477. #define XSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
  6478. #define XSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 4
  6479. #define XSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
  6480. #define XSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 5
  6481. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  6482. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  6483. #define XSTORM_RDMA_CONN_AG_CTX_RULE9EN_MASK 0x1
  6484. #define XSTORM_RDMA_CONN_AG_CTX_RULE9EN_SHIFT 7
  6485. u8 flags12;
  6486. #define XSTORM_RDMA_CONN_AG_CTX_RULE10EN_MASK 0x1
  6487. #define XSTORM_RDMA_CONN_AG_CTX_RULE10EN_SHIFT 0
  6488. #define XSTORM_RDMA_CONN_AG_CTX_RULE11EN_MASK 0x1
  6489. #define XSTORM_RDMA_CONN_AG_CTX_RULE11EN_SHIFT 1
  6490. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  6491. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  6492. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  6493. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  6494. #define XSTORM_RDMA_CONN_AG_CTX_RULE14EN_MASK 0x1
  6495. #define XSTORM_RDMA_CONN_AG_CTX_RULE14EN_SHIFT 4
  6496. #define XSTORM_RDMA_CONN_AG_CTX_RULE15EN_MASK 0x1
  6497. #define XSTORM_RDMA_CONN_AG_CTX_RULE15EN_SHIFT 5
  6498. #define XSTORM_RDMA_CONN_AG_CTX_RULE16EN_MASK 0x1
  6499. #define XSTORM_RDMA_CONN_AG_CTX_RULE16EN_SHIFT 6
  6500. #define XSTORM_RDMA_CONN_AG_CTX_RULE17EN_MASK 0x1
  6501. #define XSTORM_RDMA_CONN_AG_CTX_RULE17EN_SHIFT 7
  6502. u8 flags13;
  6503. #define XSTORM_RDMA_CONN_AG_CTX_RULE18EN_MASK 0x1
  6504. #define XSTORM_RDMA_CONN_AG_CTX_RULE18EN_SHIFT 0
  6505. #define XSTORM_RDMA_CONN_AG_CTX_RULE19EN_MASK 0x1
  6506. #define XSTORM_RDMA_CONN_AG_CTX_RULE19EN_SHIFT 1
  6507. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  6508. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  6509. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  6510. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  6511. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  6512. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  6513. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  6514. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  6515. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  6516. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  6517. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  6518. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  6519. u8 flags14;
  6520. #define XSTORM_RDMA_CONN_AG_CTX_MIGRATION_MASK 0x1
  6521. #define XSTORM_RDMA_CONN_AG_CTX_MIGRATION_SHIFT 0
  6522. #define XSTORM_RDMA_CONN_AG_CTX_BIT17_MASK 0x1
  6523. #define XSTORM_RDMA_CONN_AG_CTX_BIT17_SHIFT 1
  6524. #define XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
  6525. #define XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
  6526. #define XSTORM_RDMA_CONN_AG_CTX_RESERVED_MASK 0x1
  6527. #define XSTORM_RDMA_CONN_AG_CTX_RESERVED_SHIFT 4
  6528. #define XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  6529. #define XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  6530. #define XSTORM_RDMA_CONN_AG_CTX_CF23_MASK 0x3
  6531. #define XSTORM_RDMA_CONN_AG_CTX_CF23_SHIFT 6
  6532. u8 byte2;
  6533. __le16 physical_q0;
  6534. __le16 word1;
  6535. __le16 word2;
  6536. __le16 word3;
  6537. __le16 word4;
  6538. __le16 word5;
  6539. __le16 conn_dpi;
  6540. u8 byte3;
  6541. u8 byte4;
  6542. u8 byte5;
  6543. u8 byte6;
  6544. __le32 reg0;
  6545. __le32 reg1;
  6546. __le32 reg2;
  6547. __le32 snd_nxt_psn;
  6548. __le32 reg4;
  6549. __le32 reg5;
  6550. __le32 reg6;
  6551. };
  6552. struct ystorm_rdma_conn_ag_ctx {
  6553. u8 byte0;
  6554. u8 byte1;
  6555. u8 flags0;
  6556. #define YSTORM_RDMA_CONN_AG_CTX_BIT0_MASK 0x1
  6557. #define YSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT 0
  6558. #define YSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  6559. #define YSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  6560. #define YSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  6561. #define YSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 2
  6562. #define YSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  6563. #define YSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
  6564. #define YSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  6565. #define YSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
  6566. u8 flags1;
  6567. #define YSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  6568. #define YSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 0
  6569. #define YSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  6570. #define YSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
  6571. #define YSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  6572. #define YSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
  6573. #define YSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  6574. #define YSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
  6575. #define YSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  6576. #define YSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
  6577. #define YSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  6578. #define YSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
  6579. #define YSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  6580. #define YSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
  6581. #define YSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  6582. #define YSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
  6583. u8 byte2;
  6584. u8 byte3;
  6585. __le16 word0;
  6586. __le32 reg0;
  6587. __le32 reg1;
  6588. __le16 word1;
  6589. __le16 word2;
  6590. __le16 word3;
  6591. __le16 word4;
  6592. __le32 reg2;
  6593. __le32 reg3;
  6594. };
  6595. struct mstorm_roce_conn_st_ctx {
  6596. struct regpair temp[6];
  6597. };
  6598. struct pstorm_roce_conn_st_ctx {
  6599. struct regpair temp[16];
  6600. };
  6601. struct ystorm_roce_conn_st_ctx {
  6602. struct regpair temp[2];
  6603. };
  6604. struct xstorm_roce_conn_st_ctx {
  6605. struct regpair temp[24];
  6606. };
  6607. struct tstorm_roce_conn_st_ctx {
  6608. struct regpair temp[30];
  6609. };
  6610. struct ustorm_roce_conn_st_ctx {
  6611. struct regpair temp[12];
  6612. };
  6613. struct roce_conn_context {
  6614. struct ystorm_roce_conn_st_ctx ystorm_st_context;
  6615. struct regpair ystorm_st_padding[2];
  6616. struct pstorm_roce_conn_st_ctx pstorm_st_context;
  6617. struct xstorm_roce_conn_st_ctx xstorm_st_context;
  6618. struct regpair xstorm_st_padding[2];
  6619. struct xstorm_rdma_conn_ag_ctx xstorm_ag_context;
  6620. struct tstorm_rdma_conn_ag_ctx tstorm_ag_context;
  6621. struct timers_context timer_context;
  6622. struct ustorm_rdma_conn_ag_ctx ustorm_ag_context;
  6623. struct tstorm_roce_conn_st_ctx tstorm_st_context;
  6624. struct mstorm_roce_conn_st_ctx mstorm_st_context;
  6625. struct ustorm_roce_conn_st_ctx ustorm_st_context;
  6626. struct regpair ustorm_st_padding[2];
  6627. };
  6628. struct roce_create_qp_req_ramrod_data {
  6629. __le16 flags;
  6630. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
  6631. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
  6632. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_MASK 0x1
  6633. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT 2
  6634. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_MASK 0x1
  6635. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_SHIFT 3
  6636. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
  6637. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_SHIFT 4
  6638. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_MASK 0x1
  6639. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_SHIFT 7
  6640. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
  6641. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 8
  6642. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
  6643. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 12
  6644. u8 max_ord;
  6645. u8 traffic_class;
  6646. u8 hop_limit;
  6647. u8 orq_num_pages;
  6648. __le16 p_key;
  6649. __le32 flow_label;
  6650. __le32 dst_qp_id;
  6651. __le32 ack_timeout_val;
  6652. __le32 initial_psn;
  6653. __le16 mtu;
  6654. __le16 pd;
  6655. __le16 sq_num_pages;
  6656. __le16 low_latency_phy_queue;
  6657. struct regpair sq_pbl_addr;
  6658. struct regpair orq_pbl_addr;
  6659. __le16 local_mac_addr[3];
  6660. __le16 remote_mac_addr[3];
  6661. __le16 vlan_id;
  6662. __le16 udp_src_port;
  6663. __le32 src_gid[4];
  6664. __le32 dst_gid[4];
  6665. struct regpair qp_handle_for_cqe;
  6666. struct regpair qp_handle_for_async;
  6667. u8 stats_counter_id;
  6668. u8 reserved3[7];
  6669. __le32 cq_cid;
  6670. __le16 regular_latency_phy_queue;
  6671. __le16 dpi;
  6672. };
  6673. struct roce_create_qp_resp_ramrod_data {
  6674. __le16 flags;
  6675. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
  6676. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
  6677. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
  6678. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 2
  6679. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
  6680. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 3
  6681. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
  6682. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 4
  6683. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_MASK 0x1
  6684. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_SHIFT 5
  6685. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_MASK 0x1
  6686. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_SHIFT 6
  6687. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_MASK 0x1
  6688. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_SHIFT 7
  6689. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
  6690. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_SHIFT 8
  6691. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
  6692. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 11
  6693. u8 max_ird;
  6694. u8 traffic_class;
  6695. u8 hop_limit;
  6696. u8 irq_num_pages;
  6697. __le16 p_key;
  6698. __le32 flow_label;
  6699. __le32 dst_qp_id;
  6700. u8 stats_counter_id;
  6701. u8 reserved1;
  6702. __le16 mtu;
  6703. __le32 initial_psn;
  6704. __le16 pd;
  6705. __le16 rq_num_pages;
  6706. struct rdma_srq_id srq_id;
  6707. struct regpair rq_pbl_addr;
  6708. struct regpair irq_pbl_addr;
  6709. __le16 local_mac_addr[3];
  6710. __le16 remote_mac_addr[3];
  6711. __le16 vlan_id;
  6712. __le16 udp_src_port;
  6713. __le32 src_gid[4];
  6714. __le32 dst_gid[4];
  6715. struct regpair qp_handle_for_cqe;
  6716. struct regpair qp_handle_for_async;
  6717. __le16 low_latency_phy_queue;
  6718. u8 reserved2[6];
  6719. __le32 cq_cid;
  6720. __le16 regular_latency_phy_queue;
  6721. __le16 dpi;
  6722. };
  6723. struct roce_destroy_qp_req_output_params {
  6724. __le32 num_bound_mw;
  6725. __le32 cq_prod;
  6726. };
  6727. struct roce_destroy_qp_req_ramrod_data {
  6728. struct regpair output_params_addr;
  6729. };
  6730. struct roce_destroy_qp_resp_output_params {
  6731. __le32 num_invalidated_mw;
  6732. __le32 cq_prod;
  6733. };
  6734. struct roce_destroy_qp_resp_ramrod_data {
  6735. struct regpair output_params_addr;
  6736. };
  6737. enum roce_event_opcode {
  6738. ROCE_EVENT_CREATE_QP = 11,
  6739. ROCE_EVENT_MODIFY_QP,
  6740. ROCE_EVENT_QUERY_QP,
  6741. ROCE_EVENT_DESTROY_QP,
  6742. MAX_ROCE_EVENT_OPCODE
  6743. };
  6744. struct roce_init_func_ramrod_data {
  6745. struct rdma_init_func_ramrod_data rdma;
  6746. };
  6747. struct roce_modify_qp_req_ramrod_data {
  6748. __le16 flags;
  6749. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
  6750. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
  6751. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_MASK 0x1
  6752. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_SHIFT 1
  6753. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_MASK 0x1
  6754. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_SHIFT 2
  6755. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_MASK 0x1
  6756. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_SHIFT 3
  6757. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
  6758. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 4
  6759. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_MASK 0x1
  6760. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_SHIFT 5
  6761. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_MASK 0x1
  6762. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_SHIFT 6
  6763. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_MASK 0x1
  6764. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_SHIFT 7
  6765. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_MASK 0x1
  6766. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_SHIFT 8
  6767. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_MASK 0x1
  6768. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_SHIFT 9
  6769. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
  6770. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_SHIFT 10
  6771. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_MASK 0x7
  6772. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_SHIFT 13
  6773. u8 fields;
  6774. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
  6775. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 0
  6776. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
  6777. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 4
  6778. u8 max_ord;
  6779. u8 traffic_class;
  6780. u8 hop_limit;
  6781. __le16 p_key;
  6782. __le32 flow_label;
  6783. __le32 ack_timeout_val;
  6784. __le16 mtu;
  6785. __le16 reserved2;
  6786. __le32 reserved3[3];
  6787. __le32 src_gid[4];
  6788. __le32 dst_gid[4];
  6789. };
  6790. struct roce_modify_qp_resp_ramrod_data {
  6791. __le16 flags;
  6792. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
  6793. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
  6794. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
  6795. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 1
  6796. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
  6797. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 2
  6798. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
  6799. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 3
  6800. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_MASK 0x1
  6801. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_SHIFT 4
  6802. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
  6803. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 5
  6804. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_MASK 0x1
  6805. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_SHIFT 6
  6806. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_MASK 0x1
  6807. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_SHIFT 7
  6808. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_MASK 0x1
  6809. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_SHIFT 8
  6810. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_MASK 0x1
  6811. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT 9
  6812. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_MASK 0x3F
  6813. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_SHIFT 10
  6814. u8 fields;
  6815. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
  6816. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_SHIFT 0
  6817. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
  6818. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 3
  6819. u8 max_ird;
  6820. u8 traffic_class;
  6821. u8 hop_limit;
  6822. __le16 p_key;
  6823. __le32 flow_label;
  6824. __le16 mtu;
  6825. __le16 reserved2;
  6826. __le32 src_gid[4];
  6827. __le32 dst_gid[4];
  6828. };
  6829. struct roce_query_qp_req_output_params {
  6830. __le32 psn;
  6831. __le32 flags;
  6832. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_MASK 0x1
  6833. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_SHIFT 0
  6834. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_MASK 0x1
  6835. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_SHIFT 1
  6836. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_MASK 0x3FFFFFFF
  6837. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_SHIFT 2
  6838. };
  6839. struct roce_query_qp_req_ramrod_data {
  6840. struct regpair output_params_addr;
  6841. };
  6842. struct roce_query_qp_resp_output_params {
  6843. __le32 psn;
  6844. __le32 err_flag;
  6845. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_MASK 0x1
  6846. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_SHIFT 0
  6847. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_MASK 0x7FFFFFFF
  6848. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_SHIFT 1
  6849. };
  6850. struct roce_query_qp_resp_ramrod_data {
  6851. struct regpair output_params_addr;
  6852. };
  6853. enum roce_ramrod_cmd_id {
  6854. ROCE_RAMROD_CREATE_QP = 11,
  6855. ROCE_RAMROD_MODIFY_QP,
  6856. ROCE_RAMROD_QUERY_QP,
  6857. ROCE_RAMROD_DESTROY_QP,
  6858. MAX_ROCE_RAMROD_CMD_ID
  6859. };
  6860. struct mstorm_roce_req_conn_ag_ctx {
  6861. u8 byte0;
  6862. u8 byte1;
  6863. u8 flags0;
  6864. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  6865. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  6866. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  6867. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  6868. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  6869. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  6870. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  6871. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  6872. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  6873. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  6874. u8 flags1;
  6875. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  6876. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  6877. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  6878. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  6879. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  6880. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  6881. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  6882. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
  6883. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  6884. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
  6885. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  6886. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
  6887. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  6888. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
  6889. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  6890. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
  6891. __le16 word0;
  6892. __le16 word1;
  6893. __le32 reg0;
  6894. __le32 reg1;
  6895. };
  6896. struct mstorm_roce_resp_conn_ag_ctx {
  6897. u8 byte0;
  6898. u8 byte1;
  6899. u8 flags0;
  6900. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  6901. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  6902. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  6903. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  6904. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  6905. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  6906. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  6907. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  6908. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  6909. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  6910. u8 flags1;
  6911. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  6912. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  6913. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  6914. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  6915. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  6916. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  6917. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  6918. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
  6919. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  6920. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
  6921. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  6922. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
  6923. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  6924. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
  6925. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  6926. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
  6927. __le16 word0;
  6928. __le16 word1;
  6929. __le32 reg0;
  6930. __le32 reg1;
  6931. };
  6932. enum roce_flavor {
  6933. PLAIN_ROCE /* RoCE v1 */ ,
  6934. RROCE_IPV4 /* RoCE v2 (Routable RoCE) over ipv4 */ ,
  6935. RROCE_IPV6 /* RoCE v2 (Routable RoCE) over ipv6 */ ,
  6936. MAX_ROCE_FLAVOR
  6937. };
  6938. struct tstorm_roce_req_conn_ag_ctx {
  6939. u8 reserved0;
  6940. u8 state;
  6941. u8 flags0;
  6942. #define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6943. #define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6944. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURED_MASK 0x1
  6945. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURED_SHIFT 1
  6946. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURED_MASK 0x1
  6947. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURED_SHIFT 2
  6948. #define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_MASK 0x1
  6949. #define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_SHIFT 3
  6950. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
  6951. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
  6952. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_MASK 0x1
  6953. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_SHIFT 5
  6954. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_MASK 0x3
  6955. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_SHIFT 6
  6956. u8 flags1;
  6957. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  6958. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 0
  6959. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_MASK 0x3
  6960. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_SHIFT 2
  6961. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
  6962. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
  6963. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6964. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  6965. u8 flags2;
  6966. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  6967. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  6968. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_MASK 0x3
  6969. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_SHIFT 2
  6970. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_MASK 0x3
  6971. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_SHIFT 4
  6972. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_MASK 0x3
  6973. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_SHIFT 6
  6974. u8 flags3;
  6975. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_MASK 0x3
  6976. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_SHIFT 0
  6977. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_MASK 0x3
  6978. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_SHIFT 2
  6979. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_MASK 0x1
  6980. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_SHIFT 4
  6981. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  6982. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 5
  6983. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_MASK 0x1
  6984. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_SHIFT 6
  6985. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
  6986. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
  6987. u8 flags4;
  6988. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6989. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  6990. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  6991. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
  6992. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_MASK 0x1
  6993. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_SHIFT 2
  6994. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_MASK 0x1
  6995. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_SHIFT 3
  6996. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_MASK 0x1
  6997. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_SHIFT 4
  6998. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_MASK 0x1
  6999. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_SHIFT 5
  7000. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_MASK 0x1
  7001. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_SHIFT 6
  7002. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  7003. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
  7004. u8 flags5;
  7005. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  7006. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
  7007. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  7008. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
  7009. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  7010. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
  7011. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  7012. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
  7013. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  7014. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
  7015. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_MASK 0x1
  7016. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_SHIFT 5
  7017. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
  7018. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
  7019. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
  7020. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
  7021. __le32 reg0;
  7022. __le32 snd_nxt_psn;
  7023. __le32 snd_max_psn;
  7024. __le32 orq_prod;
  7025. __le32 reg4;
  7026. __le32 reg5;
  7027. __le32 reg6;
  7028. __le32 reg7;
  7029. __le32 reg8;
  7030. u8 tx_cqe_error_type;
  7031. u8 orq_cache_idx;
  7032. __le16 snd_sq_cons_th;
  7033. u8 byte4;
  7034. u8 byte5;
  7035. __le16 snd_sq_cons;
  7036. __le16 word2;
  7037. __le16 word3;
  7038. __le32 reg9;
  7039. __le32 reg10;
  7040. };
  7041. struct tstorm_roce_resp_conn_ag_ctx {
  7042. u8 byte0;
  7043. u8 state;
  7044. u8 flags0;
  7045. #define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7046. #define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7047. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  7048. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  7049. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_MASK 0x1
  7050. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_SHIFT 2
  7051. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_MASK 0x1
  7052. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_SHIFT 3
  7053. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
  7054. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
  7055. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_MASK 0x1
  7056. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_SHIFT 5
  7057. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  7058. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 6
  7059. u8 flags1;
  7060. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  7061. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 0
  7062. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_MASK 0x3
  7063. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_SHIFT 2
  7064. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  7065. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 4
  7066. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  7067. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  7068. u8 flags2;
  7069. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  7070. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  7071. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
  7072. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 2
  7073. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_MASK 0x3
  7074. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_SHIFT 4
  7075. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
  7076. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 6
  7077. u8 flags3;
  7078. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
  7079. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 0
  7080. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
  7081. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 2
  7082. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  7083. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 4
  7084. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  7085. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 5
  7086. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_MASK 0x1
  7087. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_SHIFT 6
  7088. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  7089. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 7
  7090. u8 flags4;
  7091. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  7092. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  7093. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  7094. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
  7095. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
  7096. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 2
  7097. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_MASK 0x1
  7098. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_SHIFT 3
  7099. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
  7100. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 4
  7101. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
  7102. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 5
  7103. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
  7104. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 6
  7105. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  7106. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
  7107. u8 flags5;
  7108. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  7109. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
  7110. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  7111. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
  7112. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  7113. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
  7114. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  7115. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
  7116. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  7117. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
  7118. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_MASK 0x1
  7119. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_SHIFT 5
  7120. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  7121. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
  7122. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
  7123. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
  7124. __le32 psn_and_rxmit_id_echo;
  7125. __le32 reg1;
  7126. __le32 reg2;
  7127. __le32 reg3;
  7128. __le32 reg4;
  7129. __le32 reg5;
  7130. __le32 reg6;
  7131. __le32 reg7;
  7132. __le32 reg8;
  7133. u8 tx_async_error_type;
  7134. u8 byte3;
  7135. __le16 rq_cons;
  7136. u8 byte4;
  7137. u8 byte5;
  7138. __le16 rq_prod;
  7139. __le16 conn_dpi;
  7140. __le16 irq_cons;
  7141. __le32 num_invlidated_mw;
  7142. __le32 reg10;
  7143. };
  7144. struct ustorm_roce_req_conn_ag_ctx {
  7145. u8 byte0;
  7146. u8 byte1;
  7147. u8 flags0;
  7148. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  7149. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  7150. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  7151. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  7152. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  7153. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  7154. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  7155. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  7156. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  7157. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  7158. u8 flags1;
  7159. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
  7160. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 0
  7161. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_MASK 0x3
  7162. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_SHIFT 2
  7163. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_MASK 0x3
  7164. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_SHIFT 4
  7165. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_MASK 0x3
  7166. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_SHIFT 6
  7167. u8 flags2;
  7168. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  7169. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  7170. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  7171. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  7172. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  7173. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  7174. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
  7175. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 3
  7176. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_MASK 0x1
  7177. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_SHIFT 4
  7178. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_MASK 0x1
  7179. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_SHIFT 5
  7180. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_MASK 0x1
  7181. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_SHIFT 6
  7182. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  7183. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
  7184. u8 flags3;
  7185. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  7186. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
  7187. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  7188. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
  7189. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  7190. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
  7191. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  7192. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
  7193. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  7194. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
  7195. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
  7196. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 5
  7197. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
  7198. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
  7199. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
  7200. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
  7201. u8 byte2;
  7202. u8 byte3;
  7203. __le16 word0;
  7204. __le16 word1;
  7205. __le32 reg0;
  7206. __le32 reg1;
  7207. __le32 reg2;
  7208. __le32 reg3;
  7209. __le16 word2;
  7210. __le16 word3;
  7211. };
  7212. struct ustorm_roce_resp_conn_ag_ctx {
  7213. u8 byte0;
  7214. u8 byte1;
  7215. u8 flags0;
  7216. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  7217. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  7218. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  7219. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  7220. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  7221. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  7222. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  7223. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  7224. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  7225. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  7226. u8 flags1;
  7227. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  7228. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 0
  7229. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_MASK 0x3
  7230. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_SHIFT 2
  7231. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_MASK 0x3
  7232. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_SHIFT 4
  7233. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
  7234. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 6
  7235. u8 flags2;
  7236. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  7237. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  7238. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  7239. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  7240. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  7241. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  7242. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  7243. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 3
  7244. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_MASK 0x1
  7245. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_SHIFT 4
  7246. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_MASK 0x1
  7247. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_SHIFT 5
  7248. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
  7249. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 6
  7250. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  7251. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
  7252. u8 flags3;
  7253. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  7254. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
  7255. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  7256. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
  7257. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  7258. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
  7259. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  7260. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
  7261. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  7262. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
  7263. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
  7264. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 5
  7265. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  7266. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
  7267. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
  7268. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
  7269. u8 byte2;
  7270. u8 byte3;
  7271. __le16 word0;
  7272. __le16 word1;
  7273. __le32 reg0;
  7274. __le32 reg1;
  7275. __le32 reg2;
  7276. __le32 reg3;
  7277. __le16 word2;
  7278. __le16 word3;
  7279. };
  7280. struct xstorm_roce_req_conn_ag_ctx {
  7281. u8 reserved0;
  7282. u8 state;
  7283. u8 flags0;
  7284. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7285. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7286. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_MASK 0x1
  7287. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_SHIFT 1
  7288. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_MASK 0x1
  7289. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_SHIFT 2
  7290. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  7291. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  7292. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_MASK 0x1
  7293. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_SHIFT 4
  7294. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_MASK 0x1
  7295. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_SHIFT 5
  7296. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_MASK 0x1
  7297. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_SHIFT 6
  7298. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_MASK 0x1
  7299. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_SHIFT 7
  7300. u8 flags1;
  7301. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_MASK 0x1
  7302. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_SHIFT 0
  7303. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_MASK 0x1
  7304. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_SHIFT 1
  7305. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_MASK 0x1
  7306. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_SHIFT 2
  7307. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_MASK 0x1
  7308. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_SHIFT 3
  7309. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_MASK 0x1
  7310. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_SHIFT 4
  7311. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_MASK 0x1
  7312. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_SHIFT 5
  7313. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_MASK 0x1
  7314. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_SHIFT 6
  7315. #define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  7316. #define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  7317. u8 flags2;
  7318. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  7319. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 0
  7320. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  7321. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 2
  7322. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  7323. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 4
  7324. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
  7325. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 6
  7326. u8 flags3;
  7327. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_MASK 0x3
  7328. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT 0
  7329. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  7330. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
  7331. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_MASK 0x3
  7332. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_SHIFT 4
  7333. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  7334. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  7335. u8 flags4;
  7336. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_MASK 0x3
  7337. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_SHIFT 0
  7338. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_MASK 0x3
  7339. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_SHIFT 2
  7340. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_MASK 0x3
  7341. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_SHIFT 4
  7342. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_MASK 0x3
  7343. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_SHIFT 6
  7344. u8 flags5;
  7345. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_MASK 0x3
  7346. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_SHIFT 0
  7347. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_MASK 0x3
  7348. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_SHIFT 2
  7349. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_MASK 0x3
  7350. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_SHIFT 4
  7351. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_MASK 0x3
  7352. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_SHIFT 6
  7353. u8 flags6;
  7354. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_MASK 0x3
  7355. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_SHIFT 0
  7356. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_MASK 0x3
  7357. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_SHIFT 2
  7358. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_MASK 0x3
  7359. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_SHIFT 4
  7360. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_MASK 0x3
  7361. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_SHIFT 6
  7362. u8 flags7;
  7363. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_MASK 0x3
  7364. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_SHIFT 0
  7365. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_MASK 0x3
  7366. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_SHIFT 2
  7367. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  7368. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  7369. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  7370. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 6
  7371. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  7372. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 7
  7373. u8 flags8;
  7374. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  7375. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 0
  7376. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
  7377. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 1
  7378. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK 0x1
  7379. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT 2
  7380. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  7381. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
  7382. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_MASK 0x1
  7383. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_SHIFT 4
  7384. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  7385. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  7386. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_MASK 0x1
  7387. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_SHIFT 6
  7388. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_MASK 0x1
  7389. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_SHIFT 7
  7390. u8 flags9;
  7391. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_MASK 0x1
  7392. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_SHIFT 0
  7393. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_MASK 0x1
  7394. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_SHIFT 1
  7395. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_MASK 0x1
  7396. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_SHIFT 2
  7397. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_MASK 0x1
  7398. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_SHIFT 3
  7399. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_MASK 0x1
  7400. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_SHIFT 4
  7401. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_MASK 0x1
  7402. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_SHIFT 5
  7403. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_MASK 0x1
  7404. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_SHIFT 6
  7405. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_MASK 0x1
  7406. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_SHIFT 7
  7407. u8 flags10;
  7408. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_MASK 0x1
  7409. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_SHIFT 0
  7410. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_MASK 0x1
  7411. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_SHIFT 1
  7412. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_MASK 0x1
  7413. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_SHIFT 2
  7414. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_MASK 0x1
  7415. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_SHIFT 3
  7416. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  7417. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  7418. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_MASK 0x1
  7419. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_SHIFT 5
  7420. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  7421. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 6
  7422. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  7423. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 7
  7424. u8 flags11;
  7425. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  7426. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 0
  7427. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  7428. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 1
  7429. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  7430. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 2
  7431. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  7432. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 3
  7433. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
  7434. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 4
  7435. #define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_MASK 0x1
  7436. #define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_SHIFT 5
  7437. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  7438. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  7439. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_MASK 0x1
  7440. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_SHIFT 7
  7441. u8 flags12;
  7442. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_MASK 0x1
  7443. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_SHIFT 0
  7444. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_MASK 0x1
  7445. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_SHIFT 1
  7446. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  7447. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  7448. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  7449. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  7450. #define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_MASK 0x1
  7451. #define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_SHIFT 4
  7452. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_MASK 0x1
  7453. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_SHIFT 5
  7454. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_MASK 0x1
  7455. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_SHIFT 6
  7456. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_MASK 0x1
  7457. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_SHIFT 7
  7458. u8 flags13;
  7459. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_MASK 0x1
  7460. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_SHIFT 0
  7461. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_MASK 0x1
  7462. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_SHIFT 1
  7463. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  7464. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  7465. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  7466. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  7467. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  7468. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  7469. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  7470. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  7471. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  7472. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  7473. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  7474. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  7475. u8 flags14;
  7476. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_MASK 0x1
  7477. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_SHIFT 0
  7478. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_MASK 0x1
  7479. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_SHIFT 1
  7480. #define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
  7481. #define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
  7482. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_MASK 0x1
  7483. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_SHIFT 4
  7484. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  7485. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  7486. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_MASK 0x3
  7487. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_SHIFT 6
  7488. u8 byte2;
  7489. __le16 physical_q0;
  7490. __le16 word1;
  7491. __le16 sq_cmp_cons;
  7492. __le16 sq_cons;
  7493. __le16 sq_prod;
  7494. __le16 word5;
  7495. __le16 conn_dpi;
  7496. u8 byte3;
  7497. u8 byte4;
  7498. u8 byte5;
  7499. u8 byte6;
  7500. __le32 lsn;
  7501. __le32 ssn;
  7502. __le32 snd_una_psn;
  7503. __le32 snd_nxt_psn;
  7504. __le32 reg4;
  7505. __le32 orq_cons_th;
  7506. __le32 orq_cons;
  7507. };
  7508. struct xstorm_roce_resp_conn_ag_ctx {
  7509. u8 reserved0;
  7510. u8 state;
  7511. u8 flags0;
  7512. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7513. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7514. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_MASK 0x1
  7515. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_SHIFT 1
  7516. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_MASK 0x1
  7517. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_SHIFT 2
  7518. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  7519. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  7520. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_MASK 0x1
  7521. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_SHIFT 4
  7522. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_MASK 0x1
  7523. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_SHIFT 5
  7524. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_MASK 0x1
  7525. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_SHIFT 6
  7526. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_MASK 0x1
  7527. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_SHIFT 7
  7528. u8 flags1;
  7529. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_MASK 0x1
  7530. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_SHIFT 0
  7531. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_MASK 0x1
  7532. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_SHIFT 1
  7533. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_MASK 0x1
  7534. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_SHIFT 2
  7535. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_MASK 0x1
  7536. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_SHIFT 3
  7537. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_MASK 0x1
  7538. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_SHIFT 4
  7539. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_MASK 0x1
  7540. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_SHIFT 5
  7541. #define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_MASK 0x1
  7542. #define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_SHIFT 6
  7543. #define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  7544. #define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  7545. u8 flags2;
  7546. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  7547. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 0
  7548. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  7549. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 2
  7550. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  7551. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 4
  7552. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  7553. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 6
  7554. u8 flags3;
  7555. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_MASK 0x3
  7556. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_SHIFT 0
  7557. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  7558. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
  7559. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_MASK 0x3
  7560. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_SHIFT 4
  7561. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  7562. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  7563. u8 flags4;
  7564. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
  7565. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 0
  7566. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
  7567. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 2
  7568. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
  7569. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 4
  7570. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_MASK 0x3
  7571. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_SHIFT 6
  7572. u8 flags5;
  7573. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_MASK 0x3
  7574. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_SHIFT 0
  7575. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_MASK 0x3
  7576. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_SHIFT 2
  7577. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_MASK 0x3
  7578. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_SHIFT 4
  7579. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_MASK 0x3
  7580. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_SHIFT 6
  7581. u8 flags6;
  7582. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_MASK 0x3
  7583. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_SHIFT 0
  7584. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_MASK 0x3
  7585. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_SHIFT 2
  7586. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_MASK 0x3
  7587. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_SHIFT 4
  7588. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_MASK 0x3
  7589. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_SHIFT 6
  7590. u8 flags7;
  7591. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_MASK 0x3
  7592. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_SHIFT 0
  7593. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_MASK 0x3
  7594. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_SHIFT 2
  7595. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  7596. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  7597. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  7598. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 6
  7599. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  7600. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 7
  7601. u8 flags8;
  7602. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  7603. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 0
  7604. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  7605. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 1
  7606. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_MASK 0x1
  7607. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_SHIFT 2
  7608. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  7609. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
  7610. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_MASK 0x1
  7611. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_SHIFT 4
  7612. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  7613. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  7614. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
  7615. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 6
  7616. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
  7617. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 7
  7618. u8 flags9;
  7619. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
  7620. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 0
  7621. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_MASK 0x1
  7622. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_SHIFT 1
  7623. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_MASK 0x1
  7624. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_SHIFT 2
  7625. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_MASK 0x1
  7626. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_SHIFT 3
  7627. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_MASK 0x1
  7628. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_SHIFT 4
  7629. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_MASK 0x1
  7630. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_SHIFT 5
  7631. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_MASK 0x1
  7632. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_SHIFT 6
  7633. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_MASK 0x1
  7634. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_SHIFT 7
  7635. u8 flags10;
  7636. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_MASK 0x1
  7637. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_SHIFT 0
  7638. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_MASK 0x1
  7639. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_SHIFT 1
  7640. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_MASK 0x1
  7641. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_SHIFT 2
  7642. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_MASK 0x1
  7643. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_SHIFT 3
  7644. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  7645. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  7646. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_MASK 0x1
  7647. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_SHIFT 5
  7648. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  7649. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 6
  7650. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  7651. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 7
  7652. u8 flags11;
  7653. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  7654. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 0
  7655. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  7656. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 1
  7657. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  7658. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 2
  7659. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  7660. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 3
  7661. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
  7662. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 4
  7663. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  7664. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 5
  7665. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  7666. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  7667. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_MASK 0x1
  7668. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_SHIFT 7
  7669. u8 flags12;
  7670. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE10EN_MASK 0x1
  7671. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE10EN_SHIFT 0
  7672. #define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_MASK 0x1
  7673. #define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_SHIFT 1
  7674. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  7675. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  7676. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  7677. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  7678. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_MASK 0x1
  7679. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_SHIFT 4
  7680. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_MASK 0x1
  7681. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_SHIFT 5
  7682. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_MASK 0x1
  7683. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_SHIFT 6
  7684. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_MASK 0x1
  7685. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_SHIFT 7
  7686. u8 flags13;
  7687. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_MASK 0x1
  7688. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_SHIFT 0
  7689. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_MASK 0x1
  7690. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_SHIFT 1
  7691. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  7692. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  7693. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  7694. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  7695. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  7696. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  7697. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  7698. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  7699. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  7700. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  7701. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  7702. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  7703. u8 flags14;
  7704. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_MASK 0x1
  7705. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_SHIFT 0
  7706. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_MASK 0x1
  7707. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_SHIFT 1
  7708. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_MASK 0x1
  7709. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_SHIFT 2
  7710. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_MASK 0x1
  7711. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_SHIFT 3
  7712. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_MASK 0x1
  7713. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_SHIFT 4
  7714. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_MASK 0x1
  7715. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_SHIFT 5
  7716. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_MASK 0x3
  7717. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_SHIFT 6
  7718. u8 byte2;
  7719. __le16 physical_q0;
  7720. __le16 word1;
  7721. __le16 irq_prod;
  7722. __le16 word3;
  7723. __le16 word4;
  7724. __le16 word5;
  7725. __le16 irq_cons;
  7726. u8 rxmit_opcode;
  7727. u8 byte4;
  7728. u8 byte5;
  7729. u8 byte6;
  7730. __le32 rxmit_psn_and_id;
  7731. __le32 rxmit_bytes_length;
  7732. __le32 psn;
  7733. __le32 reg3;
  7734. __le32 reg4;
  7735. __le32 reg5;
  7736. __le32 msn_and_syndrome;
  7737. };
  7738. struct ystorm_roce_req_conn_ag_ctx {
  7739. u8 byte0;
  7740. u8 byte1;
  7741. u8 flags0;
  7742. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  7743. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  7744. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  7745. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  7746. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  7747. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  7748. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  7749. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  7750. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  7751. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  7752. u8 flags1;
  7753. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  7754. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  7755. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  7756. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  7757. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  7758. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  7759. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  7760. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
  7761. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  7762. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
  7763. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  7764. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
  7765. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  7766. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
  7767. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  7768. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
  7769. u8 byte2;
  7770. u8 byte3;
  7771. __le16 word0;
  7772. __le32 reg0;
  7773. __le32 reg1;
  7774. __le16 word1;
  7775. __le16 word2;
  7776. __le16 word3;
  7777. __le16 word4;
  7778. __le32 reg2;
  7779. __le32 reg3;
  7780. };
  7781. struct ystorm_roce_resp_conn_ag_ctx {
  7782. u8 byte0;
  7783. u8 byte1;
  7784. u8 flags0;
  7785. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  7786. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  7787. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  7788. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  7789. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  7790. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  7791. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  7792. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  7793. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  7794. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  7795. u8 flags1;
  7796. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  7797. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  7798. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  7799. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  7800. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  7801. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  7802. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  7803. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
  7804. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  7805. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
  7806. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  7807. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
  7808. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  7809. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
  7810. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  7811. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
  7812. u8 byte2;
  7813. u8 byte3;
  7814. __le16 word0;
  7815. __le32 reg0;
  7816. __le32 reg1;
  7817. __le16 word1;
  7818. __le16 word2;
  7819. __le16 word3;
  7820. __le16 word4;
  7821. __le32 reg2;
  7822. __le32 reg3;
  7823. };
  7824. struct ystorm_fcoe_conn_st_ctx {
  7825. u8 func_mode;
  7826. u8 cos;
  7827. u8 conf_version;
  7828. u8 eth_hdr_size;
  7829. __le16 stat_ram_addr;
  7830. __le16 mtu;
  7831. __le16 max_fc_payload_len;
  7832. __le16 tx_max_fc_pay_len;
  7833. u8 fcp_cmd_size;
  7834. u8 fcp_rsp_size;
  7835. __le16 mss;
  7836. struct regpair reserved;
  7837. __le16 min_frame_size;
  7838. u8 protection_info_flags;
  7839. #define YSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_MASK 0x1
  7840. #define YSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_SHIFT 0
  7841. #define YSTORM_FCOE_CONN_ST_CTX_VALID_MASK 0x1
  7842. #define YSTORM_FCOE_CONN_ST_CTX_VALID_SHIFT 1
  7843. #define YSTORM_FCOE_CONN_ST_CTX_RESERVED1_MASK 0x3F
  7844. #define YSTORM_FCOE_CONN_ST_CTX_RESERVED1_SHIFT 2
  7845. u8 dst_protection_per_mss;
  7846. u8 src_protection_per_mss;
  7847. u8 ptu_log_page_size;
  7848. u8 flags;
  7849. #define YSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
  7850. #define YSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 0
  7851. #define YSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_MASK 0x1
  7852. #define YSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_SHIFT 1
  7853. #define YSTORM_FCOE_CONN_ST_CTX_RSRV_MASK 0x3F
  7854. #define YSTORM_FCOE_CONN_ST_CTX_RSRV_SHIFT 2
  7855. u8 fcp_xfer_size;
  7856. };
  7857. struct fcoe_vlan_fields {
  7858. __le16 fields;
  7859. #define FCOE_VLAN_FIELDS_VID_MASK 0xFFF
  7860. #define FCOE_VLAN_FIELDS_VID_SHIFT 0
  7861. #define FCOE_VLAN_FIELDS_CLI_MASK 0x1
  7862. #define FCOE_VLAN_FIELDS_CLI_SHIFT 12
  7863. #define FCOE_VLAN_FIELDS_PRI_MASK 0x7
  7864. #define FCOE_VLAN_FIELDS_PRI_SHIFT 13
  7865. };
  7866. union fcoe_vlan_field_union {
  7867. struct fcoe_vlan_fields fields;
  7868. __le16 val;
  7869. };
  7870. union fcoe_vlan_vif_field_union {
  7871. union fcoe_vlan_field_union vlan;
  7872. __le16 vif;
  7873. };
  7874. struct pstorm_fcoe_eth_context_section {
  7875. u8 remote_addr_3;
  7876. u8 remote_addr_2;
  7877. u8 remote_addr_1;
  7878. u8 remote_addr_0;
  7879. u8 local_addr_1;
  7880. u8 local_addr_0;
  7881. u8 remote_addr_5;
  7882. u8 remote_addr_4;
  7883. u8 local_addr_5;
  7884. u8 local_addr_4;
  7885. u8 local_addr_3;
  7886. u8 local_addr_2;
  7887. union fcoe_vlan_vif_field_union vif_outer_vlan;
  7888. __le16 vif_outer_eth_type;
  7889. union fcoe_vlan_vif_field_union inner_vlan;
  7890. __le16 inner_eth_type;
  7891. };
  7892. struct pstorm_fcoe_conn_st_ctx {
  7893. u8 func_mode;
  7894. u8 cos;
  7895. u8 conf_version;
  7896. u8 rsrv;
  7897. __le16 stat_ram_addr;
  7898. __le16 mss;
  7899. struct regpair abts_cleanup_addr;
  7900. struct pstorm_fcoe_eth_context_section eth;
  7901. u8 sid_2;
  7902. u8 sid_1;
  7903. u8 sid_0;
  7904. u8 flags;
  7905. #define PSTORM_FCOE_CONN_ST_CTX_VNTAG_VLAN_MASK 0x1
  7906. #define PSTORM_FCOE_CONN_ST_CTX_VNTAG_VLAN_SHIFT 0
  7907. #define PSTORM_FCOE_CONN_ST_CTX_SUPPORT_REC_RR_TOV_MASK 0x1
  7908. #define PSTORM_FCOE_CONN_ST_CTX_SUPPORT_REC_RR_TOV_SHIFT 1
  7909. #define PSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
  7910. #define PSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 2
  7911. #define PSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_MASK 0x1
  7912. #define PSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_SHIFT 3
  7913. #define PSTORM_FCOE_CONN_ST_CTX_RESERVED_MASK 0xF
  7914. #define PSTORM_FCOE_CONN_ST_CTX_RESERVED_SHIFT 4
  7915. u8 did_2;
  7916. u8 did_1;
  7917. u8 did_0;
  7918. u8 src_mac_index;
  7919. __le16 rec_rr_tov_val;
  7920. u8 q_relative_offset;
  7921. u8 reserved1;
  7922. };
  7923. struct xstorm_fcoe_conn_st_ctx {
  7924. u8 func_mode;
  7925. u8 src_mac_index;
  7926. u8 conf_version;
  7927. u8 cached_wqes_avail;
  7928. __le16 stat_ram_addr;
  7929. u8 flags;
  7930. #define XSTORM_FCOE_CONN_ST_CTX_SQ_DEFERRED_MASK 0x1
  7931. #define XSTORM_FCOE_CONN_ST_CTX_SQ_DEFERRED_SHIFT 0
  7932. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
  7933. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 1
  7934. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_ORIG_MASK 0x1
  7935. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_ORIG_SHIFT 2
  7936. #define XSTORM_FCOE_CONN_ST_CTX_LAST_QUEUE_HANDLED_MASK 0x3
  7937. #define XSTORM_FCOE_CONN_ST_CTX_LAST_QUEUE_HANDLED_SHIFT 3
  7938. #define XSTORM_FCOE_CONN_ST_CTX_RSRV_MASK 0x7
  7939. #define XSTORM_FCOE_CONN_ST_CTX_RSRV_SHIFT 5
  7940. u8 cached_wqes_offset;
  7941. u8 reserved2;
  7942. u8 eth_hdr_size;
  7943. u8 seq_id;
  7944. u8 max_conc_seqs;
  7945. __le16 num_pages_in_pbl;
  7946. __le16 reserved;
  7947. struct regpair sq_pbl_addr;
  7948. struct regpair sq_curr_page_addr;
  7949. struct regpair sq_next_page_addr;
  7950. struct regpair xferq_pbl_addr;
  7951. struct regpair xferq_curr_page_addr;
  7952. struct regpair xferq_next_page_addr;
  7953. struct regpair respq_pbl_addr;
  7954. struct regpair respq_curr_page_addr;
  7955. struct regpair respq_next_page_addr;
  7956. __le16 mtu;
  7957. __le16 tx_max_fc_pay_len;
  7958. __le16 max_fc_payload_len;
  7959. __le16 min_frame_size;
  7960. __le16 sq_pbl_next_index;
  7961. __le16 respq_pbl_next_index;
  7962. u8 fcp_cmd_byte_credit;
  7963. u8 fcp_rsp_byte_credit;
  7964. __le16 protection_info;
  7965. #define XSTORM_FCOE_CONN_ST_CTX_PROTECTION_PERF_MASK 0x1
  7966. #define XSTORM_FCOE_CONN_ST_CTX_PROTECTION_PERF_SHIFT 0
  7967. #define XSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_MASK 0x1
  7968. #define XSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_SHIFT 1
  7969. #define XSTORM_FCOE_CONN_ST_CTX_VALID_MASK 0x1
  7970. #define XSTORM_FCOE_CONN_ST_CTX_VALID_SHIFT 2
  7971. #define XSTORM_FCOE_CONN_ST_CTX_FRAME_PROT_ALIGNED_MASK 0x1
  7972. #define XSTORM_FCOE_CONN_ST_CTX_FRAME_PROT_ALIGNED_SHIFT 3
  7973. #define XSTORM_FCOE_CONN_ST_CTX_RESERVED3_MASK 0xF
  7974. #define XSTORM_FCOE_CONN_ST_CTX_RESERVED3_SHIFT 4
  7975. #define XSTORM_FCOE_CONN_ST_CTX_DST_PROTECTION_PER_MSS_MASK 0xFF
  7976. #define XSTORM_FCOE_CONN_ST_CTX_DST_PROTECTION_PER_MSS_SHIFT 8
  7977. __le16 xferq_pbl_next_index;
  7978. __le16 page_size;
  7979. u8 mid_seq;
  7980. u8 fcp_xfer_byte_credit;
  7981. u8 reserved1[2];
  7982. struct fcoe_wqe cached_wqes[16];
  7983. };
  7984. struct xstorm_fcoe_conn_ag_ctx {
  7985. u8 reserved0;
  7986. u8 fcoe_state;
  7987. u8 flags0;
  7988. #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7989. #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7990. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED1_MASK 0x1
  7991. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED1_SHIFT 1
  7992. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED2_MASK 0x1
  7993. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED2_SHIFT 2
  7994. #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  7995. #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  7996. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED3_MASK 0x1
  7997. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED3_SHIFT 4
  7998. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED4_MASK 0x1
  7999. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED4_SHIFT 5
  8000. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED5_MASK 0x1
  8001. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED5_SHIFT 6
  8002. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED6_MASK 0x1
  8003. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED6_SHIFT 7
  8004. u8 flags1;
  8005. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED7_MASK 0x1
  8006. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED7_SHIFT 0
  8007. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED8_MASK 0x1
  8008. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED8_SHIFT 1
  8009. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED9_MASK 0x1
  8010. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED9_SHIFT 2
  8011. #define XSTORM_FCOE_CONN_AG_CTX_BIT11_MASK 0x1
  8012. #define XSTORM_FCOE_CONN_AG_CTX_BIT11_SHIFT 3
  8013. #define XSTORM_FCOE_CONN_AG_CTX_BIT12_MASK 0x1
  8014. #define XSTORM_FCOE_CONN_AG_CTX_BIT12_SHIFT 4
  8015. #define XSTORM_FCOE_CONN_AG_CTX_BIT13_MASK 0x1
  8016. #define XSTORM_FCOE_CONN_AG_CTX_BIT13_SHIFT 5
  8017. #define XSTORM_FCOE_CONN_AG_CTX_BIT14_MASK 0x1
  8018. #define XSTORM_FCOE_CONN_AG_CTX_BIT14_SHIFT 6
  8019. #define XSTORM_FCOE_CONN_AG_CTX_BIT15_MASK 0x1
  8020. #define XSTORM_FCOE_CONN_AG_CTX_BIT15_SHIFT 7
  8021. u8 flags2;
  8022. #define XSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  8023. #define XSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 0
  8024. #define XSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  8025. #define XSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 2
  8026. #define XSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  8027. #define XSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 4
  8028. #define XSTORM_FCOE_CONN_AG_CTX_CF3_MASK 0x3
  8029. #define XSTORM_FCOE_CONN_AG_CTX_CF3_SHIFT 6
  8030. u8 flags3;
  8031. #define XSTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
  8032. #define XSTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 0
  8033. #define XSTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
  8034. #define XSTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 2
  8035. #define XSTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
  8036. #define XSTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 4
  8037. #define XSTORM_FCOE_CONN_AG_CTX_CF7_MASK 0x3
  8038. #define XSTORM_FCOE_CONN_AG_CTX_CF7_SHIFT 6
  8039. u8 flags4;
  8040. #define XSTORM_FCOE_CONN_AG_CTX_CF8_MASK 0x3
  8041. #define XSTORM_FCOE_CONN_AG_CTX_CF8_SHIFT 0
  8042. #define XSTORM_FCOE_CONN_AG_CTX_CF9_MASK 0x3
  8043. #define XSTORM_FCOE_CONN_AG_CTX_CF9_SHIFT 2
  8044. #define XSTORM_FCOE_CONN_AG_CTX_CF10_MASK 0x3
  8045. #define XSTORM_FCOE_CONN_AG_CTX_CF10_SHIFT 4
  8046. #define XSTORM_FCOE_CONN_AG_CTX_CF11_MASK 0x3
  8047. #define XSTORM_FCOE_CONN_AG_CTX_CF11_SHIFT 6
  8048. u8 flags5;
  8049. #define XSTORM_FCOE_CONN_AG_CTX_CF12_MASK 0x3
  8050. #define XSTORM_FCOE_CONN_AG_CTX_CF12_SHIFT 0
  8051. #define XSTORM_FCOE_CONN_AG_CTX_CF13_MASK 0x3
  8052. #define XSTORM_FCOE_CONN_AG_CTX_CF13_SHIFT 2
  8053. #define XSTORM_FCOE_CONN_AG_CTX_CF14_MASK 0x3
  8054. #define XSTORM_FCOE_CONN_AG_CTX_CF14_SHIFT 4
  8055. #define XSTORM_FCOE_CONN_AG_CTX_CF15_MASK 0x3
  8056. #define XSTORM_FCOE_CONN_AG_CTX_CF15_SHIFT 6
  8057. u8 flags6;
  8058. #define XSTORM_FCOE_CONN_AG_CTX_CF16_MASK 0x3
  8059. #define XSTORM_FCOE_CONN_AG_CTX_CF16_SHIFT 0
  8060. #define XSTORM_FCOE_CONN_AG_CTX_CF17_MASK 0x3
  8061. #define XSTORM_FCOE_CONN_AG_CTX_CF17_SHIFT 2
  8062. #define XSTORM_FCOE_CONN_AG_CTX_CF18_MASK 0x3
  8063. #define XSTORM_FCOE_CONN_AG_CTX_CF18_SHIFT 4
  8064. #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_MASK 0x3
  8065. #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_SHIFT 6
  8066. u8 flags7;
  8067. #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  8068. #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  8069. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED10_MASK 0x3
  8070. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED10_SHIFT 2
  8071. #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  8072. #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  8073. #define XSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  8074. #define XSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 6
  8075. #define XSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  8076. #define XSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 7
  8077. u8 flags8;
  8078. #define XSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  8079. #define XSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 0
  8080. #define XSTORM_FCOE_CONN_AG_CTX_CF3EN_MASK 0x1
  8081. #define XSTORM_FCOE_CONN_AG_CTX_CF3EN_SHIFT 1
  8082. #define XSTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
  8083. #define XSTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 2
  8084. #define XSTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
  8085. #define XSTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 3
  8086. #define XSTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
  8087. #define XSTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 4
  8088. #define XSTORM_FCOE_CONN_AG_CTX_CF7EN_MASK 0x1
  8089. #define XSTORM_FCOE_CONN_AG_CTX_CF7EN_SHIFT 5
  8090. #define XSTORM_FCOE_CONN_AG_CTX_CF8EN_MASK 0x1
  8091. #define XSTORM_FCOE_CONN_AG_CTX_CF8EN_SHIFT 6
  8092. #define XSTORM_FCOE_CONN_AG_CTX_CF9EN_MASK 0x1
  8093. #define XSTORM_FCOE_CONN_AG_CTX_CF9EN_SHIFT 7
  8094. u8 flags9;
  8095. #define XSTORM_FCOE_CONN_AG_CTX_CF10EN_MASK 0x1
  8096. #define XSTORM_FCOE_CONN_AG_CTX_CF10EN_SHIFT 0
  8097. #define XSTORM_FCOE_CONN_AG_CTX_CF11EN_MASK 0x1
  8098. #define XSTORM_FCOE_CONN_AG_CTX_CF11EN_SHIFT 1
  8099. #define XSTORM_FCOE_CONN_AG_CTX_CF12EN_MASK 0x1
  8100. #define XSTORM_FCOE_CONN_AG_CTX_CF12EN_SHIFT 2
  8101. #define XSTORM_FCOE_CONN_AG_CTX_CF13EN_MASK 0x1
  8102. #define XSTORM_FCOE_CONN_AG_CTX_CF13EN_SHIFT 3
  8103. #define XSTORM_FCOE_CONN_AG_CTX_CF14EN_MASK 0x1
  8104. #define XSTORM_FCOE_CONN_AG_CTX_CF14EN_SHIFT 4
  8105. #define XSTORM_FCOE_CONN_AG_CTX_CF15EN_MASK 0x1
  8106. #define XSTORM_FCOE_CONN_AG_CTX_CF15EN_SHIFT 5
  8107. #define XSTORM_FCOE_CONN_AG_CTX_CF16EN_MASK 0x1
  8108. #define XSTORM_FCOE_CONN_AG_CTX_CF16EN_SHIFT 6
  8109. #define XSTORM_FCOE_CONN_AG_CTX_CF17EN_MASK 0x1
  8110. #define XSTORM_FCOE_CONN_AG_CTX_CF17EN_SHIFT 7
  8111. u8 flags10;
  8112. #define XSTORM_FCOE_CONN_AG_CTX_CF18EN_MASK 0x1
  8113. #define XSTORM_FCOE_CONN_AG_CTX_CF18EN_SHIFT 0
  8114. #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  8115. #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_EN_SHIFT 1
  8116. #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  8117. #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  8118. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED11_MASK 0x1
  8119. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED11_SHIFT 3
  8120. #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  8121. #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  8122. #define XSTORM_FCOE_CONN_AG_CTX_CF23EN_MASK 0x1
  8123. #define XSTORM_FCOE_CONN_AG_CTX_CF23EN_SHIFT 5
  8124. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED12_MASK 0x1
  8125. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED12_SHIFT 6
  8126. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED13_MASK 0x1
  8127. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED13_SHIFT 7
  8128. u8 flags11;
  8129. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED14_MASK 0x1
  8130. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED14_SHIFT 0
  8131. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED15_MASK 0x1
  8132. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED15_SHIFT 1
  8133. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED16_MASK 0x1
  8134. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED16_SHIFT 2
  8135. #define XSTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
  8136. #define XSTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 3
  8137. #define XSTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
  8138. #define XSTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 4
  8139. #define XSTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
  8140. #define XSTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 5
  8141. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  8142. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  8143. #define XSTORM_FCOE_CONN_AG_CTX_XFERQ_DECISION_EN_MASK 0x1
  8144. #define XSTORM_FCOE_CONN_AG_CTX_XFERQ_DECISION_EN_SHIFT 7
  8145. u8 flags12;
  8146. #define XSTORM_FCOE_CONN_AG_CTX_SQ_DECISION_EN_MASK 0x1
  8147. #define XSTORM_FCOE_CONN_AG_CTX_SQ_DECISION_EN_SHIFT 0
  8148. #define XSTORM_FCOE_CONN_AG_CTX_RULE11EN_MASK 0x1
  8149. #define XSTORM_FCOE_CONN_AG_CTX_RULE11EN_SHIFT 1
  8150. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  8151. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  8152. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  8153. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  8154. #define XSTORM_FCOE_CONN_AG_CTX_RULE14EN_MASK 0x1
  8155. #define XSTORM_FCOE_CONN_AG_CTX_RULE14EN_SHIFT 4
  8156. #define XSTORM_FCOE_CONN_AG_CTX_RULE15EN_MASK 0x1
  8157. #define XSTORM_FCOE_CONN_AG_CTX_RULE15EN_SHIFT 5
  8158. #define XSTORM_FCOE_CONN_AG_CTX_RULE16EN_MASK 0x1
  8159. #define XSTORM_FCOE_CONN_AG_CTX_RULE16EN_SHIFT 6
  8160. #define XSTORM_FCOE_CONN_AG_CTX_RULE17EN_MASK 0x1
  8161. #define XSTORM_FCOE_CONN_AG_CTX_RULE17EN_SHIFT 7
  8162. u8 flags13;
  8163. #define XSTORM_FCOE_CONN_AG_CTX_RESPQ_DECISION_EN_MASK 0x1
  8164. #define XSTORM_FCOE_CONN_AG_CTX_RESPQ_DECISION_EN_SHIFT 0
  8165. #define XSTORM_FCOE_CONN_AG_CTX_RULE19EN_MASK 0x1
  8166. #define XSTORM_FCOE_CONN_AG_CTX_RULE19EN_SHIFT 1
  8167. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  8168. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  8169. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  8170. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  8171. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  8172. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  8173. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  8174. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  8175. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  8176. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  8177. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  8178. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  8179. u8 flags14;
  8180. #define XSTORM_FCOE_CONN_AG_CTX_BIT16_MASK 0x1
  8181. #define XSTORM_FCOE_CONN_AG_CTX_BIT16_SHIFT 0
  8182. #define XSTORM_FCOE_CONN_AG_CTX_BIT17_MASK 0x1
  8183. #define XSTORM_FCOE_CONN_AG_CTX_BIT17_SHIFT 1
  8184. #define XSTORM_FCOE_CONN_AG_CTX_BIT18_MASK 0x1
  8185. #define XSTORM_FCOE_CONN_AG_CTX_BIT18_SHIFT 2
  8186. #define XSTORM_FCOE_CONN_AG_CTX_BIT19_MASK 0x1
  8187. #define XSTORM_FCOE_CONN_AG_CTX_BIT19_SHIFT 3
  8188. #define XSTORM_FCOE_CONN_AG_CTX_BIT20_MASK 0x1
  8189. #define XSTORM_FCOE_CONN_AG_CTX_BIT20_SHIFT 4
  8190. #define XSTORM_FCOE_CONN_AG_CTX_BIT21_MASK 0x1
  8191. #define XSTORM_FCOE_CONN_AG_CTX_BIT21_SHIFT 5
  8192. #define XSTORM_FCOE_CONN_AG_CTX_CF23_MASK 0x3
  8193. #define XSTORM_FCOE_CONN_AG_CTX_CF23_SHIFT 6
  8194. u8 byte2;
  8195. __le16 physical_q0;
  8196. __le16 word1;
  8197. __le16 word2;
  8198. __le16 sq_cons;
  8199. __le16 sq_prod;
  8200. __le16 xferq_prod;
  8201. __le16 xferq_cons;
  8202. u8 byte3;
  8203. u8 byte4;
  8204. u8 byte5;
  8205. u8 byte6;
  8206. __le32 remain_io;
  8207. __le32 reg1;
  8208. __le32 reg2;
  8209. __le32 reg3;
  8210. __le32 reg4;
  8211. __le32 reg5;
  8212. __le32 reg6;
  8213. __le16 respq_prod;
  8214. __le16 respq_cons;
  8215. __le16 word9;
  8216. __le16 word10;
  8217. __le32 reg7;
  8218. __le32 reg8;
  8219. };
  8220. struct ustorm_fcoe_conn_st_ctx {
  8221. struct regpair respq_pbl_addr;
  8222. __le16 num_pages_in_pbl;
  8223. u8 ptu_log_page_size;
  8224. u8 log_page_size;
  8225. __le16 respq_prod;
  8226. u8 reserved[2];
  8227. };
  8228. struct tstorm_fcoe_conn_ag_ctx {
  8229. u8 reserved0;
  8230. u8 fcoe_state;
  8231. u8 flags0;
  8232. #define TSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  8233. #define TSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  8234. #define TSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  8235. #define TSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  8236. #define TSTORM_FCOE_CONN_AG_CTX_BIT2_MASK 0x1
  8237. #define TSTORM_FCOE_CONN_AG_CTX_BIT2_SHIFT 2
  8238. #define TSTORM_FCOE_CONN_AG_CTX_BIT3_MASK 0x1
  8239. #define TSTORM_FCOE_CONN_AG_CTX_BIT3_SHIFT 3
  8240. #define TSTORM_FCOE_CONN_AG_CTX_BIT4_MASK 0x1
  8241. #define TSTORM_FCOE_CONN_AG_CTX_BIT4_SHIFT 4
  8242. #define TSTORM_FCOE_CONN_AG_CTX_BIT5_MASK 0x1
  8243. #define TSTORM_FCOE_CONN_AG_CTX_BIT5_SHIFT 5
  8244. #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_MASK 0x3
  8245. #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_SHIFT 6
  8246. u8 flags1;
  8247. #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  8248. #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 0
  8249. #define TSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  8250. #define TSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 2
  8251. #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
  8252. #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
  8253. #define TSTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
  8254. #define TSTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 6
  8255. u8 flags2;
  8256. #define TSTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
  8257. #define TSTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 0
  8258. #define TSTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
  8259. #define TSTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 2
  8260. #define TSTORM_FCOE_CONN_AG_CTX_CF7_MASK 0x3
  8261. #define TSTORM_FCOE_CONN_AG_CTX_CF7_SHIFT 4
  8262. #define TSTORM_FCOE_CONN_AG_CTX_CF8_MASK 0x3
  8263. #define TSTORM_FCOE_CONN_AG_CTX_CF8_SHIFT 6
  8264. u8 flags3;
  8265. #define TSTORM_FCOE_CONN_AG_CTX_CF9_MASK 0x3
  8266. #define TSTORM_FCOE_CONN_AG_CTX_CF9_SHIFT 0
  8267. #define TSTORM_FCOE_CONN_AG_CTX_CF10_MASK 0x3
  8268. #define TSTORM_FCOE_CONN_AG_CTX_CF10_SHIFT 2
  8269. #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_EN_MASK 0x1
  8270. #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_EN_SHIFT 4
  8271. #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  8272. #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  8273. #define TSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  8274. #define TSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 6
  8275. #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
  8276. #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
  8277. u8 flags4;
  8278. #define TSTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
  8279. #define TSTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 0
  8280. #define TSTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
  8281. #define TSTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 1
  8282. #define TSTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
  8283. #define TSTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 2
  8284. #define TSTORM_FCOE_CONN_AG_CTX_CF7EN_MASK 0x1
  8285. #define TSTORM_FCOE_CONN_AG_CTX_CF7EN_SHIFT 3
  8286. #define TSTORM_FCOE_CONN_AG_CTX_CF8EN_MASK 0x1
  8287. #define TSTORM_FCOE_CONN_AG_CTX_CF8EN_SHIFT 4
  8288. #define TSTORM_FCOE_CONN_AG_CTX_CF9EN_MASK 0x1
  8289. #define TSTORM_FCOE_CONN_AG_CTX_CF9EN_SHIFT 5
  8290. #define TSTORM_FCOE_CONN_AG_CTX_CF10EN_MASK 0x1
  8291. #define TSTORM_FCOE_CONN_AG_CTX_CF10EN_SHIFT 6
  8292. #define TSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  8293. #define TSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 7
  8294. u8 flags5;
  8295. #define TSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  8296. #define TSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 0
  8297. #define TSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  8298. #define TSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 1
  8299. #define TSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  8300. #define TSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 2
  8301. #define TSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  8302. #define TSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 3
  8303. #define TSTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
  8304. #define TSTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 4
  8305. #define TSTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
  8306. #define TSTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 5
  8307. #define TSTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
  8308. #define TSTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 6
  8309. #define TSTORM_FCOE_CONN_AG_CTX_RULE8EN_MASK 0x1
  8310. #define TSTORM_FCOE_CONN_AG_CTX_RULE8EN_SHIFT 7
  8311. __le32 reg0;
  8312. __le32 reg1;
  8313. };
  8314. struct ustorm_fcoe_conn_ag_ctx {
  8315. u8 byte0;
  8316. u8 byte1;
  8317. u8 flags0;
  8318. #define USTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
  8319. #define USTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
  8320. #define USTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  8321. #define USTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  8322. #define USTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  8323. #define USTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
  8324. #define USTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  8325. #define USTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
  8326. #define USTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  8327. #define USTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
  8328. u8 flags1;
  8329. #define USTORM_FCOE_CONN_AG_CTX_CF3_MASK 0x3
  8330. #define USTORM_FCOE_CONN_AG_CTX_CF3_SHIFT 0
  8331. #define USTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
  8332. #define USTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 2
  8333. #define USTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
  8334. #define USTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 4
  8335. #define USTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
  8336. #define USTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 6
  8337. u8 flags2;
  8338. #define USTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  8339. #define USTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
  8340. #define USTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  8341. #define USTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
  8342. #define USTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  8343. #define USTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
  8344. #define USTORM_FCOE_CONN_AG_CTX_CF3EN_MASK 0x1
  8345. #define USTORM_FCOE_CONN_AG_CTX_CF3EN_SHIFT 3
  8346. #define USTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
  8347. #define USTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 4
  8348. #define USTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
  8349. #define USTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 5
  8350. #define USTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
  8351. #define USTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 6
  8352. #define USTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  8353. #define USTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 7
  8354. u8 flags3;
  8355. #define USTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  8356. #define USTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 0
  8357. #define USTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  8358. #define USTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 1
  8359. #define USTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  8360. #define USTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 2
  8361. #define USTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  8362. #define USTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 3
  8363. #define USTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
  8364. #define USTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 4
  8365. #define USTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
  8366. #define USTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 5
  8367. #define USTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
  8368. #define USTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 6
  8369. #define USTORM_FCOE_CONN_AG_CTX_RULE8EN_MASK 0x1
  8370. #define USTORM_FCOE_CONN_AG_CTX_RULE8EN_SHIFT 7
  8371. u8 byte2;
  8372. u8 byte3;
  8373. __le16 word0;
  8374. __le16 word1;
  8375. __le32 reg0;
  8376. __le32 reg1;
  8377. __le32 reg2;
  8378. __le32 reg3;
  8379. __le16 word2;
  8380. __le16 word3;
  8381. };
  8382. struct tstorm_fcoe_conn_st_ctx {
  8383. __le16 stat_ram_addr;
  8384. __le16 rx_max_fc_payload_len;
  8385. __le16 e_d_tov_val;
  8386. u8 flags;
  8387. #define TSTORM_FCOE_CONN_ST_CTX_INC_SEQ_CNT_MASK 0x1
  8388. #define TSTORM_FCOE_CONN_ST_CTX_INC_SEQ_CNT_SHIFT 0
  8389. #define TSTORM_FCOE_CONN_ST_CTX_SUPPORT_CONF_MASK 0x1
  8390. #define TSTORM_FCOE_CONN_ST_CTX_SUPPORT_CONF_SHIFT 1
  8391. #define TSTORM_FCOE_CONN_ST_CTX_DEF_Q_IDX_MASK 0x3F
  8392. #define TSTORM_FCOE_CONN_ST_CTX_DEF_Q_IDX_SHIFT 2
  8393. u8 timers_cleanup_invocation_cnt;
  8394. __le32 reserved1[2];
  8395. __le32 dst_mac_address_bytes0to3;
  8396. __le16 dst_mac_address_bytes4to5;
  8397. __le16 ramrod_echo;
  8398. u8 flags1;
  8399. #define TSTORM_FCOE_CONN_ST_CTX_MODE_MASK 0x3
  8400. #define TSTORM_FCOE_CONN_ST_CTX_MODE_SHIFT 0
  8401. #define TSTORM_FCOE_CONN_ST_CTX_RESERVED_MASK 0x3F
  8402. #define TSTORM_FCOE_CONN_ST_CTX_RESERVED_SHIFT 2
  8403. u8 q_relative_offset;
  8404. u8 bdq_resource_id;
  8405. u8 reserved0[5];
  8406. };
  8407. struct mstorm_fcoe_conn_ag_ctx {
  8408. u8 byte0;
  8409. u8 byte1;
  8410. u8 flags0;
  8411. #define MSTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
  8412. #define MSTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
  8413. #define MSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  8414. #define MSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  8415. #define MSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  8416. #define MSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
  8417. #define MSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  8418. #define MSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
  8419. #define MSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  8420. #define MSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
  8421. u8 flags1;
  8422. #define MSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  8423. #define MSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
  8424. #define MSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  8425. #define MSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
  8426. #define MSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  8427. #define MSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
  8428. #define MSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  8429. #define MSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 3
  8430. #define MSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  8431. #define MSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 4
  8432. #define MSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  8433. #define MSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 5
  8434. #define MSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  8435. #define MSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 6
  8436. #define MSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  8437. #define MSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 7
  8438. __le16 word0;
  8439. __le16 word1;
  8440. __le32 reg0;
  8441. __le32 reg1;
  8442. };
  8443. struct fcoe_mstorm_fcoe_conn_st_ctx_fp {
  8444. __le16 xfer_prod;
  8445. __le16 reserved1;
  8446. u8 protection_info;
  8447. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_SUPPORT_PROTECTION_MASK 0x1
  8448. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_SUPPORT_PROTECTION_SHIFT 0
  8449. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_VALID_MASK 0x1
  8450. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_VALID_SHIFT 1
  8451. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_RESERVED0_MASK 0x3F
  8452. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_RESERVED0_SHIFT 2
  8453. u8 q_relative_offset;
  8454. u8 reserved2[2];
  8455. };
  8456. struct fcoe_mstorm_fcoe_conn_st_ctx_non_fp {
  8457. __le16 conn_id;
  8458. __le16 stat_ram_addr;
  8459. __le16 num_pages_in_pbl;
  8460. u8 ptu_log_page_size;
  8461. u8 log_page_size;
  8462. __le16 unsolicited_cq_count;
  8463. __le16 cmdq_count;
  8464. u8 bdq_resource_id;
  8465. u8 reserved0[3];
  8466. struct regpair xferq_pbl_addr;
  8467. struct regpair reserved1;
  8468. struct regpair reserved2[3];
  8469. };
  8470. struct mstorm_fcoe_conn_st_ctx {
  8471. struct fcoe_mstorm_fcoe_conn_st_ctx_fp fp;
  8472. struct fcoe_mstorm_fcoe_conn_st_ctx_non_fp non_fp;
  8473. };
  8474. struct fcoe_conn_context {
  8475. struct ystorm_fcoe_conn_st_ctx ystorm_st_context;
  8476. struct pstorm_fcoe_conn_st_ctx pstorm_st_context;
  8477. struct regpair pstorm_st_padding[2];
  8478. struct xstorm_fcoe_conn_st_ctx xstorm_st_context;
  8479. struct xstorm_fcoe_conn_ag_ctx xstorm_ag_context;
  8480. struct regpair xstorm_ag_padding[6];
  8481. struct ustorm_fcoe_conn_st_ctx ustorm_st_context;
  8482. struct regpair ustorm_st_padding[2];
  8483. struct tstorm_fcoe_conn_ag_ctx tstorm_ag_context;
  8484. struct regpair tstorm_ag_padding[2];
  8485. struct timers_context timer_context;
  8486. struct ustorm_fcoe_conn_ag_ctx ustorm_ag_context;
  8487. struct tstorm_fcoe_conn_st_ctx tstorm_st_context;
  8488. struct mstorm_fcoe_conn_ag_ctx mstorm_ag_context;
  8489. struct mstorm_fcoe_conn_st_ctx mstorm_st_context;
  8490. };
  8491. struct fcoe_conn_offload_ramrod_params {
  8492. struct fcoe_conn_offload_ramrod_data offload_ramrod_data;
  8493. };
  8494. struct fcoe_conn_terminate_ramrod_params {
  8495. struct fcoe_conn_terminate_ramrod_data terminate_ramrod_data;
  8496. };
  8497. enum fcoe_event_type {
  8498. FCOE_EVENT_INIT_FUNC,
  8499. FCOE_EVENT_DESTROY_FUNC,
  8500. FCOE_EVENT_STAT_FUNC,
  8501. FCOE_EVENT_OFFLOAD_CONN,
  8502. FCOE_EVENT_TERMINATE_CONN,
  8503. FCOE_EVENT_ERROR,
  8504. MAX_FCOE_EVENT_TYPE
  8505. };
  8506. struct fcoe_init_ramrod_params {
  8507. struct fcoe_init_func_ramrod_data init_ramrod_data;
  8508. };
  8509. enum fcoe_ramrod_cmd_id {
  8510. FCOE_RAMROD_CMD_ID_INIT_FUNC,
  8511. FCOE_RAMROD_CMD_ID_DESTROY_FUNC,
  8512. FCOE_RAMROD_CMD_ID_STAT_FUNC,
  8513. FCOE_RAMROD_CMD_ID_OFFLOAD_CONN,
  8514. FCOE_RAMROD_CMD_ID_TERMINATE_CONN,
  8515. MAX_FCOE_RAMROD_CMD_ID
  8516. };
  8517. struct fcoe_stat_ramrod_params {
  8518. struct fcoe_stat_ramrod_data stat_ramrod_data;
  8519. };
  8520. struct ystorm_fcoe_conn_ag_ctx {
  8521. u8 byte0;
  8522. u8 byte1;
  8523. u8 flags0;
  8524. #define YSTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
  8525. #define YSTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
  8526. #define YSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  8527. #define YSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  8528. #define YSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  8529. #define YSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
  8530. #define YSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  8531. #define YSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
  8532. #define YSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  8533. #define YSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
  8534. u8 flags1;
  8535. #define YSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  8536. #define YSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
  8537. #define YSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  8538. #define YSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
  8539. #define YSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  8540. #define YSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
  8541. #define YSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  8542. #define YSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 3
  8543. #define YSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  8544. #define YSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 4
  8545. #define YSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  8546. #define YSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 5
  8547. #define YSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  8548. #define YSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 6
  8549. #define YSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  8550. #define YSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 7
  8551. u8 byte2;
  8552. u8 byte3;
  8553. __le16 word0;
  8554. __le32 reg0;
  8555. __le32 reg1;
  8556. __le16 word1;
  8557. __le16 word2;
  8558. __le16 word3;
  8559. __le16 word4;
  8560. __le32 reg2;
  8561. __le32 reg3;
  8562. };
  8563. struct ystorm_iscsi_conn_st_ctx {
  8564. __le32 reserved[4];
  8565. };
  8566. struct pstorm_iscsi_tcp_conn_st_ctx {
  8567. __le32 tcp[32];
  8568. __le32 iscsi[4];
  8569. };
  8570. struct xstorm_iscsi_tcp_conn_st_ctx {
  8571. __le32 reserved_iscsi[40];
  8572. __le32 reserved_tcp[4];
  8573. };
  8574. struct xstorm_iscsi_conn_ag_ctx {
  8575. u8 cdu_validation;
  8576. u8 state;
  8577. u8 flags0;
  8578. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  8579. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  8580. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_MASK 0x1
  8581. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_SHIFT 1
  8582. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_MASK 0x1
  8583. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_SHIFT 2
  8584. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  8585. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  8586. #define XSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
  8587. #define XSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
  8588. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_MASK 0x1
  8589. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_SHIFT 5
  8590. #define XSTORM_ISCSI_CONN_AG_CTX_BIT6_MASK 0x1
  8591. #define XSTORM_ISCSI_CONN_AG_CTX_BIT6_SHIFT 6
  8592. #define XSTORM_ISCSI_CONN_AG_CTX_BIT7_MASK 0x1
  8593. #define XSTORM_ISCSI_CONN_AG_CTX_BIT7_SHIFT 7
  8594. u8 flags1;
  8595. #define XSTORM_ISCSI_CONN_AG_CTX_BIT8_MASK 0x1
  8596. #define XSTORM_ISCSI_CONN_AG_CTX_BIT8_SHIFT 0
  8597. #define XSTORM_ISCSI_CONN_AG_CTX_BIT9_MASK 0x1
  8598. #define XSTORM_ISCSI_CONN_AG_CTX_BIT9_SHIFT 1
  8599. #define XSTORM_ISCSI_CONN_AG_CTX_BIT10_MASK 0x1
  8600. #define XSTORM_ISCSI_CONN_AG_CTX_BIT10_SHIFT 2
  8601. #define XSTORM_ISCSI_CONN_AG_CTX_BIT11_MASK 0x1
  8602. #define XSTORM_ISCSI_CONN_AG_CTX_BIT11_SHIFT 3
  8603. #define XSTORM_ISCSI_CONN_AG_CTX_BIT12_MASK 0x1
  8604. #define XSTORM_ISCSI_CONN_AG_CTX_BIT12_SHIFT 4
  8605. #define XSTORM_ISCSI_CONN_AG_CTX_BIT13_MASK 0x1
  8606. #define XSTORM_ISCSI_CONN_AG_CTX_BIT13_SHIFT 5
  8607. #define XSTORM_ISCSI_CONN_AG_CTX_BIT14_MASK 0x1
  8608. #define XSTORM_ISCSI_CONN_AG_CTX_BIT14_SHIFT 6
  8609. #define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_MASK 0x1
  8610. #define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_SHIFT 7
  8611. u8 flags2;
  8612. #define XSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  8613. #define XSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 0
  8614. #define XSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  8615. #define XSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 2
  8616. #define XSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  8617. #define XSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 4
  8618. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
  8619. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 6
  8620. u8 flags3;
  8621. #define XSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  8622. #define XSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 0
  8623. #define XSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  8624. #define XSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 2
  8625. #define XSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  8626. #define XSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 4
  8627. #define XSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
  8628. #define XSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 6
  8629. u8 flags4;
  8630. #define XSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
  8631. #define XSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 0
  8632. #define XSTORM_ISCSI_CONN_AG_CTX_CF9_MASK 0x3
  8633. #define XSTORM_ISCSI_CONN_AG_CTX_CF9_SHIFT 2
  8634. #define XSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
  8635. #define XSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 4
  8636. #define XSTORM_ISCSI_CONN_AG_CTX_CF11_MASK 0x3
  8637. #define XSTORM_ISCSI_CONN_AG_CTX_CF11_SHIFT 6
  8638. u8 flags5;
  8639. #define XSTORM_ISCSI_CONN_AG_CTX_CF12_MASK 0x3
  8640. #define XSTORM_ISCSI_CONN_AG_CTX_CF12_SHIFT 0
  8641. #define XSTORM_ISCSI_CONN_AG_CTX_CF13_MASK 0x3
  8642. #define XSTORM_ISCSI_CONN_AG_CTX_CF13_SHIFT 2
  8643. #define XSTORM_ISCSI_CONN_AG_CTX_CF14_MASK 0x3
  8644. #define XSTORM_ISCSI_CONN_AG_CTX_CF14_SHIFT 4
  8645. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_MASK 0x3
  8646. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_SHIFT 6
  8647. u8 flags6;
  8648. #define XSTORM_ISCSI_CONN_AG_CTX_CF16_MASK 0x3
  8649. #define XSTORM_ISCSI_CONN_AG_CTX_CF16_SHIFT 0
  8650. #define XSTORM_ISCSI_CONN_AG_CTX_CF17_MASK 0x3
  8651. #define XSTORM_ISCSI_CONN_AG_CTX_CF17_SHIFT 2
  8652. #define XSTORM_ISCSI_CONN_AG_CTX_CF18_MASK 0x3
  8653. #define XSTORM_ISCSI_CONN_AG_CTX_CF18_SHIFT 4
  8654. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_MASK 0x3
  8655. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_SHIFT 6
  8656. u8 flags7;
  8657. #define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_MASK 0x3
  8658. #define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_SHIFT 0
  8659. #define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_MASK 0x3
  8660. #define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_SHIFT 2
  8661. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  8662. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  8663. #define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  8664. #define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 6
  8665. #define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  8666. #define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 7
  8667. u8 flags8;
  8668. #define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  8669. #define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 0
  8670. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
  8671. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 1
  8672. #define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  8673. #define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 2
  8674. #define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  8675. #define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 3
  8676. #define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  8677. #define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 4
  8678. #define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
  8679. #define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 5
  8680. #define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
  8681. #define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 6
  8682. #define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_MASK 0x1
  8683. #define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_SHIFT 7
  8684. u8 flags9;
  8685. #define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
  8686. #define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 0
  8687. #define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_MASK 0x1
  8688. #define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_SHIFT 1
  8689. #define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_MASK 0x1
  8690. #define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_SHIFT 2
  8691. #define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_MASK 0x1
  8692. #define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_SHIFT 3
  8693. #define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_MASK 0x1
  8694. #define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_SHIFT 4
  8695. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_MASK 0x1
  8696. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_SHIFT 5
  8697. #define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_MASK 0x1
  8698. #define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_SHIFT 6
  8699. #define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_MASK 0x1
  8700. #define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_SHIFT 7
  8701. u8 flags10;
  8702. #define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_MASK 0x1
  8703. #define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_SHIFT 0
  8704. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_MASK 0x1
  8705. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT 1
  8706. #define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_EN_MASK 0x1
  8707. #define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_EN_SHIFT 2
  8708. #define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_EN_MASK 0x1
  8709. #define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_EN_SHIFT 3
  8710. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  8711. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  8712. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_MASK 0x1
  8713. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_SHIFT 5
  8714. #define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  8715. #define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 6
  8716. #define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_MASK 0x1
  8717. #define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_SHIFT 7
  8718. u8 flags11;
  8719. #define XSTORM_ISCSI_CONN_AG_CTX_TX_BLOCKED_EN_MASK 0x1
  8720. #define XSTORM_ISCSI_CONN_AG_CTX_TX_BLOCKED_EN_SHIFT 0
  8721. #define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  8722. #define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 1
  8723. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_MASK 0x1
  8724. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_SHIFT 2
  8725. #define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  8726. #define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 3
  8727. #define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  8728. #define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 4
  8729. #define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  8730. #define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 5
  8731. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  8732. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  8733. #define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_MASK 0x1
  8734. #define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_SHIFT 7
  8735. u8 flags12;
  8736. #define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_MASK 0x1
  8737. #define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_SHIFT 0
  8738. #define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_MASK 0x1
  8739. #define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_SHIFT 1
  8740. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  8741. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  8742. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  8743. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  8744. #define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_MASK 0x1
  8745. #define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_SHIFT 4
  8746. #define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_MASK 0x1
  8747. #define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_SHIFT 5
  8748. #define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_MASK 0x1
  8749. #define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_SHIFT 6
  8750. #define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_MASK 0x1
  8751. #define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_SHIFT 7
  8752. u8 flags13;
  8753. #define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_MASK 0x1
  8754. #define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_SHIFT 0
  8755. #define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_MASK 0x1
  8756. #define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_SHIFT 1
  8757. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  8758. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  8759. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  8760. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  8761. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  8762. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  8763. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  8764. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  8765. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  8766. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  8767. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  8768. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  8769. u8 flags14;
  8770. #define XSTORM_ISCSI_CONN_AG_CTX_BIT16_MASK 0x1
  8771. #define XSTORM_ISCSI_CONN_AG_CTX_BIT16_SHIFT 0
  8772. #define XSTORM_ISCSI_CONN_AG_CTX_BIT17_MASK 0x1
  8773. #define XSTORM_ISCSI_CONN_AG_CTX_BIT17_SHIFT 1
  8774. #define XSTORM_ISCSI_CONN_AG_CTX_BIT18_MASK 0x1
  8775. #define XSTORM_ISCSI_CONN_AG_CTX_BIT18_SHIFT 2
  8776. #define XSTORM_ISCSI_CONN_AG_CTX_BIT19_MASK 0x1
  8777. #define XSTORM_ISCSI_CONN_AG_CTX_BIT19_SHIFT 3
  8778. #define XSTORM_ISCSI_CONN_AG_CTX_BIT20_MASK 0x1
  8779. #define XSTORM_ISCSI_CONN_AG_CTX_BIT20_SHIFT 4
  8780. #define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_MASK 0x1
  8781. #define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_SHIFT 5
  8782. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_MASK 0x3
  8783. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_SHIFT 6
  8784. u8 byte2;
  8785. __le16 physical_q0;
  8786. __le16 physical_q1;
  8787. __le16 dummy_dorq_var;
  8788. __le16 sq_cons;
  8789. __le16 sq_prod;
  8790. __le16 word5;
  8791. __le16 slow_io_total_data_tx_update;
  8792. u8 byte3;
  8793. u8 byte4;
  8794. u8 byte5;
  8795. u8 byte6;
  8796. __le32 reg0;
  8797. __le32 reg1;
  8798. __le32 reg2;
  8799. __le32 more_to_send_seq;
  8800. __le32 reg4;
  8801. __le32 reg5;
  8802. __le32 hq_scan_next_relevant_ack;
  8803. __le16 r2tq_prod;
  8804. __le16 r2tq_cons;
  8805. __le16 hq_prod;
  8806. __le16 hq_cons;
  8807. __le32 remain_seq;
  8808. __le32 bytes_to_next_pdu;
  8809. __le32 hq_tcp_seq;
  8810. u8 byte7;
  8811. u8 byte8;
  8812. u8 byte9;
  8813. u8 byte10;
  8814. u8 byte11;
  8815. u8 byte12;
  8816. u8 byte13;
  8817. u8 byte14;
  8818. u8 byte15;
  8819. u8 byte16;
  8820. __le16 word11;
  8821. __le32 reg10;
  8822. __le32 reg11;
  8823. __le32 exp_stat_sn;
  8824. __le32 ongoing_fast_rxmit_seq;
  8825. __le32 reg14;
  8826. __le32 reg15;
  8827. __le32 reg16;
  8828. __le32 reg17;
  8829. };
  8830. struct tstorm_iscsi_conn_ag_ctx {
  8831. u8 reserved0;
  8832. u8 state;
  8833. u8 flags0;
  8834. #define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  8835. #define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  8836. #define TSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  8837. #define TSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  8838. #define TSTORM_ISCSI_CONN_AG_CTX_BIT2_MASK 0x1
  8839. #define TSTORM_ISCSI_CONN_AG_CTX_BIT2_SHIFT 2
  8840. #define TSTORM_ISCSI_CONN_AG_CTX_BIT3_MASK 0x1
  8841. #define TSTORM_ISCSI_CONN_AG_CTX_BIT3_SHIFT 3
  8842. #define TSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
  8843. #define TSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
  8844. #define TSTORM_ISCSI_CONN_AG_CTX_BIT5_MASK 0x1
  8845. #define TSTORM_ISCSI_CONN_AG_CTX_BIT5_SHIFT 5
  8846. #define TSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  8847. #define TSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 6
  8848. u8 flags1;
  8849. #define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_MASK 0x3
  8850. #define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_SHIFT 0
  8851. #define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_MASK 0x3
  8852. #define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_SHIFT 2
  8853. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
  8854. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 4
  8855. #define TSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  8856. #define TSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 6
  8857. u8 flags2;
  8858. #define TSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  8859. #define TSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 0
  8860. #define TSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  8861. #define TSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 2
  8862. #define TSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
  8863. #define TSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 4
  8864. #define TSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
  8865. #define TSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 6
  8866. u8 flags3;
  8867. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  8868. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  8869. #define TSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
  8870. #define TSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 2
  8871. #define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  8872. #define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 4
  8873. #define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_EN_MASK 0x1
  8874. #define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_EN_SHIFT 5
  8875. #define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_EN_MASK 0x1
  8876. #define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_EN_SHIFT 6
  8877. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
  8878. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 7
  8879. u8 flags4;
  8880. #define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  8881. #define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 0
  8882. #define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  8883. #define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 1
  8884. #define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  8885. #define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 2
  8886. #define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
  8887. #define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 3
  8888. #define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
  8889. #define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 4
  8890. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  8891. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 5
  8892. #define TSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
  8893. #define TSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 6
  8894. #define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  8895. #define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
  8896. u8 flags5;
  8897. #define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  8898. #define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
  8899. #define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  8900. #define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
  8901. #define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  8902. #define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
  8903. #define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  8904. #define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
  8905. #define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  8906. #define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
  8907. #define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  8908. #define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
  8909. #define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  8910. #define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
  8911. #define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
  8912. #define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
  8913. __le32 reg0;
  8914. __le32 reg1;
  8915. __le32 reg2;
  8916. __le32 reg3;
  8917. __le32 reg4;
  8918. __le32 reg5;
  8919. __le32 reg6;
  8920. __le32 reg7;
  8921. __le32 reg8;
  8922. u8 cid_offload_cnt;
  8923. u8 byte3;
  8924. __le16 word0;
  8925. };
  8926. struct ustorm_iscsi_conn_ag_ctx {
  8927. u8 byte0;
  8928. u8 byte1;
  8929. u8 flags0;
  8930. #define USTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  8931. #define USTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  8932. #define USTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  8933. #define USTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  8934. #define USTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  8935. #define USTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  8936. #define USTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  8937. #define USTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  8938. #define USTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  8939. #define USTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  8940. u8 flags1;
  8941. #define USTORM_ISCSI_CONN_AG_CTX_CF3_MASK 0x3
  8942. #define USTORM_ISCSI_CONN_AG_CTX_CF3_SHIFT 0
  8943. #define USTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  8944. #define USTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 2
  8945. #define USTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  8946. #define USTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 4
  8947. #define USTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  8948. #define USTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 6
  8949. u8 flags2;
  8950. #define USTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  8951. #define USTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  8952. #define USTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  8953. #define USTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  8954. #define USTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  8955. #define USTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  8956. #define USTORM_ISCSI_CONN_AG_CTX_CF3EN_MASK 0x1
  8957. #define USTORM_ISCSI_CONN_AG_CTX_CF3EN_SHIFT 3
  8958. #define USTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  8959. #define USTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 4
  8960. #define USTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  8961. #define USTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 5
  8962. #define USTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  8963. #define USTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 6
  8964. #define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  8965. #define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
  8966. u8 flags3;
  8967. #define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  8968. #define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
  8969. #define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  8970. #define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
  8971. #define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  8972. #define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
  8973. #define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  8974. #define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
  8975. #define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  8976. #define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
  8977. #define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  8978. #define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
  8979. #define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  8980. #define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
  8981. #define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
  8982. #define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
  8983. u8 byte2;
  8984. u8 byte3;
  8985. __le16 word0;
  8986. __le16 word1;
  8987. __le32 reg0;
  8988. __le32 reg1;
  8989. __le32 reg2;
  8990. __le32 reg3;
  8991. __le16 word2;
  8992. __le16 word3;
  8993. };
  8994. struct tstorm_iscsi_conn_st_ctx {
  8995. __le32 reserved[40];
  8996. };
  8997. struct mstorm_iscsi_conn_ag_ctx {
  8998. u8 reserved;
  8999. u8 state;
  9000. u8 flags0;
  9001. #define MSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  9002. #define MSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  9003. #define MSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  9004. #define MSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  9005. #define MSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  9006. #define MSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  9007. #define MSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  9008. #define MSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  9009. #define MSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  9010. #define MSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  9011. u8 flags1;
  9012. #define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  9013. #define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  9014. #define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  9015. #define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  9016. #define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  9017. #define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  9018. #define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  9019. #define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
  9020. #define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  9021. #define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
  9022. #define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  9023. #define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
  9024. #define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  9025. #define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
  9026. #define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  9027. #define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
  9028. __le16 word0;
  9029. __le16 word1;
  9030. __le32 reg0;
  9031. __le32 reg1;
  9032. };
  9033. struct mstorm_iscsi_tcp_conn_st_ctx {
  9034. __le32 reserved_tcp[20];
  9035. __le32 reserved_iscsi[8];
  9036. };
  9037. struct ustorm_iscsi_conn_st_ctx {
  9038. __le32 reserved[52];
  9039. };
  9040. struct iscsi_conn_context {
  9041. struct ystorm_iscsi_conn_st_ctx ystorm_st_context;
  9042. struct regpair ystorm_st_padding[2];
  9043. struct pstorm_iscsi_tcp_conn_st_ctx pstorm_st_context;
  9044. struct regpair pstorm_st_padding[2];
  9045. struct pb_context xpb2_context;
  9046. struct xstorm_iscsi_tcp_conn_st_ctx xstorm_st_context;
  9047. struct regpair xstorm_st_padding[2];
  9048. struct xstorm_iscsi_conn_ag_ctx xstorm_ag_context;
  9049. struct tstorm_iscsi_conn_ag_ctx tstorm_ag_context;
  9050. struct regpair tstorm_ag_padding[2];
  9051. struct timers_context timer_context;
  9052. struct ustorm_iscsi_conn_ag_ctx ustorm_ag_context;
  9053. struct pb_context upb_context;
  9054. struct tstorm_iscsi_conn_st_ctx tstorm_st_context;
  9055. struct regpair tstorm_st_padding[2];
  9056. struct mstorm_iscsi_conn_ag_ctx mstorm_ag_context;
  9057. struct mstorm_iscsi_tcp_conn_st_ctx mstorm_st_context;
  9058. struct ustorm_iscsi_conn_st_ctx ustorm_st_context;
  9059. };
  9060. struct iscsi_init_ramrod_params {
  9061. struct iscsi_spe_func_init iscsi_init_spe;
  9062. struct tcp_init_params tcp_init;
  9063. };
  9064. struct ystorm_iscsi_conn_ag_ctx {
  9065. u8 byte0;
  9066. u8 byte1;
  9067. u8 flags0;
  9068. #define YSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  9069. #define YSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  9070. #define YSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  9071. #define YSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  9072. #define YSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  9073. #define YSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  9074. #define YSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  9075. #define YSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  9076. #define YSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  9077. #define YSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  9078. u8 flags1;
  9079. #define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  9080. #define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  9081. #define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  9082. #define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  9083. #define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  9084. #define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  9085. #define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  9086. #define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
  9087. #define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  9088. #define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
  9089. #define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  9090. #define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
  9091. #define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  9092. #define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
  9093. #define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  9094. #define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
  9095. u8 byte2;
  9096. u8 byte3;
  9097. __le16 word0;
  9098. __le32 reg0;
  9099. __le32 reg1;
  9100. __le16 word1;
  9101. __le16 word2;
  9102. __le16 word3;
  9103. __le16 word4;
  9104. __le32 reg2;
  9105. __le32 reg3;
  9106. };
  9107. #define MFW_TRACE_SIGNATURE 0x25071946
  9108. /* The trace in the buffer */
  9109. #define MFW_TRACE_EVENTID_MASK 0x00ffff
  9110. #define MFW_TRACE_PRM_SIZE_MASK 0x0f0000
  9111. #define MFW_TRACE_PRM_SIZE_SHIFT 16
  9112. #define MFW_TRACE_ENTRY_SIZE 3
  9113. struct mcp_trace {
  9114. u32 signature; /* Help to identify that the trace is valid */
  9115. u32 size; /* the size of the trace buffer in bytes */
  9116. u32 curr_level; /* 2 - all will be written to the buffer
  9117. * 1 - debug trace will not be written
  9118. * 0 - just errors will be written to the buffer
  9119. */
  9120. u32 modules_mask[2]; /* a bit per module, 1 means write it, 0 means
  9121. * mask it.
  9122. */
  9123. /* Warning: the following pointers are assumed to be 32bits as they are
  9124. * used only in the MFW.
  9125. */
  9126. u32 trace_prod; /* The next trace will be written to this offset */
  9127. u32 trace_oldest; /* The oldest valid trace starts at this offset
  9128. * (usually very close after the current producer).
  9129. */
  9130. };
  9131. #define VF_MAX_STATIC 192
  9132. #define MCP_GLOB_PATH_MAX 2
  9133. #define MCP_PORT_MAX 2
  9134. #define MCP_GLOB_PORT_MAX 4
  9135. #define MCP_GLOB_FUNC_MAX 16
  9136. typedef u32 offsize_t; /* In DWORDS !!! */
  9137. /* Offset from the beginning of the MCP scratchpad */
  9138. #define OFFSIZE_OFFSET_SHIFT 0
  9139. #define OFFSIZE_OFFSET_MASK 0x0000ffff
  9140. /* Size of specific element (not the whole array if any) */
  9141. #define OFFSIZE_SIZE_SHIFT 16
  9142. #define OFFSIZE_SIZE_MASK 0xffff0000
  9143. #define SECTION_OFFSET(_offsize) ((((_offsize & \
  9144. OFFSIZE_OFFSET_MASK) >> \
  9145. OFFSIZE_OFFSET_SHIFT) << 2))
  9146. #define QED_SECTION_SIZE(_offsize) (((_offsize & \
  9147. OFFSIZE_SIZE_MASK) >> \
  9148. OFFSIZE_SIZE_SHIFT) << 2)
  9149. #define SECTION_ADDR(_offsize, idx) (MCP_REG_SCRATCH + \
  9150. SECTION_OFFSET(_offsize) + \
  9151. (QED_SECTION_SIZE(_offsize) * idx))
  9152. #define SECTION_OFFSIZE_ADDR(_pub_base, _section) \
  9153. (_pub_base + offsetof(struct mcp_public_data, sections[_section]))
  9154. /* PHY configuration */
  9155. struct eth_phy_cfg {
  9156. u32 speed;
  9157. #define ETH_SPEED_AUTONEG 0
  9158. #define ETH_SPEED_SMARTLINQ 0x8
  9159. u32 pause;
  9160. #define ETH_PAUSE_NONE 0x0
  9161. #define ETH_PAUSE_AUTONEG 0x1
  9162. #define ETH_PAUSE_RX 0x2
  9163. #define ETH_PAUSE_TX 0x4
  9164. u32 adv_speed;
  9165. u32 loopback_mode;
  9166. #define ETH_LOOPBACK_NONE (0)
  9167. #define ETH_LOOPBACK_INT_PHY (1)
  9168. #define ETH_LOOPBACK_EXT_PHY (2)
  9169. #define ETH_LOOPBACK_EXT (3)
  9170. #define ETH_LOOPBACK_MAC (4)
  9171. u32 feature_config_flags;
  9172. #define ETH_EEE_MODE_ADV_LPI (1 << 0)
  9173. };
  9174. struct port_mf_cfg {
  9175. u32 dynamic_cfg;
  9176. #define PORT_MF_CFG_OV_TAG_MASK 0x0000ffff
  9177. #define PORT_MF_CFG_OV_TAG_SHIFT 0
  9178. #define PORT_MF_CFG_OV_TAG_DEFAULT PORT_MF_CFG_OV_TAG_MASK
  9179. u32 reserved[1];
  9180. };
  9181. struct eth_stats {
  9182. u64 r64;
  9183. u64 r127;
  9184. u64 r255;
  9185. u64 r511;
  9186. u64 r1023;
  9187. u64 r1518;
  9188. union {
  9189. struct {
  9190. u64 r1522;
  9191. u64 r2047;
  9192. u64 r4095;
  9193. u64 r9216;
  9194. u64 r16383;
  9195. } bb0;
  9196. struct {
  9197. u64 unused1;
  9198. u64 r1519_to_max;
  9199. u64 unused2;
  9200. u64 unused3;
  9201. u64 unused4;
  9202. } ah0;
  9203. } u0;
  9204. u64 rfcs;
  9205. u64 rxcf;
  9206. u64 rxpf;
  9207. u64 rxpp;
  9208. u64 raln;
  9209. u64 rfcr;
  9210. u64 rovr;
  9211. u64 rjbr;
  9212. u64 rund;
  9213. u64 rfrg;
  9214. u64 t64;
  9215. u64 t127;
  9216. u64 t255;
  9217. u64 t511;
  9218. u64 t1023;
  9219. u64 t1518;
  9220. union {
  9221. struct {
  9222. u64 t2047;
  9223. u64 t4095;
  9224. u64 t9216;
  9225. u64 t16383;
  9226. } bb1;
  9227. struct {
  9228. u64 t1519_to_max;
  9229. u64 unused6;
  9230. u64 unused7;
  9231. u64 unused8;
  9232. } ah1;
  9233. } u1;
  9234. u64 txpf;
  9235. u64 txpp;
  9236. union {
  9237. struct {
  9238. u64 tlpiec;
  9239. u64 tncl;
  9240. } bb2;
  9241. struct {
  9242. u64 unused9;
  9243. u64 unused10;
  9244. } ah2;
  9245. } u2;
  9246. u64 rbyte;
  9247. u64 rxuca;
  9248. u64 rxmca;
  9249. u64 rxbca;
  9250. u64 rxpok;
  9251. u64 tbyte;
  9252. u64 txuca;
  9253. u64 txmca;
  9254. u64 txbca;
  9255. u64 txcf;
  9256. };
  9257. struct brb_stats {
  9258. u64 brb_truncate[8];
  9259. u64 brb_discard[8];
  9260. };
  9261. struct port_stats {
  9262. struct brb_stats brb;
  9263. struct eth_stats eth;
  9264. };
  9265. struct couple_mode_teaming {
  9266. u8 port_cmt[MCP_GLOB_PORT_MAX];
  9267. #define PORT_CMT_IN_TEAM (1 << 0)
  9268. #define PORT_CMT_PORT_ROLE (1 << 1)
  9269. #define PORT_CMT_PORT_INACTIVE (0 << 1)
  9270. #define PORT_CMT_PORT_ACTIVE (1 << 1)
  9271. #define PORT_CMT_TEAM_MASK (1 << 2)
  9272. #define PORT_CMT_TEAM0 (0 << 2)
  9273. #define PORT_CMT_TEAM1 (1 << 2)
  9274. };
  9275. #define LLDP_CHASSIS_ID_STAT_LEN 4
  9276. #define LLDP_PORT_ID_STAT_LEN 4
  9277. #define DCBX_MAX_APP_PROTOCOL 32
  9278. #define MAX_SYSTEM_LLDP_TLV_DATA 32
  9279. enum _lldp_agent {
  9280. LLDP_NEAREST_BRIDGE = 0,
  9281. LLDP_NEAREST_NON_TPMR_BRIDGE,
  9282. LLDP_NEAREST_CUSTOMER_BRIDGE,
  9283. LLDP_MAX_LLDP_AGENTS
  9284. };
  9285. struct lldp_config_params_s {
  9286. u32 config;
  9287. #define LLDP_CONFIG_TX_INTERVAL_MASK 0x000000ff
  9288. #define LLDP_CONFIG_TX_INTERVAL_SHIFT 0
  9289. #define LLDP_CONFIG_HOLD_MASK 0x00000f00
  9290. #define LLDP_CONFIG_HOLD_SHIFT 8
  9291. #define LLDP_CONFIG_MAX_CREDIT_MASK 0x0000f000
  9292. #define LLDP_CONFIG_MAX_CREDIT_SHIFT 12
  9293. #define LLDP_CONFIG_ENABLE_RX_MASK 0x40000000
  9294. #define LLDP_CONFIG_ENABLE_RX_SHIFT 30
  9295. #define LLDP_CONFIG_ENABLE_TX_MASK 0x80000000
  9296. #define LLDP_CONFIG_ENABLE_TX_SHIFT 31
  9297. u32 local_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
  9298. u32 local_port_id[LLDP_PORT_ID_STAT_LEN];
  9299. };
  9300. struct lldp_status_params_s {
  9301. u32 prefix_seq_num;
  9302. u32 status;
  9303. u32 peer_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
  9304. u32 peer_port_id[LLDP_PORT_ID_STAT_LEN];
  9305. u32 suffix_seq_num;
  9306. };
  9307. struct dcbx_ets_feature {
  9308. u32 flags;
  9309. #define DCBX_ETS_ENABLED_MASK 0x00000001
  9310. #define DCBX_ETS_ENABLED_SHIFT 0
  9311. #define DCBX_ETS_WILLING_MASK 0x00000002
  9312. #define DCBX_ETS_WILLING_SHIFT 1
  9313. #define DCBX_ETS_ERROR_MASK 0x00000004
  9314. #define DCBX_ETS_ERROR_SHIFT 2
  9315. #define DCBX_ETS_CBS_MASK 0x00000008
  9316. #define DCBX_ETS_CBS_SHIFT 3
  9317. #define DCBX_ETS_MAX_TCS_MASK 0x000000f0
  9318. #define DCBX_ETS_MAX_TCS_SHIFT 4
  9319. #define DCBX_OOO_TC_MASK 0x00000f00
  9320. #define DCBX_OOO_TC_SHIFT 8
  9321. u32 pri_tc_tbl[1];
  9322. #define DCBX_TCP_OOO_TC (4)
  9323. #define NIG_ETS_ISCSI_OOO_CLIENT_OFFSET (DCBX_TCP_OOO_TC + 1)
  9324. #define DCBX_CEE_STRICT_PRIORITY 0xf
  9325. u32 tc_bw_tbl[2];
  9326. u32 tc_tsa_tbl[2];
  9327. #define DCBX_ETS_TSA_STRICT 0
  9328. #define DCBX_ETS_TSA_CBS 1
  9329. #define DCBX_ETS_TSA_ETS 2
  9330. };
  9331. #define DCBX_TCP_OOO_TC (4)
  9332. #define DCBX_TCP_OOO_K2_4PORT_TC (3)
  9333. struct dcbx_app_priority_entry {
  9334. u32 entry;
  9335. #define DCBX_APP_PRI_MAP_MASK 0x000000ff
  9336. #define DCBX_APP_PRI_MAP_SHIFT 0
  9337. #define DCBX_APP_PRI_0 0x01
  9338. #define DCBX_APP_PRI_1 0x02
  9339. #define DCBX_APP_PRI_2 0x04
  9340. #define DCBX_APP_PRI_3 0x08
  9341. #define DCBX_APP_PRI_4 0x10
  9342. #define DCBX_APP_PRI_5 0x20
  9343. #define DCBX_APP_PRI_6 0x40
  9344. #define DCBX_APP_PRI_7 0x80
  9345. #define DCBX_APP_SF_MASK 0x00000300
  9346. #define DCBX_APP_SF_SHIFT 8
  9347. #define DCBX_APP_SF_ETHTYPE 0
  9348. #define DCBX_APP_SF_PORT 1
  9349. #define DCBX_APP_SF_IEEE_MASK 0x0000f000
  9350. #define DCBX_APP_SF_IEEE_SHIFT 12
  9351. #define DCBX_APP_SF_IEEE_RESERVED 0
  9352. #define DCBX_APP_SF_IEEE_ETHTYPE 1
  9353. #define DCBX_APP_SF_IEEE_TCP_PORT 2
  9354. #define DCBX_APP_SF_IEEE_UDP_PORT 3
  9355. #define DCBX_APP_SF_IEEE_TCP_UDP_PORT 4
  9356. #define DCBX_APP_PROTOCOL_ID_MASK 0xffff0000
  9357. #define DCBX_APP_PROTOCOL_ID_SHIFT 16
  9358. };
  9359. struct dcbx_app_priority_feature {
  9360. u32 flags;
  9361. #define DCBX_APP_ENABLED_MASK 0x00000001
  9362. #define DCBX_APP_ENABLED_SHIFT 0
  9363. #define DCBX_APP_WILLING_MASK 0x00000002
  9364. #define DCBX_APP_WILLING_SHIFT 1
  9365. #define DCBX_APP_ERROR_MASK 0x00000004
  9366. #define DCBX_APP_ERROR_SHIFT 2
  9367. #define DCBX_APP_MAX_TCS_MASK 0x0000f000
  9368. #define DCBX_APP_MAX_TCS_SHIFT 12
  9369. #define DCBX_APP_NUM_ENTRIES_MASK 0x00ff0000
  9370. #define DCBX_APP_NUM_ENTRIES_SHIFT 16
  9371. struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
  9372. };
  9373. struct dcbx_features {
  9374. struct dcbx_ets_feature ets;
  9375. u32 pfc;
  9376. #define DCBX_PFC_PRI_EN_BITMAP_MASK 0x000000ff
  9377. #define DCBX_PFC_PRI_EN_BITMAP_SHIFT 0
  9378. #define DCBX_PFC_PRI_EN_BITMAP_PRI_0 0x01
  9379. #define DCBX_PFC_PRI_EN_BITMAP_PRI_1 0x02
  9380. #define DCBX_PFC_PRI_EN_BITMAP_PRI_2 0x04
  9381. #define DCBX_PFC_PRI_EN_BITMAP_PRI_3 0x08
  9382. #define DCBX_PFC_PRI_EN_BITMAP_PRI_4 0x10
  9383. #define DCBX_PFC_PRI_EN_BITMAP_PRI_5 0x20
  9384. #define DCBX_PFC_PRI_EN_BITMAP_PRI_6 0x40
  9385. #define DCBX_PFC_PRI_EN_BITMAP_PRI_7 0x80
  9386. #define DCBX_PFC_FLAGS_MASK 0x0000ff00
  9387. #define DCBX_PFC_FLAGS_SHIFT 8
  9388. #define DCBX_PFC_CAPS_MASK 0x00000f00
  9389. #define DCBX_PFC_CAPS_SHIFT 8
  9390. #define DCBX_PFC_MBC_MASK 0x00004000
  9391. #define DCBX_PFC_MBC_SHIFT 14
  9392. #define DCBX_PFC_WILLING_MASK 0x00008000
  9393. #define DCBX_PFC_WILLING_SHIFT 15
  9394. #define DCBX_PFC_ENABLED_MASK 0x00010000
  9395. #define DCBX_PFC_ENABLED_SHIFT 16
  9396. #define DCBX_PFC_ERROR_MASK 0x00020000
  9397. #define DCBX_PFC_ERROR_SHIFT 17
  9398. struct dcbx_app_priority_feature app;
  9399. };
  9400. struct dcbx_local_params {
  9401. u32 config;
  9402. #define DCBX_CONFIG_VERSION_MASK 0x00000007
  9403. #define DCBX_CONFIG_VERSION_SHIFT 0
  9404. #define DCBX_CONFIG_VERSION_DISABLED 0
  9405. #define DCBX_CONFIG_VERSION_IEEE 1
  9406. #define DCBX_CONFIG_VERSION_CEE 2
  9407. #define DCBX_CONFIG_VERSION_STATIC 4
  9408. u32 flags;
  9409. struct dcbx_features features;
  9410. };
  9411. struct dcbx_mib {
  9412. u32 prefix_seq_num;
  9413. u32 flags;
  9414. struct dcbx_features features;
  9415. u32 suffix_seq_num;
  9416. };
  9417. struct lldp_system_tlvs_buffer_s {
  9418. u16 valid;
  9419. u16 length;
  9420. u32 data[MAX_SYSTEM_LLDP_TLV_DATA];
  9421. };
  9422. struct dcb_dscp_map {
  9423. u32 flags;
  9424. #define DCB_DSCP_ENABLE_MASK 0x1
  9425. #define DCB_DSCP_ENABLE_SHIFT 0
  9426. #define DCB_DSCP_ENABLE 1
  9427. u32 dscp_pri_map[8];
  9428. };
  9429. struct public_global {
  9430. u32 max_path;
  9431. u32 max_ports;
  9432. #define MODE_1P 1
  9433. #define MODE_2P 2
  9434. #define MODE_3P 3
  9435. #define MODE_4P 4
  9436. u32 debug_mb_offset;
  9437. u32 phymod_dbg_mb_offset;
  9438. struct couple_mode_teaming cmt;
  9439. s32 internal_temperature;
  9440. u32 mfw_ver;
  9441. u32 running_bundle_id;
  9442. s32 external_temperature;
  9443. u32 mdump_reason;
  9444. };
  9445. struct fw_flr_mb {
  9446. u32 aggint;
  9447. u32 opgen_addr;
  9448. u32 accum_ack;
  9449. };
  9450. struct public_path {
  9451. struct fw_flr_mb flr_mb;
  9452. u32 mcp_vf_disabled[VF_MAX_STATIC / 32];
  9453. u32 process_kill;
  9454. #define PROCESS_KILL_COUNTER_MASK 0x0000ffff
  9455. #define PROCESS_KILL_COUNTER_SHIFT 0
  9456. #define PROCESS_KILL_GLOB_AEU_BIT_MASK 0xffff0000
  9457. #define PROCESS_KILL_GLOB_AEU_BIT_SHIFT 16
  9458. #define GLOBAL_AEU_BIT(aeu_reg_id, aeu_bit) (aeu_reg_id * 32 + aeu_bit)
  9459. };
  9460. struct public_port {
  9461. u32 validity_map;
  9462. u32 link_status;
  9463. #define LINK_STATUS_LINK_UP 0x00000001
  9464. #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001e
  9465. #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (1 << 1)
  9466. #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (2 << 1)
  9467. #define LINK_STATUS_SPEED_AND_DUPLEX_10G (3 << 1)
  9468. #define LINK_STATUS_SPEED_AND_DUPLEX_20G (4 << 1)
  9469. #define LINK_STATUS_SPEED_AND_DUPLEX_40G (5 << 1)
  9470. #define LINK_STATUS_SPEED_AND_DUPLEX_50G (6 << 1)
  9471. #define LINK_STATUS_SPEED_AND_DUPLEX_100G (7 << 1)
  9472. #define LINK_STATUS_SPEED_AND_DUPLEX_25G (8 << 1)
  9473. #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
  9474. #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
  9475. #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
  9476. #define LINK_STATUS_PFC_ENABLED 0x00000100
  9477. #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
  9478. #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
  9479. #define LINK_STATUS_LINK_PARTNER_10G_CAPABLE 0x00000800
  9480. #define LINK_STATUS_LINK_PARTNER_20G_CAPABLE 0x00001000
  9481. #define LINK_STATUS_LINK_PARTNER_40G_CAPABLE 0x00002000
  9482. #define LINK_STATUS_LINK_PARTNER_50G_CAPABLE 0x00004000
  9483. #define LINK_STATUS_LINK_PARTNER_100G_CAPABLE 0x00008000
  9484. #define LINK_STATUS_LINK_PARTNER_25G_CAPABLE 0x00010000
  9485. #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
  9486. #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0 << 18)
  9487. #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1 << 18)
  9488. #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2 << 18)
  9489. #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3 << 18)
  9490. #define LINK_STATUS_SFP_TX_FAULT 0x00100000
  9491. #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00200000
  9492. #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00400000
  9493. #define LINK_STATUS_RX_SIGNAL_PRESENT 0x00800000
  9494. #define LINK_STATUS_MAC_LOCAL_FAULT 0x01000000
  9495. #define LINK_STATUS_MAC_REMOTE_FAULT 0x02000000
  9496. #define LINK_STATUS_UNSUPPORTED_SPD_REQ 0x04000000
  9497. u32 link_status1;
  9498. u32 ext_phy_fw_version;
  9499. u32 drv_phy_cfg_addr;
  9500. u32 port_stx;
  9501. u32 stat_nig_timer;
  9502. struct port_mf_cfg port_mf_config;
  9503. struct port_stats stats;
  9504. u32 media_type;
  9505. #define MEDIA_UNSPECIFIED 0x0
  9506. #define MEDIA_SFPP_10G_FIBER 0x1
  9507. #define MEDIA_XFP_FIBER 0x2
  9508. #define MEDIA_DA_TWINAX 0x3
  9509. #define MEDIA_BASE_T 0x4
  9510. #define MEDIA_SFP_1G_FIBER 0x5
  9511. #define MEDIA_MODULE_FIBER 0x6
  9512. #define MEDIA_KR 0xf0
  9513. #define MEDIA_NOT_PRESENT 0xff
  9514. u32 lfa_status;
  9515. u32 link_change_count;
  9516. struct lldp_config_params_s lldp_config_params[LLDP_MAX_LLDP_AGENTS];
  9517. struct lldp_status_params_s lldp_status_params[LLDP_MAX_LLDP_AGENTS];
  9518. struct lldp_system_tlvs_buffer_s system_lldp_tlvs_buf;
  9519. /* DCBX related MIB */
  9520. struct dcbx_local_params local_admin_dcbx_mib;
  9521. struct dcbx_mib remote_dcbx_mib;
  9522. struct dcbx_mib operational_dcbx_mib;
  9523. u32 reserved[2];
  9524. u32 transceiver_data;
  9525. #define ETH_TRANSCEIVER_STATE_MASK 0x000000FF
  9526. #define ETH_TRANSCEIVER_STATE_SHIFT 0x00000000
  9527. #define ETH_TRANSCEIVER_STATE_UNPLUGGED 0x00000000
  9528. #define ETH_TRANSCEIVER_STATE_PRESENT 0x00000001
  9529. #define ETH_TRANSCEIVER_STATE_VALID 0x00000003
  9530. #define ETH_TRANSCEIVER_STATE_UPDATING 0x00000008
  9531. u32 wol_info;
  9532. u32 wol_pkt_len;
  9533. u32 wol_pkt_details;
  9534. struct dcb_dscp_map dcb_dscp_map;
  9535. };
  9536. struct public_func {
  9537. u32 reserved0[2];
  9538. u32 mtu_size;
  9539. u32 reserved[7];
  9540. u32 config;
  9541. #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
  9542. #define FUNC_MF_CFG_PAUSE_ON_HOST_RING 0x00000002
  9543. #define FUNC_MF_CFG_PAUSE_ON_HOST_RING_SHIFT 0x00000001
  9544. #define FUNC_MF_CFG_PROTOCOL_MASK 0x000000f0
  9545. #define FUNC_MF_CFG_PROTOCOL_SHIFT 4
  9546. #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000000
  9547. #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000010
  9548. #define FUNC_MF_CFG_PROTOCOL_FCOE 0x00000020
  9549. #define FUNC_MF_CFG_PROTOCOL_ROCE 0x00000030
  9550. #define FUNC_MF_CFG_PROTOCOL_MAX 0x00000030
  9551. #define FUNC_MF_CFG_MIN_BW_MASK 0x0000ff00
  9552. #define FUNC_MF_CFG_MIN_BW_SHIFT 8
  9553. #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
  9554. #define FUNC_MF_CFG_MAX_BW_MASK 0x00ff0000
  9555. #define FUNC_MF_CFG_MAX_BW_SHIFT 16
  9556. #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x00640000
  9557. u32 status;
  9558. #define FUNC_STATUS_VLINK_DOWN 0x00000001
  9559. u32 mac_upper;
  9560. #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
  9561. #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
  9562. #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
  9563. u32 mac_lower;
  9564. #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
  9565. u32 fcoe_wwn_port_name_upper;
  9566. u32 fcoe_wwn_port_name_lower;
  9567. u32 fcoe_wwn_node_name_upper;
  9568. u32 fcoe_wwn_node_name_lower;
  9569. u32 ovlan_stag;
  9570. #define FUNC_MF_CFG_OV_STAG_MASK 0x0000ffff
  9571. #define FUNC_MF_CFG_OV_STAG_SHIFT 0
  9572. #define FUNC_MF_CFG_OV_STAG_DEFAULT FUNC_MF_CFG_OV_STAG_MASK
  9573. u32 pf_allocation;
  9574. u32 preserve_data;
  9575. u32 driver_last_activity_ts;
  9576. u32 drv_ack_vf_disabled[VF_MAX_STATIC / 32];
  9577. u32 drv_id;
  9578. #define DRV_ID_PDA_COMP_VER_MASK 0x0000ffff
  9579. #define DRV_ID_PDA_COMP_VER_SHIFT 0
  9580. #define LOAD_REQ_HSI_VERSION 2
  9581. #define DRV_ID_MCP_HSI_VER_MASK 0x00ff0000
  9582. #define DRV_ID_MCP_HSI_VER_SHIFT 16
  9583. #define DRV_ID_MCP_HSI_VER_CURRENT (LOAD_REQ_HSI_VERSION << \
  9584. DRV_ID_MCP_HSI_VER_SHIFT)
  9585. #define DRV_ID_DRV_TYPE_MASK 0x7f000000
  9586. #define DRV_ID_DRV_TYPE_SHIFT 24
  9587. #define DRV_ID_DRV_TYPE_UNKNOWN (0 << DRV_ID_DRV_TYPE_SHIFT)
  9588. #define DRV_ID_DRV_TYPE_LINUX (1 << DRV_ID_DRV_TYPE_SHIFT)
  9589. #define DRV_ID_DRV_INIT_HW_MASK 0x80000000
  9590. #define DRV_ID_DRV_INIT_HW_SHIFT 31
  9591. #define DRV_ID_DRV_INIT_HW_FLAG (1 << DRV_ID_DRV_INIT_HW_SHIFT)
  9592. };
  9593. struct mcp_mac {
  9594. u32 mac_upper;
  9595. u32 mac_lower;
  9596. };
  9597. struct mcp_val64 {
  9598. u32 lo;
  9599. u32 hi;
  9600. };
  9601. struct mcp_file_att {
  9602. u32 nvm_start_addr;
  9603. u32 len;
  9604. };
  9605. struct bist_nvm_image_att {
  9606. u32 return_code;
  9607. u32 image_type;
  9608. u32 nvm_start_addr;
  9609. u32 len;
  9610. };
  9611. #define MCP_DRV_VER_STR_SIZE 16
  9612. #define MCP_DRV_VER_STR_SIZE_DWORD (MCP_DRV_VER_STR_SIZE / sizeof(u32))
  9613. #define MCP_DRV_NVM_BUF_LEN 32
  9614. struct drv_version_stc {
  9615. u32 version;
  9616. u8 name[MCP_DRV_VER_STR_SIZE - 4];
  9617. };
  9618. struct lan_stats_stc {
  9619. u64 ucast_rx_pkts;
  9620. u64 ucast_tx_pkts;
  9621. u32 fcs_err;
  9622. u32 rserved;
  9623. };
  9624. struct fcoe_stats_stc {
  9625. u64 rx_pkts;
  9626. u64 tx_pkts;
  9627. u32 fcs_err;
  9628. u32 login_failure;
  9629. };
  9630. struct ocbb_data_stc {
  9631. u32 ocbb_host_addr;
  9632. u32 ocsd_host_addr;
  9633. u32 ocsd_req_update_interval;
  9634. };
  9635. #define MAX_NUM_OF_SENSORS 7
  9636. struct temperature_status_stc {
  9637. u32 num_of_sensors;
  9638. u32 sensor[MAX_NUM_OF_SENSORS];
  9639. };
  9640. /* crash dump configuration header */
  9641. struct mdump_config_stc {
  9642. u32 version;
  9643. u32 config;
  9644. u32 epoc;
  9645. u32 num_of_logs;
  9646. u32 valid_logs;
  9647. };
  9648. enum resource_id_enum {
  9649. RESOURCE_NUM_SB_E = 0,
  9650. RESOURCE_NUM_L2_QUEUE_E = 1,
  9651. RESOURCE_NUM_VPORT_E = 2,
  9652. RESOURCE_NUM_VMQ_E = 3,
  9653. RESOURCE_FACTOR_NUM_RSS_PF_E = 4,
  9654. RESOURCE_FACTOR_RSS_PER_VF_E = 5,
  9655. RESOURCE_NUM_RL_E = 6,
  9656. RESOURCE_NUM_PQ_E = 7,
  9657. RESOURCE_NUM_VF_E = 8,
  9658. RESOURCE_VFC_FILTER_E = 9,
  9659. RESOURCE_ILT_E = 10,
  9660. RESOURCE_CQS_E = 11,
  9661. RESOURCE_GFT_PROFILES_E = 12,
  9662. RESOURCE_NUM_TC_E = 13,
  9663. RESOURCE_NUM_RSS_ENGINES_E = 14,
  9664. RESOURCE_LL2_QUEUE_E = 15,
  9665. RESOURCE_RDMA_STATS_QUEUE_E = 16,
  9666. RESOURCE_BDQ_E = 17,
  9667. RESOURCE_MAX_NUM,
  9668. RESOURCE_NUM_INVALID = 0xFFFFFFFF
  9669. };
  9670. /* Resource ID is to be filled by the driver in the MB request
  9671. * Size, offset & flags to be filled by the MFW in the MB response
  9672. */
  9673. struct resource_info {
  9674. enum resource_id_enum res_id;
  9675. u32 size; /* number of allocated resources */
  9676. u32 offset; /* Offset of the 1st resource */
  9677. u32 vf_size;
  9678. u32 vf_offset;
  9679. u32 flags;
  9680. #define RESOURCE_ELEMENT_STRICT (1 << 0)
  9681. };
  9682. #define DRV_ROLE_NONE 0
  9683. #define DRV_ROLE_PREBOOT 1
  9684. #define DRV_ROLE_OS 2
  9685. #define DRV_ROLE_KDUMP 3
  9686. struct load_req_stc {
  9687. u32 drv_ver_0;
  9688. u32 drv_ver_1;
  9689. u32 fw_ver;
  9690. u32 misc0;
  9691. #define LOAD_REQ_ROLE_MASK 0x000000FF
  9692. #define LOAD_REQ_ROLE_SHIFT 0
  9693. #define LOAD_REQ_LOCK_TO_MASK 0x0000FF00
  9694. #define LOAD_REQ_LOCK_TO_SHIFT 8
  9695. #define LOAD_REQ_LOCK_TO_DEFAULT 0
  9696. #define LOAD_REQ_LOCK_TO_NONE 255
  9697. #define LOAD_REQ_FORCE_MASK 0x000F0000
  9698. #define LOAD_REQ_FORCE_SHIFT 16
  9699. #define LOAD_REQ_FORCE_NONE 0
  9700. #define LOAD_REQ_FORCE_PF 1
  9701. #define LOAD_REQ_FORCE_ALL 2
  9702. #define LOAD_REQ_FLAGS0_MASK 0x00F00000
  9703. #define LOAD_REQ_FLAGS0_SHIFT 20
  9704. #define LOAD_REQ_FLAGS0_AVOID_RESET (0x1 << 0)
  9705. };
  9706. struct load_rsp_stc {
  9707. u32 drv_ver_0;
  9708. u32 drv_ver_1;
  9709. u32 fw_ver;
  9710. u32 misc0;
  9711. #define LOAD_RSP_ROLE_MASK 0x000000FF
  9712. #define LOAD_RSP_ROLE_SHIFT 0
  9713. #define LOAD_RSP_HSI_MASK 0x0000FF00
  9714. #define LOAD_RSP_HSI_SHIFT 8
  9715. #define LOAD_RSP_FLAGS0_MASK 0x000F0000
  9716. #define LOAD_RSP_FLAGS0_SHIFT 16
  9717. #define LOAD_RSP_FLAGS0_DRV_EXISTS (0x1 << 0)
  9718. };
  9719. union drv_union_data {
  9720. u32 ver_str[MCP_DRV_VER_STR_SIZE_DWORD];
  9721. struct mcp_mac wol_mac;
  9722. struct eth_phy_cfg drv_phy_cfg;
  9723. struct mcp_val64 val64;
  9724. u8 raw_data[MCP_DRV_NVM_BUF_LEN];
  9725. struct mcp_file_att file_att;
  9726. u32 ack_vf_disabled[VF_MAX_STATIC / 32];
  9727. struct drv_version_stc drv_version;
  9728. struct lan_stats_stc lan_stats;
  9729. struct fcoe_stats_stc fcoe_stats;
  9730. struct ocbb_data_stc ocbb_info;
  9731. struct temperature_status_stc temp_info;
  9732. struct resource_info resource;
  9733. struct bist_nvm_image_att nvm_image_att;
  9734. struct mdump_config_stc mdump_config;
  9735. };
  9736. struct public_drv_mb {
  9737. u32 drv_mb_header;
  9738. #define DRV_MSG_CODE_MASK 0xffff0000
  9739. #define DRV_MSG_CODE_LOAD_REQ 0x10000000
  9740. #define DRV_MSG_CODE_LOAD_DONE 0x11000000
  9741. #define DRV_MSG_CODE_INIT_HW 0x12000000
  9742. #define DRV_MSG_CODE_CANCEL_LOAD_REQ 0x13000000
  9743. #define DRV_MSG_CODE_UNLOAD_REQ 0x20000000
  9744. #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
  9745. #define DRV_MSG_CODE_INIT_PHY 0x22000000
  9746. #define DRV_MSG_CODE_LINK_RESET 0x23000000
  9747. #define DRV_MSG_CODE_SET_DCBX 0x25000000
  9748. #define DRV_MSG_CODE_OV_UPDATE_CURR_CFG 0x26000000
  9749. #define DRV_MSG_CODE_OV_UPDATE_BUS_NUM 0x27000000
  9750. #define DRV_MSG_CODE_OV_UPDATE_BOOT_PROGRESS 0x28000000
  9751. #define DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER 0x29000000
  9752. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE 0x31000000
  9753. #define DRV_MSG_CODE_BW_UPDATE_ACK 0x32000000
  9754. #define DRV_MSG_CODE_OV_UPDATE_MTU 0x33000000
  9755. #define DRV_MSG_GET_RESOURCE_ALLOC_MSG 0x34000000
  9756. #define DRV_MSG_SET_RESOURCE_VALUE_MSG 0x35000000
  9757. #define DRV_MSG_CODE_OV_UPDATE_WOL 0x38000000
  9758. #define DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE 0x39000000
  9759. #define DRV_MSG_CODE_BW_UPDATE_ACK 0x32000000
  9760. #define DRV_MSG_CODE_NIG_DRAIN 0x30000000
  9761. #define DRV_MSG_CODE_INITIATE_PF_FLR 0x02010000
  9762. #define DRV_MSG_CODE_VF_DISABLED_DONE 0xc0000000
  9763. #define DRV_MSG_CODE_CFG_VF_MSIX 0xc0010000
  9764. #define DRV_MSG_CODE_NVM_GET_FILE_ATT 0x00030000
  9765. #define DRV_MSG_CODE_NVM_READ_NVRAM 0x00050000
  9766. #define DRV_MSG_CODE_MCP_RESET 0x00090000
  9767. #define DRV_MSG_CODE_SET_VERSION 0x000f0000
  9768. #define DRV_MSG_CODE_MCP_HALT 0x00100000
  9769. #define DRV_MSG_CODE_SET_VMAC 0x00110000
  9770. #define DRV_MSG_CODE_GET_VMAC 0x00120000
  9771. #define DRV_MSG_CODE_VMAC_TYPE_SHIFT 4
  9772. #define DRV_MSG_CODE_VMAC_TYPE_MASK 0x30
  9773. #define DRV_MSG_CODE_VMAC_TYPE_MAC 1
  9774. #define DRV_MSG_CODE_VMAC_TYPE_WWNN 2
  9775. #define DRV_MSG_CODE_VMAC_TYPE_WWPN 3
  9776. #define DRV_MSG_CODE_GET_STATS 0x00130000
  9777. #define DRV_MSG_CODE_STATS_TYPE_LAN 1
  9778. #define DRV_MSG_CODE_STATS_TYPE_FCOE 2
  9779. #define DRV_MSG_CODE_STATS_TYPE_ISCSI 3
  9780. #define DRV_MSG_CODE_STATS_TYPE_RDMA 4
  9781. #define DRV_MSG_CODE_MASK_PARITIES 0x001a0000
  9782. #define DRV_MSG_CODE_BIST_TEST 0x001e0000
  9783. #define DRV_MSG_CODE_SET_LED_MODE 0x00200000
  9784. #define DRV_MSG_CODE_RESOURCE_CMD 0x00230000
  9785. #define RESOURCE_CMD_REQ_RESC_MASK 0x0000001F
  9786. #define RESOURCE_CMD_REQ_RESC_SHIFT 0
  9787. #define RESOURCE_CMD_REQ_OPCODE_MASK 0x000000E0
  9788. #define RESOURCE_CMD_REQ_OPCODE_SHIFT 5
  9789. #define RESOURCE_OPCODE_REQ 1
  9790. #define RESOURCE_OPCODE_REQ_WO_AGING 2
  9791. #define RESOURCE_OPCODE_REQ_W_AGING 3
  9792. #define RESOURCE_OPCODE_RELEASE 4
  9793. #define RESOURCE_OPCODE_FORCE_RELEASE 5
  9794. #define RESOURCE_CMD_REQ_AGE_MASK 0x0000FF00
  9795. #define RESOURCE_CMD_REQ_AGE_SHIFT 8
  9796. #define RESOURCE_CMD_RSP_OWNER_MASK 0x000000FF
  9797. #define RESOURCE_CMD_RSP_OWNER_SHIFT 0
  9798. #define RESOURCE_CMD_RSP_OPCODE_MASK 0x00000700
  9799. #define RESOURCE_CMD_RSP_OPCODE_SHIFT 8
  9800. #define RESOURCE_OPCODE_GNT 1
  9801. #define RESOURCE_OPCODE_BUSY 2
  9802. #define RESOURCE_OPCODE_RELEASED 3
  9803. #define RESOURCE_OPCODE_RELEASED_PREVIOUS 4
  9804. #define RESOURCE_OPCODE_WRONG_OWNER 5
  9805. #define RESOURCE_OPCODE_UNKNOWN_CMD 255
  9806. #define RESOURCE_DUMP 0
  9807. #define DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL 0x002b0000
  9808. #define DRV_MSG_CODE_OS_WOL 0x002e0000
  9809. #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
  9810. u32 drv_mb_param;
  9811. #define DRV_MB_PARAM_UNLOAD_WOL_UNKNOWN 0x00000000
  9812. #define DRV_MB_PARAM_UNLOAD_WOL_MCP 0x00000001
  9813. #define DRV_MB_PARAM_UNLOAD_WOL_DISABLED 0x00000002
  9814. #define DRV_MB_PARAM_UNLOAD_WOL_ENABLED 0x00000003
  9815. #define DRV_MB_PARAM_DCBX_NOTIFY_MASK 0x000000FF
  9816. #define DRV_MB_PARAM_DCBX_NOTIFY_SHIFT 3
  9817. #define DRV_MB_PARAM_NVM_LEN_SHIFT 24
  9818. #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT 0
  9819. #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK 0x000000FF
  9820. #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT 8
  9821. #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK 0x0000FF00
  9822. #define DRV_MB_PARAM_LLDP_SEND_MASK 0x00000001
  9823. #define DRV_MB_PARAM_LLDP_SEND_SHIFT 0
  9824. #define DRV_MB_PARAM_OV_CURR_CFG_SHIFT 0
  9825. #define DRV_MB_PARAM_OV_CURR_CFG_MASK 0x0000000F
  9826. #define DRV_MB_PARAM_OV_CURR_CFG_NONE 0
  9827. #define DRV_MB_PARAM_OV_CURR_CFG_OS 1
  9828. #define DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC 2
  9829. #define DRV_MB_PARAM_OV_CURR_CFG_OTHER 3
  9830. #define DRV_MB_PARAM_OV_STORM_FW_VER_SHIFT 0
  9831. #define DRV_MB_PARAM_OV_STORM_FW_VER_MASK 0xFFFFFFFF
  9832. #define DRV_MB_PARAM_OV_STORM_FW_VER_MAJOR_MASK 0xFF000000
  9833. #define DRV_MB_PARAM_OV_STORM_FW_VER_MINOR_MASK 0x00FF0000
  9834. #define DRV_MB_PARAM_OV_STORM_FW_VER_BUILD_MASK 0x0000FF00
  9835. #define DRV_MB_PARAM_OV_STORM_FW_VER_DROP_MASK 0x000000FF
  9836. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_SHIFT 0
  9837. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_MASK 0xF
  9838. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_UNKNOWN 0x1
  9839. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED 0x2
  9840. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_LOADING 0x3
  9841. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED 0x4
  9842. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE 0x5
  9843. #define DRV_MB_PARAM_OV_MTU_SIZE_SHIFT 0
  9844. #define DRV_MB_PARAM_OV_MTU_SIZE_MASK 0xFFFFFFFF
  9845. #define DRV_MB_PARAM_WOL_MASK (DRV_MB_PARAM_WOL_DEFAULT | \
  9846. DRV_MB_PARAM_WOL_DISABLED | \
  9847. DRV_MB_PARAM_WOL_ENABLED)
  9848. #define DRV_MB_PARAM_WOL_DEFAULT DRV_MB_PARAM_UNLOAD_WOL_MCP
  9849. #define DRV_MB_PARAM_WOL_DISABLED DRV_MB_PARAM_UNLOAD_WOL_DISABLED
  9850. #define DRV_MB_PARAM_WOL_ENABLED DRV_MB_PARAM_UNLOAD_WOL_ENABLED
  9851. #define DRV_MB_PARAM_ESWITCH_MODE_MASK (DRV_MB_PARAM_ESWITCH_MODE_NONE | \
  9852. DRV_MB_PARAM_ESWITCH_MODE_VEB | \
  9853. DRV_MB_PARAM_ESWITCH_MODE_VEPA)
  9854. #define DRV_MB_PARAM_ESWITCH_MODE_NONE 0x0
  9855. #define DRV_MB_PARAM_ESWITCH_MODE_VEB 0x1
  9856. #define DRV_MB_PARAM_ESWITCH_MODE_VEPA 0x2
  9857. #define DRV_MB_PARAM_SET_LED_MODE_OPER 0x0
  9858. #define DRV_MB_PARAM_SET_LED_MODE_ON 0x1
  9859. #define DRV_MB_PARAM_SET_LED_MODE_OFF 0x2
  9860. /* Resource Allocation params - Driver version support */
  9861. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK 0xFFFF0000
  9862. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT 16
  9863. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK 0x0000FFFF
  9864. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT 0
  9865. #define DRV_MB_PARAM_BIST_REGISTER_TEST 1
  9866. #define DRV_MB_PARAM_BIST_CLOCK_TEST 2
  9867. #define DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES 3
  9868. #define DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX 4
  9869. #define DRV_MB_PARAM_BIST_RC_UNKNOWN 0
  9870. #define DRV_MB_PARAM_BIST_RC_PASSED 1
  9871. #define DRV_MB_PARAM_BIST_RC_FAILED 2
  9872. #define DRV_MB_PARAM_BIST_RC_INVALID_PARAMETER 3
  9873. #define DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT 0
  9874. #define DRV_MB_PARAM_BIST_TEST_INDEX_MASK 0x000000FF
  9875. #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT 8
  9876. #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_MASK 0x0000FF00
  9877. u32 fw_mb_header;
  9878. #define FW_MSG_CODE_MASK 0xffff0000
  9879. #define FW_MSG_CODE_UNSUPPORTED 0x00000000
  9880. #define FW_MSG_CODE_DRV_LOAD_ENGINE 0x10100000
  9881. #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
  9882. #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
  9883. #define FW_MSG_CODE_DRV_LOAD_REFUSED_PDA 0x10200000
  9884. #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1 0x10210000
  9885. #define FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG 0x10220000
  9886. #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI 0x10230000
  9887. #define FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE 0x10300000
  9888. #define FW_MSG_CODE_DRV_LOAD_REFUSED_REJECT 0x10310000
  9889. #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
  9890. #define FW_MSG_CODE_DRV_UNLOAD_ENGINE 0x20110000
  9891. #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20120000
  9892. #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20130000
  9893. #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
  9894. #define FW_MSG_CODE_RESOURCE_ALLOC_OK 0x34000000
  9895. #define FW_MSG_CODE_RESOURCE_ALLOC_UNKNOWN 0x35000000
  9896. #define FW_MSG_CODE_RESOURCE_ALLOC_DEPRECATED 0x36000000
  9897. #define FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE 0xb0010000
  9898. #define FW_MSG_CODE_NVM_OK 0x00010000
  9899. #define FW_MSG_CODE_OK 0x00160000
  9900. #define FW_MSG_CODE_OS_WOL_SUPPORTED 0x00800000
  9901. #define FW_MSG_CODE_OS_WOL_NOT_SUPPORTED 0x00810000
  9902. #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
  9903. u32 fw_mb_param;
  9904. #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK 0xFFFF0000
  9905. #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT 16
  9906. #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK 0x0000FFFF
  9907. #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT 0
  9908. /* get pf rdma protocol command responce */
  9909. #define FW_MB_PARAM_GET_PF_RDMA_NONE 0x0
  9910. #define FW_MB_PARAM_GET_PF_RDMA_ROCE 0x1
  9911. #define FW_MB_PARAM_GET_PF_RDMA_IWARP 0x2
  9912. #define FW_MB_PARAM_GET_PF_RDMA_BOTH 0x3
  9913. u32 drv_pulse_mb;
  9914. #define DRV_PULSE_SEQ_MASK 0x00007fff
  9915. #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
  9916. #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
  9917. u32 mcp_pulse_mb;
  9918. #define MCP_PULSE_SEQ_MASK 0x00007fff
  9919. #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
  9920. #define MCP_EVENT_MASK 0xffff0000
  9921. #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
  9922. union drv_union_data union_data;
  9923. };
  9924. enum MFW_DRV_MSG_TYPE {
  9925. MFW_DRV_MSG_LINK_CHANGE,
  9926. MFW_DRV_MSG_FLR_FW_ACK_FAILED,
  9927. MFW_DRV_MSG_VF_DISABLED,
  9928. MFW_DRV_MSG_LLDP_DATA_UPDATED,
  9929. MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED,
  9930. MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED,
  9931. MFW_DRV_MSG_RESERVED4,
  9932. MFW_DRV_MSG_BW_UPDATE,
  9933. MFW_DRV_MSG_BW_UPDATE5,
  9934. MFW_DRV_MSG_GET_LAN_STATS,
  9935. MFW_DRV_MSG_GET_FCOE_STATS,
  9936. MFW_DRV_MSG_GET_ISCSI_STATS,
  9937. MFW_DRV_MSG_GET_RDMA_STATS,
  9938. MFW_DRV_MSG_BW_UPDATE10,
  9939. MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE,
  9940. MFW_DRV_MSG_BW_UPDATE11,
  9941. MFW_DRV_MSG_MAX
  9942. };
  9943. #define MFW_DRV_MSG_MAX_DWORDS(msgs) (((msgs - 1) >> 2) + 1)
  9944. #define MFW_DRV_MSG_DWORD(msg_id) (msg_id >> 2)
  9945. #define MFW_DRV_MSG_OFFSET(msg_id) ((msg_id & 0x3) << 3)
  9946. #define MFW_DRV_MSG_MASK(msg_id) (0xff << MFW_DRV_MSG_OFFSET(msg_id))
  9947. struct public_mfw_mb {
  9948. u32 sup_msgs;
  9949. u32 msg[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
  9950. u32 ack[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
  9951. };
  9952. enum public_sections {
  9953. PUBLIC_DRV_MB,
  9954. PUBLIC_MFW_MB,
  9955. PUBLIC_GLOBAL,
  9956. PUBLIC_PATH,
  9957. PUBLIC_PORT,
  9958. PUBLIC_FUNC,
  9959. PUBLIC_MAX_SECTIONS
  9960. };
  9961. struct mcp_public_data {
  9962. u32 num_sections;
  9963. u32 sections[PUBLIC_MAX_SECTIONS];
  9964. struct public_drv_mb drv_mb[MCP_GLOB_FUNC_MAX];
  9965. struct public_mfw_mb mfw_mb[MCP_GLOB_FUNC_MAX];
  9966. struct public_global global;
  9967. struct public_path path[MCP_GLOB_PATH_MAX];
  9968. struct public_port port[MCP_GLOB_PORT_MAX];
  9969. struct public_func func[MCP_GLOB_FUNC_MAX];
  9970. };
  9971. struct nvm_cfg_mac_address {
  9972. u32 mac_addr_hi;
  9973. #define NVM_CFG_MAC_ADDRESS_HI_MASK 0x0000FFFF
  9974. #define NVM_CFG_MAC_ADDRESS_HI_OFFSET 0
  9975. u32 mac_addr_lo;
  9976. };
  9977. struct nvm_cfg1_glob {
  9978. u32 generic_cont0;
  9979. #define NVM_CFG1_GLOB_MF_MODE_MASK 0x00000FF0
  9980. #define NVM_CFG1_GLOB_MF_MODE_OFFSET 4
  9981. #define NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED 0x0
  9982. #define NVM_CFG1_GLOB_MF_MODE_DEFAULT 0x1
  9983. #define NVM_CFG1_GLOB_MF_MODE_SPIO4 0x2
  9984. #define NVM_CFG1_GLOB_MF_MODE_NPAR1_0 0x3
  9985. #define NVM_CFG1_GLOB_MF_MODE_NPAR1_5 0x4
  9986. #define NVM_CFG1_GLOB_MF_MODE_NPAR2_0 0x5
  9987. #define NVM_CFG1_GLOB_MF_MODE_BD 0x6
  9988. #define NVM_CFG1_GLOB_MF_MODE_UFP 0x7
  9989. u32 engineering_change[3];
  9990. u32 manufacturing_id;
  9991. u32 serial_number[4];
  9992. u32 pcie_cfg;
  9993. u32 mgmt_traffic;
  9994. u32 core_cfg;
  9995. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK 0x000000FF
  9996. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET 0
  9997. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G 0x0
  9998. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G 0x1
  9999. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G 0x2
  10000. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F 0x3
  10001. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E 0x4
  10002. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G 0x5
  10003. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G 0xB
  10004. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G 0xC
  10005. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G 0xD
  10006. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G 0xE
  10007. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X10G 0xF
  10008. u32 e_lane_cfg1;
  10009. u32 e_lane_cfg2;
  10010. u32 f_lane_cfg1;
  10011. u32 f_lane_cfg2;
  10012. u32 mps10_preemphasis;
  10013. u32 mps10_driver_current;
  10014. u32 mps25_preemphasis;
  10015. u32 mps25_driver_current;
  10016. u32 pci_id;
  10017. u32 pci_subsys_id;
  10018. u32 bar;
  10019. u32 mps10_txfir_main;
  10020. u32 mps10_txfir_post;
  10021. u32 mps25_txfir_main;
  10022. u32 mps25_txfir_post;
  10023. u32 manufacture_ver;
  10024. u32 manufacture_time;
  10025. u32 led_global_settings;
  10026. u32 generic_cont1;
  10027. u32 mbi_version;
  10028. u32 mbi_date;
  10029. u32 misc_sig;
  10030. u32 device_capabilities;
  10031. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET 0x1
  10032. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE 0x2
  10033. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI 0x4
  10034. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE 0x8
  10035. u32 power_dissipated;
  10036. u32 power_consumed;
  10037. u32 efi_version;
  10038. u32 multi_network_modes_capability;
  10039. u32 reserved[41];
  10040. };
  10041. struct nvm_cfg1_path {
  10042. u32 reserved[30];
  10043. };
  10044. struct nvm_cfg1_port {
  10045. u32 reserved__m_relocated_to_option_123;
  10046. u32 reserved__m_relocated_to_option_124;
  10047. u32 generic_cont0;
  10048. #define NVM_CFG1_PORT_DCBX_MODE_MASK 0x000F0000
  10049. #define NVM_CFG1_PORT_DCBX_MODE_OFFSET 16
  10050. #define NVM_CFG1_PORT_DCBX_MODE_DISABLED 0x0
  10051. #define NVM_CFG1_PORT_DCBX_MODE_IEEE 0x1
  10052. #define NVM_CFG1_PORT_DCBX_MODE_CEE 0x2
  10053. #define NVM_CFG1_PORT_DCBX_MODE_DYNAMIC 0x3
  10054. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_MASK 0x00F00000
  10055. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_OFFSET 20
  10056. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ETHERNET 0x1
  10057. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_FCOE 0x2
  10058. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ISCSI 0x4
  10059. u32 pcie_cfg;
  10060. u32 features;
  10061. u32 speed_cap_mask;
  10062. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK 0x0000FFFF
  10063. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_OFFSET 0
  10064. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G 0x1
  10065. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G 0x2
  10066. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G 0x8
  10067. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G 0x10
  10068. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G 0x20
  10069. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G 0x40
  10070. u32 link_settings;
  10071. #define NVM_CFG1_PORT_DRV_LINK_SPEED_MASK 0x0000000F
  10072. #define NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET 0
  10073. #define NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG 0x0
  10074. #define NVM_CFG1_PORT_DRV_LINK_SPEED_1G 0x1
  10075. #define NVM_CFG1_PORT_DRV_LINK_SPEED_10G 0x2
  10076. #define NVM_CFG1_PORT_DRV_LINK_SPEED_25G 0x4
  10077. #define NVM_CFG1_PORT_DRV_LINK_SPEED_40G 0x5
  10078. #define NVM_CFG1_PORT_DRV_LINK_SPEED_50G 0x6
  10079. #define NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G 0x7
  10080. #define NVM_CFG1_PORT_DRV_LINK_SPEED_SMARTLINQ 0x8
  10081. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK 0x00000070
  10082. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET 4
  10083. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG 0x1
  10084. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX 0x2
  10085. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX 0x4
  10086. u32 phy_cfg;
  10087. u32 mgmt_traffic;
  10088. u32 ext_phy;
  10089. u32 mba_cfg1;
  10090. u32 mba_cfg2;
  10091. u32 vf_cfg;
  10092. struct nvm_cfg_mac_address lldp_mac_address;
  10093. u32 led_port_settings;
  10094. u32 transceiver_00;
  10095. u32 device_ids;
  10096. u32 board_cfg;
  10097. u32 mnm_10g_cap;
  10098. u32 mnm_10g_ctrl;
  10099. u32 mnm_10g_misc;
  10100. u32 mnm_25g_cap;
  10101. u32 mnm_25g_ctrl;
  10102. u32 mnm_25g_misc;
  10103. u32 mnm_40g_cap;
  10104. u32 mnm_40g_ctrl;
  10105. u32 mnm_40g_misc;
  10106. u32 mnm_50g_cap;
  10107. u32 mnm_50g_ctrl;
  10108. u32 mnm_50g_misc;
  10109. u32 mnm_100g_cap;
  10110. u32 mnm_100g_ctrl;
  10111. u32 mnm_100g_misc;
  10112. u32 reserved[116];
  10113. };
  10114. struct nvm_cfg1_func {
  10115. struct nvm_cfg_mac_address mac_address;
  10116. u32 rsrv1;
  10117. u32 rsrv2;
  10118. u32 device_id;
  10119. u32 cmn_cfg;
  10120. u32 pci_cfg;
  10121. struct nvm_cfg_mac_address fcoe_node_wwn_mac_addr;
  10122. struct nvm_cfg_mac_address fcoe_port_wwn_mac_addr;
  10123. u32 preboot_generic_cfg;
  10124. u32 reserved[8];
  10125. };
  10126. struct nvm_cfg1 {
  10127. struct nvm_cfg1_glob glob;
  10128. struct nvm_cfg1_path path[MCP_GLOB_PATH_MAX];
  10129. struct nvm_cfg1_port port[MCP_GLOB_PORT_MAX];
  10130. struct nvm_cfg1_func func[MCP_GLOB_FUNC_MAX];
  10131. };
  10132. enum spad_sections {
  10133. SPAD_SECTION_TRACE,
  10134. SPAD_SECTION_NVM_CFG,
  10135. SPAD_SECTION_PUBLIC,
  10136. SPAD_SECTION_PRIVATE,
  10137. SPAD_SECTION_MAX
  10138. };
  10139. #define MCP_TRACE_SIZE 2048 /* 2kb */
  10140. /* This section is located at a fixed location in the beginning of the
  10141. * scratchpad, to ensure that the MCP trace is not run over during MFW upgrade.
  10142. * All the rest of data has a floating location which differs from version to
  10143. * version, and is pointed by the mcp_meta_data below.
  10144. * Moreover, the spad_layout section is part of the MFW firmware, and is loaded
  10145. * with it from nvram in order to clear this portion.
  10146. */
  10147. struct static_init {
  10148. u32 num_sections;
  10149. offsize_t sections[SPAD_SECTION_MAX];
  10150. #define SECTION(_sec_) (*((offsize_t *)(STRUCT_OFFSET(sections[_sec_]))))
  10151. struct mcp_trace trace;
  10152. #define MCP_TRACE_P ((struct mcp_trace *)(STRUCT_OFFSET(trace)))
  10153. u8 trace_buffer[MCP_TRACE_SIZE];
  10154. #define MCP_TRACE_BUF ((u8 *)(STRUCT_OFFSET(trace_buffer)))
  10155. /* running_mfw has the same definition as in nvm_map.h.
  10156. * This bit indicate both the running dir, and the running bundle.
  10157. * It is set once when the LIM is loaded.
  10158. */
  10159. u32 running_mfw;
  10160. #define RUNNING_MFW (*((u32 *)(STRUCT_OFFSET(running_mfw))))
  10161. u32 build_time;
  10162. #define MFW_BUILD_TIME (*((u32 *)(STRUCT_OFFSET(build_time))))
  10163. u32 reset_type;
  10164. #define RESET_TYPE (*((u32 *)(STRUCT_OFFSET(reset_type))))
  10165. u32 mfw_secure_mode;
  10166. #define MFW_SECURE_MODE (*((u32 *)(STRUCT_OFFSET(mfw_secure_mode))))
  10167. u16 pme_status_pf_bitmap;
  10168. #define PME_STATUS_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_status_pf_bitmap))))
  10169. u16 pme_enable_pf_bitmap;
  10170. #define PME_ENABLE_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_enable_pf_bitmap))))
  10171. u32 mim_nvm_addr;
  10172. u32 mim_start_addr;
  10173. u32 ah_pcie_link_params;
  10174. #define AH_PCIE_LINK_PARAMS_LINK_SPEED_MASK (0x000000ff)
  10175. #define AH_PCIE_LINK_PARAMS_LINK_SPEED_SHIFT (0)
  10176. #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_MASK (0x0000ff00)
  10177. #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_SHIFT (8)
  10178. #define AH_PCIE_LINK_PARAMS_ASPM_MODE_MASK (0x00ff0000)
  10179. #define AH_PCIE_LINK_PARAMS_ASPM_MODE_SHIFT (16)
  10180. #define AH_PCIE_LINK_PARAMS_ASPM_CAP_MASK (0xff000000)
  10181. #define AH_PCIE_LINK_PARAMS_ASPM_CAP_SHIFT (24)
  10182. #define AH_PCIE_LINK_PARAMS (*((u32 *)(STRUCT_OFFSET(ah_pcie_link_params))))
  10183. u32 rsrv_persist[5]; /* Persist reserved for MFW upgrades */
  10184. };
  10185. enum nvm_image_type {
  10186. NVM_TYPE_TIM1 = 0x01,
  10187. NVM_TYPE_TIM2 = 0x02,
  10188. NVM_TYPE_MIM1 = 0x03,
  10189. NVM_TYPE_MIM2 = 0x04,
  10190. NVM_TYPE_MBA = 0x05,
  10191. NVM_TYPE_MODULES_PN = 0x06,
  10192. NVM_TYPE_VPD = 0x07,
  10193. NVM_TYPE_MFW_TRACE1 = 0x08,
  10194. NVM_TYPE_MFW_TRACE2 = 0x09,
  10195. NVM_TYPE_NVM_CFG1 = 0x0a,
  10196. NVM_TYPE_L2B = 0x0b,
  10197. NVM_TYPE_DIR1 = 0x0c,
  10198. NVM_TYPE_EAGLE_FW1 = 0x0d,
  10199. NVM_TYPE_FALCON_FW1 = 0x0e,
  10200. NVM_TYPE_PCIE_FW1 = 0x0f,
  10201. NVM_TYPE_HW_SET = 0x10,
  10202. NVM_TYPE_LIM = 0x11,
  10203. NVM_TYPE_AVS_FW1 = 0x12,
  10204. NVM_TYPE_DIR2 = 0x13,
  10205. NVM_TYPE_CCM = 0x14,
  10206. NVM_TYPE_EAGLE_FW2 = 0x15,
  10207. NVM_TYPE_FALCON_FW2 = 0x16,
  10208. NVM_TYPE_PCIE_FW2 = 0x17,
  10209. NVM_TYPE_AVS_FW2 = 0x18,
  10210. NVM_TYPE_INIT_HW = 0x19,
  10211. NVM_TYPE_DEFAULT_CFG = 0x1a,
  10212. NVM_TYPE_MDUMP = 0x1b,
  10213. NVM_TYPE_META = 0x1c,
  10214. NVM_TYPE_ISCSI_CFG = 0x1d,
  10215. NVM_TYPE_FCOE_CFG = 0x1f,
  10216. NVM_TYPE_ETH_PHY_FW1 = 0x20,
  10217. NVM_TYPE_ETH_PHY_FW2 = 0x21,
  10218. NVM_TYPE_MAX,
  10219. };
  10220. #define DIR_ID_1 (0)
  10221. #endif