xgene_enet_hw.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. /* Applied Micro X-Gene SoC Ethernet Driver
  2. *
  3. * Copyright (c) 2014, Applied Micro Circuits Corporation
  4. * Authors: Iyappan Subramanian <isubramanian@apm.com>
  5. * Ravi Patel <rapatel@apm.com>
  6. * Keyur Chudgar <kchudgar@apm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #ifndef __XGENE_ENET_HW_H__
  22. #define __XGENE_ENET_HW_H__
  23. #include "xgene_enet_main.h"
  24. struct xgene_enet_pdata;
  25. struct xgene_enet_stats;
  26. struct xgene_enet_desc_ring;
  27. /* clears and then set bits */
  28. static inline void xgene_set_bits(u32 *dst, u32 val, u32 start, u32 len)
  29. {
  30. u32 end = start + len - 1;
  31. u32 mask = GENMASK(end, start);
  32. *dst &= ~mask;
  33. *dst |= (val << start) & mask;
  34. }
  35. static inline u32 xgene_get_bits(u32 val, u32 start, u32 end)
  36. {
  37. return (val & GENMASK(end, start)) >> start;
  38. }
  39. enum xgene_enet_rm {
  40. RM0,
  41. RM1,
  42. RM3 = 3
  43. };
  44. #define CSR_RING_ID 0x0008
  45. #define OVERWRITE BIT(31)
  46. #define IS_BUFFER_POOL BIT(20)
  47. #define PREFETCH_BUF_EN BIT(21)
  48. #define CSR_RING_ID_BUF 0x000c
  49. #define CSR_PBM_COAL 0x0014
  50. #define CSR_PBM_CTICK0 0x0018
  51. #define CSR_PBM_CTICK1 0x001c
  52. #define CSR_PBM_CTICK2 0x0020
  53. #define CSR_PBM_CTICK3 0x0024
  54. #define CSR_THRESHOLD0_SET1 0x0030
  55. #define CSR_THRESHOLD1_SET1 0x0034
  56. #define CSR_RING_NE_INT_MODE 0x017c
  57. #define CSR_RING_CONFIG 0x006c
  58. #define CSR_RING_WR_BASE 0x0070
  59. #define NUM_RING_CONFIG 5
  60. #define BUFPOOL_MODE 3
  61. #define INC_DEC_CMD_ADDR 0x002c
  62. #define UDP_HDR_SIZE 2
  63. #define BUF_LEN_CODE_2K 0x5000
  64. #define CREATE_MASK(pos, len) GENMASK((pos)+(len)-1, (pos))
  65. #define CREATE_MASK_ULL(pos, len) GENMASK_ULL((pos)+(len)-1, (pos))
  66. /* Empty slot soft signature */
  67. #define EMPTY_SLOT_INDEX 1
  68. #define EMPTY_SLOT ~0ULL
  69. #define WORK_DESC_SIZE 32
  70. #define BUFPOOL_DESC_SIZE 16
  71. #define RING_OWNER_MASK GENMASK(9, 6)
  72. #define RING_BUFNUM_MASK GENMASK(5, 0)
  73. #define SELTHRSH_POS 3
  74. #define SELTHRSH_LEN 3
  75. #define RINGADDRL_POS 5
  76. #define RINGADDRL_LEN 27
  77. #define RINGADDRH_POS 0
  78. #define RINGADDRH_LEN 7
  79. #define RINGSIZE_POS 23
  80. #define RINGSIZE_LEN 3
  81. #define RINGTYPE_POS 19
  82. #define RINGTYPE_LEN 2
  83. #define RINGMODE_POS 20
  84. #define RINGMODE_LEN 3
  85. #define RECOMTIMEOUTL_POS 28
  86. #define RECOMTIMEOUTL_LEN 4
  87. #define RECOMTIMEOUTH_POS 0
  88. #define RECOMTIMEOUTH_LEN 3
  89. #define NUMMSGSINQ_POS 1
  90. #define NUMMSGSINQ_LEN 16
  91. #define ACCEPTLERR BIT(19)
  92. #define QCOHERENT BIT(4)
  93. #define RECOMBBUF BIT(27)
  94. #define MAC_OFFSET 0x30
  95. #define OFFSET_4 0x04
  96. #define OFFSET_8 0x08
  97. #define BLOCK_ETH_CSR_OFFSET 0x2000
  98. #define BLOCK_ETH_CLE_CSR_OFFSET 0x6000
  99. #define BLOCK_ETH_RING_IF_OFFSET 0x9000
  100. #define BLOCK_ETH_CLKRST_CSR_OFFSET 0xc000
  101. #define BLOCK_ETH_DIAG_CSR_OFFSET 0xD000
  102. #define BLOCK_ETH_MAC_OFFSET 0x0000
  103. #define BLOCK_ETH_MAC_CSR_OFFSET 0x2800
  104. #define CLKEN_ADDR 0xc208
  105. #define SRST_ADDR 0xc200
  106. #define MAC_ADDR_REG_OFFSET 0x00
  107. #define MAC_COMMAND_REG_OFFSET 0x04
  108. #define MAC_WRITE_REG_OFFSET 0x08
  109. #define MAC_READ_REG_OFFSET 0x0c
  110. #define MAC_COMMAND_DONE_REG_OFFSET 0x10
  111. #define PCS_ADDR_REG_OFFSET 0x00
  112. #define PCS_COMMAND_REG_OFFSET 0x04
  113. #define PCS_WRITE_REG_OFFSET 0x08
  114. #define PCS_READ_REG_OFFSET 0x0c
  115. #define PCS_COMMAND_DONE_REG_OFFSET 0x10
  116. #define MII_MGMT_CONFIG_ADDR 0x20
  117. #define MII_MGMT_COMMAND_ADDR 0x24
  118. #define MII_MGMT_ADDRESS_ADDR 0x28
  119. #define MII_MGMT_CONTROL_ADDR 0x2c
  120. #define MII_MGMT_STATUS_ADDR 0x30
  121. #define MII_MGMT_INDICATORS_ADDR 0x34
  122. #define BUSY_MASK BIT(0)
  123. #define READ_CYCLE_MASK BIT(0)
  124. #define PHY_CONTROL_SET(dst, val) xgene_set_bits(dst, val, 0, 16)
  125. #define ENET_SPARE_CFG_REG_ADDR 0x0750
  126. #define RSIF_CONFIG_REG_ADDR 0x0010
  127. #define RSIF_RAM_DBG_REG0_ADDR 0x0048
  128. #define RGMII_REG_0_ADDR 0x07e0
  129. #define CFG_LINK_AGGR_RESUME_0_ADDR 0x07c8
  130. #define DEBUG_REG_ADDR 0x0700
  131. #define CFG_BYPASS_ADDR 0x0294
  132. #define CLE_BYPASS_REG0_0_ADDR 0x0490
  133. #define CLE_BYPASS_REG1_0_ADDR 0x0494
  134. #define CFG_RSIF_FPBUFF_TIMEOUT_EN BIT(31)
  135. #define RESUME_TX BIT(0)
  136. #define CFG_SPEED_1250 BIT(24)
  137. #define TX_PORT0 BIT(0)
  138. #define CFG_BYPASS_UNISEC_TX BIT(2)
  139. #define CFG_BYPASS_UNISEC_RX BIT(1)
  140. #define CFG_CLE_BYPASS_EN0 BIT(31)
  141. #define CFG_TXCLK_MUXSEL0_SET(dst, val) xgene_set_bits(dst, val, 29, 3)
  142. #define CFG_RXCLK_MUXSEL0_SET(dst, val) xgene_set_bits(dst, val, 26, 3)
  143. #define CFG_CLE_IP_PROTOCOL0_SET(dst, val) xgene_set_bits(dst, val, 16, 2)
  144. #define CFG_CLE_IP_HDR_LEN_SET(dst, val) xgene_set_bits(dst, val, 8, 5)
  145. #define CFG_CLE_DSTQID0_SET(dst, val) xgene_set_bits(dst, val, 0, 12)
  146. #define CFG_CLE_FPSEL0_SET(dst, val) xgene_set_bits(dst, val, 16, 4)
  147. #define CFG_CLE_NXTFPSEL0_SET(dst, val) xgene_set_bits(dst, val, 20, 4)
  148. #define CFG_MACMODE_SET(dst, val) xgene_set_bits(dst, val, 18, 2)
  149. #define CFG_WAITASYNCRD_SET(dst, val) xgene_set_bits(dst, val, 0, 16)
  150. #define CFG_CLE_DSTQID0(val) ((val) & GENMASK(11, 0))
  151. #define CFG_CLE_FPSEL0(val) (((val) << 16) & GENMASK(19, 16))
  152. #define CSR_ECM_CFG_0_ADDR 0x0220
  153. #define CSR_ECM_CFG_1_ADDR 0x0224
  154. #define CSR_MULTI_DPF0_ADDR 0x0230
  155. #define RXBUF_PAUSE_THRESH 0x0534
  156. #define RXBUF_PAUSE_OFF_THRESH 0x0540
  157. #define DEF_PAUSE_THRES 0x7d
  158. #define DEF_PAUSE_OFF_THRES 0x6d
  159. #define DEF_QUANTA 0x8000
  160. #define NORM_PAUSE_OPCODE 0x0001
  161. #define PAUSE_XON_EN BIT(30)
  162. #define MULTI_DPF_AUTOCTRL BIT(28)
  163. #define CFG_CLE_NXTFPSEL0(val) (((val) << 20) & GENMASK(23, 20))
  164. #define ICM_CONFIG0_REG_0_ADDR 0x0400
  165. #define ICM_CONFIG2_REG_0_ADDR 0x0410
  166. #define RX_DV_GATE_REG_0_ADDR 0x05fc
  167. #define TX_DV_GATE_EN0 BIT(2)
  168. #define RX_DV_GATE_EN0 BIT(1)
  169. #define RESUME_RX0 BIT(0)
  170. #define ENET_CFGSSQMIFPRESET_ADDR 0x14
  171. #define ENET_CFGSSQMIWQRESET_ADDR 0x1c
  172. #define ENET_CFGSSQMIWQASSOC_ADDR 0xe0
  173. #define ENET_CFGSSQMIFPQASSOC_ADDR 0xdc
  174. #define ENET_CFGSSQMIQMLITEFPQASSOC_ADDR 0xf0
  175. #define ENET_CFGSSQMIQMLITEWQASSOC_ADDR 0xf4
  176. #define ENET_CFG_MEM_RAM_SHUTDOWN_ADDR 0x70
  177. #define ENET_BLOCK_MEM_RDY_ADDR 0x74
  178. #define MAC_CONFIG_1_ADDR 0x00
  179. #define MAC_CONFIG_2_ADDR 0x04
  180. #define MAX_FRAME_LEN_ADDR 0x10
  181. #define INTERFACE_CONTROL_ADDR 0x38
  182. #define STATION_ADDR0_ADDR 0x40
  183. #define STATION_ADDR1_ADDR 0x44
  184. #define PHY_ADDR_SET(dst, val) xgene_set_bits(dst, val, 8, 5)
  185. #define REG_ADDR_SET(dst, val) xgene_set_bits(dst, val, 0, 5)
  186. #define ENET_INTERFACE_MODE2_SET(dst, val) xgene_set_bits(dst, val, 8, 2)
  187. #define MGMT_CLOCK_SEL_SET(dst, val) xgene_set_bits(dst, val, 0, 3)
  188. #define SOFT_RESET1 BIT(31)
  189. #define TX_EN BIT(0)
  190. #define RX_EN BIT(2)
  191. #define TX_FLOW_EN BIT(4)
  192. #define RX_FLOW_EN BIT(5)
  193. #define ENET_LHD_MODE BIT(25)
  194. #define ENET_GHD_MODE BIT(26)
  195. #define FULL_DUPLEX2 BIT(0)
  196. #define PAD_CRC BIT(2)
  197. #define LENGTH_CHK BIT(4)
  198. #define SCAN_AUTO_INCR BIT(5)
  199. #define TBYT_ADDR 0x38
  200. #define TPKT_ADDR 0x39
  201. #define TDRP_ADDR 0x45
  202. #define TFCS_ADDR 0x47
  203. #define TUND_ADDR 0x4a
  204. #define TSO_IPPROTO_TCP 1
  205. #define USERINFO_POS 0
  206. #define USERINFO_LEN 32
  207. #define FPQNUM_POS 32
  208. #define FPQNUM_LEN 12
  209. #define ELERR_POS 46
  210. #define ELERR_LEN 2
  211. #define NV_POS 50
  212. #define NV_LEN 1
  213. #define LL_POS 51
  214. #define LL_LEN 1
  215. #define LERR_POS 60
  216. #define LERR_LEN 3
  217. #define STASH_POS 52
  218. #define STASH_LEN 2
  219. #define BUFDATALEN_POS 48
  220. #define BUFDATALEN_LEN 15
  221. #define DATAADDR_POS 0
  222. #define DATAADDR_LEN 42
  223. #define COHERENT_POS 63
  224. #define HENQNUM_POS 48
  225. #define HENQNUM_LEN 12
  226. #define TYPESEL_POS 44
  227. #define TYPESEL_LEN 4
  228. #define ETHHDR_POS 12
  229. #define ETHHDR_LEN 8
  230. #define IC_POS 35 /* Insert CRC */
  231. #define TCPHDR_POS 0
  232. #define TCPHDR_LEN 6
  233. #define IPHDR_POS 6
  234. #define IPHDR_LEN 6
  235. #define MSS_POS 20
  236. #define MSS_LEN 2
  237. #define EC_POS 22 /* Enable checksum */
  238. #define EC_LEN 1
  239. #define ET_POS 23 /* Enable TSO */
  240. #define IS_POS 24 /* IP protocol select */
  241. #define IS_LEN 1
  242. #define TYPE_ETH_WORK_MESSAGE_POS 44
  243. #define LL_BYTES_MSB_POS 56
  244. #define LL_BYTES_MSB_LEN 8
  245. #define LL_BYTES_LSB_POS 48
  246. #define LL_BYTES_LSB_LEN 12
  247. #define LL_LEN_POS 48
  248. #define LL_LEN_LEN 8
  249. #define DATALEN_MASK GENMASK(11, 0)
  250. #define LAST_BUFFER (0x7800ULL << BUFDATALEN_POS)
  251. #define TSO_MSS0_POS 0
  252. #define TSO_MSS0_LEN 14
  253. #define TSO_MSS1_POS 16
  254. #define TSO_MSS1_LEN 14
  255. struct xgene_enet_raw_desc {
  256. __le64 m0;
  257. __le64 m1;
  258. __le64 m2;
  259. __le64 m3;
  260. };
  261. struct xgene_enet_raw_desc16 {
  262. __le64 m0;
  263. __le64 m1;
  264. };
  265. static inline void xgene_enet_mark_desc_slot_empty(void *desc_slot_ptr)
  266. {
  267. __le64 *desc_slot = desc_slot_ptr;
  268. desc_slot[EMPTY_SLOT_INDEX] = cpu_to_le64(EMPTY_SLOT);
  269. }
  270. static inline bool xgene_enet_is_desc_slot_empty(void *desc_slot_ptr)
  271. {
  272. __le64 *desc_slot = desc_slot_ptr;
  273. return (desc_slot[EMPTY_SLOT_INDEX] == cpu_to_le64(EMPTY_SLOT));
  274. }
  275. enum xgene_enet_ring_cfgsize {
  276. RING_CFGSIZE_512B,
  277. RING_CFGSIZE_2KB,
  278. RING_CFGSIZE_16KB,
  279. RING_CFGSIZE_64KB,
  280. RING_CFGSIZE_512KB,
  281. RING_CFGSIZE_INVALID
  282. };
  283. enum xgene_enet_ring_type {
  284. RING_DISABLED,
  285. RING_REGULAR,
  286. RING_BUFPOOL
  287. };
  288. enum xgene_ring_owner {
  289. RING_OWNER_ETH0,
  290. RING_OWNER_ETH1,
  291. RING_OWNER_CPU = 15,
  292. RING_OWNER_INVALID
  293. };
  294. enum xgene_enet_ring_bufnum {
  295. RING_BUFNUM_REGULAR = 0x0,
  296. RING_BUFNUM_BUFPOOL = 0x20,
  297. RING_BUFNUM_INVALID
  298. };
  299. enum xgene_enet_err_code {
  300. HBF_READ_DATA = 3,
  301. HBF_LL_READ = 4,
  302. BAD_WORK_MSG = 6,
  303. BUFPOOL_TIMEOUT = 15,
  304. INGRESS_CRC = 16,
  305. INGRESS_CHECKSUM = 17,
  306. INGRESS_TRUNC_FRAME = 18,
  307. INGRESS_PKT_LEN = 19,
  308. INGRESS_PKT_UNDER = 20,
  309. INGRESS_FIFO_OVERRUN = 21,
  310. INGRESS_CHECKSUM_COMPUTE = 26,
  311. ERR_CODE_INVALID
  312. };
  313. static inline enum xgene_ring_owner xgene_enet_ring_owner(u16 id)
  314. {
  315. return (id & RING_OWNER_MASK) >> 6;
  316. }
  317. static inline u8 xgene_enet_ring_bufnum(u16 id)
  318. {
  319. return id & RING_BUFNUM_MASK;
  320. }
  321. static inline bool xgene_enet_is_bufpool(u16 id)
  322. {
  323. return ((id & RING_BUFNUM_MASK) >= 0x20) ? true : false;
  324. }
  325. static inline u8 xgene_enet_get_fpsel(u16 id)
  326. {
  327. if (xgene_enet_is_bufpool(id))
  328. return xgene_enet_ring_bufnum(id) - RING_BUFNUM_BUFPOOL;
  329. return 0;
  330. }
  331. static inline u16 xgene_enet_get_numslots(u16 id, u32 size)
  332. {
  333. bool is_bufpool = xgene_enet_is_bufpool(id);
  334. return (is_bufpool) ? size / BUFPOOL_DESC_SIZE :
  335. size / WORK_DESC_SIZE;
  336. }
  337. void xgene_enet_parse_error(struct xgene_enet_desc_ring *ring,
  338. struct xgene_enet_pdata *pdata,
  339. enum xgene_enet_err_code status);
  340. int xgene_enet_mdio_config(struct xgene_enet_pdata *pdata);
  341. void xgene_enet_mdio_remove(struct xgene_enet_pdata *pdata);
  342. bool xgene_ring_mgr_init(struct xgene_enet_pdata *p);
  343. int xgene_enet_phy_connect(struct net_device *ndev);
  344. void xgene_enet_phy_disconnect(struct xgene_enet_pdata *pdata);
  345. extern const struct xgene_mac_ops xgene_gmac_ops;
  346. extern const struct xgene_port_ops xgene_gport_ops;
  347. extern struct xgene_ring_ops xgene_ring1_ops;
  348. #endif /* __XGENE_ENET_HW_H__ */