dw_mmc-zx.h 979 B

12345678910111213141516171819202122232425262728293031
  1. #ifndef _DW_MMC_ZX_H_
  2. #define _DW_MMC_ZX_H_
  3. /* ZX296718 SoC specific DLL register offset. */
  4. #define LB_AON_EMMC_CFG_REG0 0x1B0
  5. #define LB_AON_EMMC_CFG_REG1 0x1B4
  6. #define LB_AON_EMMC_CFG_REG2 0x1B8
  7. /* LB_AON_EMMC_CFG_REG0 register defines */
  8. #define PARA_DLL_START(x) ((x) & 0xFF)
  9. #define PARA_DLL_START_MASK 0xFF
  10. #define DLL_REG_SET BIT(8)
  11. #define PARA_DLL_LOCK_NUM(x) (((x) & 7) << 16)
  12. #define PARA_DLL_LOCK_NUM_MASK (7 << 16)
  13. #define PARA_PHASE_DET_SEL(x) (((x) & 7) << 20)
  14. #define PARA_PHASE_DET_SEL_MASK (7 << 20)
  15. #define PARA_DLL_BYPASS_MODE BIT(23)
  16. #define PARA_HALF_CLK_MODE BIT(24)
  17. /* LB_AON_EMMC_CFG_REG1 register defines */
  18. #define READ_DQS_DELAY(x) ((x) & 0x7F)
  19. #define READ_DQS_DELAY_MASK (0x7F)
  20. #define READ_DQS_BYPASS_MODE BIT(7)
  21. #define CLK_SAMP_DELAY(x) (((x) & 0x7F) << 8)
  22. #define CLK_SAMP_DELAY_MASK (0x7F << 8)
  23. #define CLK_SAMP_BYPASS_MODE BIT(15)
  24. /* LB_AON_EMMC_CFG_REG2 register defines */
  25. #define ZX_DLL_LOCKED BIT(2)
  26. #endif /* _DW_MMC_ZX_H_ */