zr36050.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. /*
  2. * Zoran ZR36050 basic configuration functions - header file
  3. *
  4. * Copyright (C) 2001 Wolfgang Scherr <scherr@net4you.at>
  5. *
  6. * $Id: zr36050.h,v 1.1.2.2 2003/01/14 21:18:22 rbultje Exp $
  7. *
  8. * ------------------------------------------------------------------------
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * ------------------------------------------------------------------------
  21. */
  22. #ifndef ZR36050_H
  23. #define ZR36050_H
  24. #include "videocodec.h"
  25. /* data stored for each zoran jpeg codec chip */
  26. struct zr36050 {
  27. char name[32];
  28. int num;
  29. /* io datastructure */
  30. struct videocodec *codec;
  31. // last coder status
  32. __u8 status1;
  33. // actual coder setup
  34. int mode;
  35. __u16 width;
  36. __u16 height;
  37. __u16 bitrate_ctrl;
  38. __u32 total_code_vol;
  39. __u32 real_code_vol;
  40. __u16 max_block_vol;
  41. __u8 h_samp_ratio[8];
  42. __u8 v_samp_ratio[8];
  43. __u16 scalefact;
  44. __u16 dri;
  45. /* com/app marker */
  46. struct jpeg_com_marker com;
  47. struct jpeg_app_marker app;
  48. };
  49. /* zr36050 register addresses */
  50. #define ZR050_GO 0x000
  51. #define ZR050_HARDWARE 0x002
  52. #define ZR050_MODE 0x003
  53. #define ZR050_OPTIONS 0x004
  54. #define ZR050_MBCV 0x005
  55. #define ZR050_MARKERS_EN 0x006
  56. #define ZR050_INT_REQ_0 0x007
  57. #define ZR050_INT_REQ_1 0x008
  58. #define ZR050_TCV_NET_HI 0x009
  59. #define ZR050_TCV_NET_MH 0x00a
  60. #define ZR050_TCV_NET_ML 0x00b
  61. #define ZR050_TCV_NET_LO 0x00c
  62. #define ZR050_TCV_DATA_HI 0x00d
  63. #define ZR050_TCV_DATA_MH 0x00e
  64. #define ZR050_TCV_DATA_ML 0x00f
  65. #define ZR050_TCV_DATA_LO 0x010
  66. #define ZR050_SF_HI 0x011
  67. #define ZR050_SF_LO 0x012
  68. #define ZR050_AF_HI 0x013
  69. #define ZR050_AF_M 0x014
  70. #define ZR050_AF_LO 0x015
  71. #define ZR050_ACV_HI 0x016
  72. #define ZR050_ACV_MH 0x017
  73. #define ZR050_ACV_ML 0x018
  74. #define ZR050_ACV_LO 0x019
  75. #define ZR050_ACT_HI 0x01a
  76. #define ZR050_ACT_MH 0x01b
  77. #define ZR050_ACT_ML 0x01c
  78. #define ZR050_ACT_LO 0x01d
  79. #define ZR050_ACV_TRUN_HI 0x01e
  80. #define ZR050_ACV_TRUN_MH 0x01f
  81. #define ZR050_ACV_TRUN_ML 0x020
  82. #define ZR050_ACV_TRUN_LO 0x021
  83. #define ZR050_STATUS_0 0x02e
  84. #define ZR050_STATUS_1 0x02f
  85. #define ZR050_SOF_IDX 0x040
  86. #define ZR050_SOS1_IDX 0x07a
  87. #define ZR050_SOS2_IDX 0x08a
  88. #define ZR050_SOS3_IDX 0x09a
  89. #define ZR050_SOS4_IDX 0x0aa
  90. #define ZR050_DRI_IDX 0x0c0
  91. #define ZR050_DNL_IDX 0x0c6
  92. #define ZR050_DQT_IDX 0x0cc
  93. #define ZR050_DHT_IDX 0x1d4
  94. #define ZR050_APP_IDX 0x380
  95. #define ZR050_COM_IDX 0x3c0
  96. /* zr36050 hardware register bits */
  97. #define ZR050_HW_BSWD 0x80
  98. #define ZR050_HW_MSTR 0x40
  99. #define ZR050_HW_DMA 0x20
  100. #define ZR050_HW_CFIS_1_CLK 0x00
  101. #define ZR050_HW_CFIS_2_CLK 0x04
  102. #define ZR050_HW_CFIS_3_CLK 0x08
  103. #define ZR050_HW_CFIS_4_CLK 0x0C
  104. #define ZR050_HW_CFIS_5_CLK 0x10
  105. #define ZR050_HW_CFIS_6_CLK 0x14
  106. #define ZR050_HW_CFIS_7_CLK 0x18
  107. #define ZR050_HW_CFIS_8_CLK 0x1C
  108. #define ZR050_HW_BELE 0x01
  109. /* zr36050 mode register bits */
  110. #define ZR050_MO_COMP 0x80
  111. #define ZR050_MO_ATP 0x40
  112. #define ZR050_MO_PASS2 0x20
  113. #define ZR050_MO_TLM 0x10
  114. #define ZR050_MO_DCONLY 0x08
  115. #define ZR050_MO_BRC 0x04
  116. #define ZR050_MO_ATP 0x40
  117. #define ZR050_MO_PASS2 0x20
  118. #define ZR050_MO_TLM 0x10
  119. #define ZR050_MO_DCONLY 0x08
  120. /* zr36050 option register bits */
  121. #define ZR050_OP_NSCN_1 0x00
  122. #define ZR050_OP_NSCN_2 0x20
  123. #define ZR050_OP_NSCN_3 0x40
  124. #define ZR050_OP_NSCN_4 0x60
  125. #define ZR050_OP_NSCN_5 0x80
  126. #define ZR050_OP_NSCN_6 0xA0
  127. #define ZR050_OP_NSCN_7 0xC0
  128. #define ZR050_OP_NSCN_8 0xE0
  129. #define ZR050_OP_OVF 0x10
  130. /* zr36050 markers-enable register bits */
  131. #define ZR050_ME_APP 0x80
  132. #define ZR050_ME_COM 0x40
  133. #define ZR050_ME_DRI 0x20
  134. #define ZR050_ME_DQT 0x10
  135. #define ZR050_ME_DHT 0x08
  136. #define ZR050_ME_DNL 0x04
  137. #define ZR050_ME_DQTI 0x02
  138. #define ZR050_ME_DHTI 0x01
  139. /* zr36050 status0/1 register bit masks */
  140. #define ZR050_ST_RST_MASK 0x20
  141. #define ZR050_ST_SOF_MASK 0x02
  142. #define ZR050_ST_SOS_MASK 0x02
  143. #define ZR050_ST_DATRDY_MASK 0x80
  144. #define ZR050_ST_MRKDET_MASK 0x40
  145. #define ZR050_ST_RFM_MASK 0x10
  146. #define ZR050_ST_RFD_MASK 0x08
  147. #define ZR050_ST_END_MASK 0x04
  148. #define ZR050_ST_TCVOVF_MASK 0x02
  149. #define ZR050_ST_DATOVF_MASK 0x01
  150. /* pixel component idx */
  151. #define ZR050_Y_COMPONENT 0
  152. #define ZR050_U_COMPONENT 1
  153. #define ZR050_V_COMPONENT 2
  154. #endif /*fndef ZR36050_H */