rmi_f34v7.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390
  1. /*
  2. * Copyright (c) 2016, Zodiac Inflight Innovations
  3. * Copyright (c) 2007-2016, Synaptics Incorporated
  4. * Copyright (C) 2012 Alexandra Chin <alexandra.chin@tw.synaptics.com>
  5. * Copyright (C) 2012 Scott Lin <scott.lin@tw.synaptics.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/rmi.h>
  13. #include <linux/firmware.h>
  14. #include <asm/unaligned.h>
  15. #include <linux/delay.h>
  16. #include <linux/slab.h>
  17. #include <linux/jiffies.h>
  18. #include "rmi_driver.h"
  19. #include "rmi_f34.h"
  20. static int rmi_f34v7_read_flash_status(struct f34_data *f34)
  21. {
  22. u8 status;
  23. u8 command;
  24. int ret;
  25. ret = rmi_read_block(f34->fn->rmi_dev,
  26. f34->fn->fd.data_base_addr + f34->v7.off.flash_status,
  27. &status,
  28. sizeof(status));
  29. if (ret < 0) {
  30. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev,
  31. "%s: Error %d reading flash status\n", __func__, ret);
  32. return ret;
  33. }
  34. f34->v7.in_bl_mode = status >> 7;
  35. f34->v7.flash_status = status & 0x1f;
  36. if (f34->v7.flash_status != 0x00) {
  37. dev_err(&f34->fn->dev, "%s: status=%d, command=0x%02x\n",
  38. __func__, f34->v7.flash_status, f34->v7.command);
  39. }
  40. ret = rmi_read_block(f34->fn->rmi_dev,
  41. f34->fn->fd.data_base_addr + f34->v7.off.flash_cmd,
  42. &command,
  43. sizeof(command));
  44. if (ret < 0) {
  45. dev_err(&f34->fn->dev, "%s: Failed to read flash command\n",
  46. __func__);
  47. return ret;
  48. }
  49. f34->v7.command = command;
  50. return 0;
  51. }
  52. static int rmi_f34v7_wait_for_idle(struct f34_data *f34, int timeout_ms)
  53. {
  54. unsigned long timeout;
  55. timeout = msecs_to_jiffies(timeout_ms);
  56. if (!wait_for_completion_timeout(&f34->v7.cmd_done, timeout)) {
  57. dev_warn(&f34->fn->dev, "%s: Timed out waiting for idle status\n",
  58. __func__);
  59. return -ETIMEDOUT;
  60. }
  61. return 0;
  62. }
  63. static int rmi_f34v7_write_command_single_transaction(struct f34_data *f34,
  64. u8 cmd)
  65. {
  66. int ret;
  67. u8 base;
  68. struct f34v7_data_1_5 data_1_5;
  69. base = f34->fn->fd.data_base_addr;
  70. memset(&data_1_5, 0, sizeof(data_1_5));
  71. switch (cmd) {
  72. case v7_CMD_ERASE_ALL:
  73. data_1_5.partition_id = CORE_CODE_PARTITION;
  74. data_1_5.command = CMD_V7_ERASE_AP;
  75. break;
  76. case v7_CMD_ERASE_UI_FIRMWARE:
  77. data_1_5.partition_id = CORE_CODE_PARTITION;
  78. data_1_5.command = CMD_V7_ERASE;
  79. break;
  80. case v7_CMD_ERASE_BL_CONFIG:
  81. data_1_5.partition_id = GLOBAL_PARAMETERS_PARTITION;
  82. data_1_5.command = CMD_V7_ERASE;
  83. break;
  84. case v7_CMD_ERASE_UI_CONFIG:
  85. data_1_5.partition_id = CORE_CONFIG_PARTITION;
  86. data_1_5.command = CMD_V7_ERASE;
  87. break;
  88. case v7_CMD_ERASE_DISP_CONFIG:
  89. data_1_5.partition_id = DISPLAY_CONFIG_PARTITION;
  90. data_1_5.command = CMD_V7_ERASE;
  91. break;
  92. case v7_CMD_ERASE_FLASH_CONFIG:
  93. data_1_5.partition_id = FLASH_CONFIG_PARTITION;
  94. data_1_5.command = CMD_V7_ERASE;
  95. break;
  96. case v7_CMD_ERASE_GUEST_CODE:
  97. data_1_5.partition_id = GUEST_CODE_PARTITION;
  98. data_1_5.command = CMD_V7_ERASE;
  99. break;
  100. case v7_CMD_ENABLE_FLASH_PROG:
  101. data_1_5.partition_id = BOOTLOADER_PARTITION;
  102. data_1_5.command = CMD_V7_ENTER_BL;
  103. break;
  104. }
  105. data_1_5.payload[0] = f34->bootloader_id[0];
  106. data_1_5.payload[1] = f34->bootloader_id[1];
  107. ret = rmi_write_block(f34->fn->rmi_dev,
  108. base + f34->v7.off.partition_id,
  109. &data_1_5, sizeof(data_1_5));
  110. if (ret < 0) {
  111. dev_err(&f34->fn->dev,
  112. "%s: Failed to write single transaction command\n",
  113. __func__);
  114. return ret;
  115. }
  116. return 0;
  117. }
  118. static int rmi_f34v7_write_command(struct f34_data *f34, u8 cmd)
  119. {
  120. int ret;
  121. u8 base;
  122. u8 command;
  123. base = f34->fn->fd.data_base_addr;
  124. switch (cmd) {
  125. case v7_CMD_WRITE_FW:
  126. case v7_CMD_WRITE_CONFIG:
  127. case v7_CMD_WRITE_GUEST_CODE:
  128. command = CMD_V7_WRITE;
  129. break;
  130. case v7_CMD_READ_CONFIG:
  131. command = CMD_V7_READ;
  132. break;
  133. case v7_CMD_ERASE_ALL:
  134. command = CMD_V7_ERASE_AP;
  135. break;
  136. case v7_CMD_ERASE_UI_FIRMWARE:
  137. case v7_CMD_ERASE_BL_CONFIG:
  138. case v7_CMD_ERASE_UI_CONFIG:
  139. case v7_CMD_ERASE_DISP_CONFIG:
  140. case v7_CMD_ERASE_FLASH_CONFIG:
  141. case v7_CMD_ERASE_GUEST_CODE:
  142. command = CMD_V7_ERASE;
  143. break;
  144. case v7_CMD_ENABLE_FLASH_PROG:
  145. command = CMD_V7_ENTER_BL;
  146. break;
  147. default:
  148. dev_err(&f34->fn->dev, "%s: Invalid command 0x%02x\n",
  149. __func__, cmd);
  150. return -EINVAL;
  151. }
  152. f34->v7.command = command;
  153. switch (cmd) {
  154. case v7_CMD_ERASE_ALL:
  155. case v7_CMD_ERASE_UI_FIRMWARE:
  156. case v7_CMD_ERASE_BL_CONFIG:
  157. case v7_CMD_ERASE_UI_CONFIG:
  158. case v7_CMD_ERASE_DISP_CONFIG:
  159. case v7_CMD_ERASE_FLASH_CONFIG:
  160. case v7_CMD_ERASE_GUEST_CODE:
  161. case v7_CMD_ENABLE_FLASH_PROG:
  162. ret = rmi_f34v7_write_command_single_transaction(f34, cmd);
  163. if (ret < 0)
  164. return ret;
  165. else
  166. return 0;
  167. default:
  168. break;
  169. }
  170. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev, "%s: writing cmd %02X\n",
  171. __func__, command);
  172. ret = rmi_write_block(f34->fn->rmi_dev,
  173. base + f34->v7.off.flash_cmd,
  174. &command, sizeof(command));
  175. if (ret < 0) {
  176. dev_err(&f34->fn->dev, "%s: Failed to write flash command\n",
  177. __func__);
  178. return ret;
  179. }
  180. return 0;
  181. }
  182. static int rmi_f34v7_write_partition_id(struct f34_data *f34, u8 cmd)
  183. {
  184. int ret;
  185. u8 base;
  186. u8 partition;
  187. base = f34->fn->fd.data_base_addr;
  188. switch (cmd) {
  189. case v7_CMD_WRITE_FW:
  190. partition = CORE_CODE_PARTITION;
  191. break;
  192. case v7_CMD_WRITE_CONFIG:
  193. case v7_CMD_READ_CONFIG:
  194. if (f34->v7.config_area == v7_UI_CONFIG_AREA)
  195. partition = CORE_CONFIG_PARTITION;
  196. else if (f34->v7.config_area == v7_DP_CONFIG_AREA)
  197. partition = DISPLAY_CONFIG_PARTITION;
  198. else if (f34->v7.config_area == v7_PM_CONFIG_AREA)
  199. partition = GUEST_SERIALIZATION_PARTITION;
  200. else if (f34->v7.config_area == v7_BL_CONFIG_AREA)
  201. partition = GLOBAL_PARAMETERS_PARTITION;
  202. else if (f34->v7.config_area == v7_FLASH_CONFIG_AREA)
  203. partition = FLASH_CONFIG_PARTITION;
  204. break;
  205. case v7_CMD_WRITE_GUEST_CODE:
  206. partition = GUEST_CODE_PARTITION;
  207. break;
  208. case v7_CMD_ERASE_ALL:
  209. partition = CORE_CODE_PARTITION;
  210. break;
  211. case v7_CMD_ERASE_BL_CONFIG:
  212. partition = GLOBAL_PARAMETERS_PARTITION;
  213. break;
  214. case v7_CMD_ERASE_UI_CONFIG:
  215. partition = CORE_CONFIG_PARTITION;
  216. break;
  217. case v7_CMD_ERASE_DISP_CONFIG:
  218. partition = DISPLAY_CONFIG_PARTITION;
  219. break;
  220. case v7_CMD_ERASE_FLASH_CONFIG:
  221. partition = FLASH_CONFIG_PARTITION;
  222. break;
  223. case v7_CMD_ERASE_GUEST_CODE:
  224. partition = GUEST_CODE_PARTITION;
  225. break;
  226. case v7_CMD_ENABLE_FLASH_PROG:
  227. partition = BOOTLOADER_PARTITION;
  228. break;
  229. default:
  230. dev_err(&f34->fn->dev, "%s: Invalid command 0x%02x\n",
  231. __func__, cmd);
  232. return -EINVAL;
  233. }
  234. ret = rmi_write_block(f34->fn->rmi_dev,
  235. base + f34->v7.off.partition_id,
  236. &partition, sizeof(partition));
  237. if (ret < 0) {
  238. dev_err(&f34->fn->dev, "%s: Failed to write partition ID\n",
  239. __func__);
  240. return ret;
  241. }
  242. return 0;
  243. }
  244. static int rmi_f34v7_read_partition_table(struct f34_data *f34)
  245. {
  246. int ret;
  247. unsigned long timeout;
  248. u8 base;
  249. __le16 length;
  250. u16 block_number = 0;
  251. base = f34->fn->fd.data_base_addr;
  252. f34->v7.config_area = v7_FLASH_CONFIG_AREA;
  253. ret = rmi_f34v7_write_partition_id(f34, v7_CMD_READ_CONFIG);
  254. if (ret < 0)
  255. return ret;
  256. ret = rmi_write_block(f34->fn->rmi_dev,
  257. base + f34->v7.off.block_number,
  258. &block_number, sizeof(block_number));
  259. if (ret < 0) {
  260. dev_err(&f34->fn->dev, "%s: Failed to write block number\n",
  261. __func__);
  262. return ret;
  263. }
  264. put_unaligned_le16(f34->v7.flash_config_length, &length);
  265. ret = rmi_write_block(f34->fn->rmi_dev,
  266. base + f34->v7.off.transfer_length,
  267. &length, sizeof(length));
  268. if (ret < 0) {
  269. dev_err(&f34->fn->dev, "%s: Failed to write transfer length\n",
  270. __func__);
  271. return ret;
  272. }
  273. init_completion(&f34->v7.cmd_done);
  274. ret = rmi_f34v7_write_command(f34, v7_CMD_READ_CONFIG);
  275. if (ret < 0) {
  276. dev_err(&f34->fn->dev, "%s: Failed to write command\n",
  277. __func__);
  278. return ret;
  279. }
  280. timeout = msecs_to_jiffies(F34_WRITE_WAIT_MS);
  281. while (time_before(jiffies, timeout)) {
  282. usleep_range(5000, 6000);
  283. rmi_f34v7_read_flash_status(f34);
  284. if (f34->v7.command == v7_CMD_IDLE &&
  285. f34->v7.flash_status == 0x00) {
  286. break;
  287. }
  288. }
  289. ret = rmi_read_block(f34->fn->rmi_dev,
  290. base + f34->v7.off.payload,
  291. f34->v7.read_config_buf,
  292. f34->v7.partition_table_bytes);
  293. if (ret < 0) {
  294. dev_err(&f34->fn->dev, "%s: Failed to read block data\n",
  295. __func__);
  296. return ret;
  297. }
  298. return 0;
  299. }
  300. static void rmi_f34v7_parse_partition_table(struct f34_data *f34,
  301. const void *partition_table,
  302. struct block_count *blkcount,
  303. struct physical_address *phyaddr)
  304. {
  305. int i;
  306. int index;
  307. u16 partition_length;
  308. u16 physical_address;
  309. const struct partition_table *ptable;
  310. for (i = 0; i < f34->v7.partitions; i++) {
  311. index = i * 8 + 2;
  312. ptable = partition_table + index;
  313. partition_length = le16_to_cpu(ptable->partition_length);
  314. physical_address = le16_to_cpu(ptable->start_physical_address);
  315. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev,
  316. "%s: Partition entry %d: %*ph\n",
  317. __func__, i, sizeof(struct partition_table), ptable);
  318. switch (ptable->partition_id & 0x1f) {
  319. case CORE_CODE_PARTITION:
  320. blkcount->ui_firmware = partition_length;
  321. phyaddr->ui_firmware = physical_address;
  322. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev,
  323. "%s: Core code block count: %d\n",
  324. __func__, blkcount->ui_firmware);
  325. break;
  326. case CORE_CONFIG_PARTITION:
  327. blkcount->ui_config = partition_length;
  328. phyaddr->ui_config = physical_address;
  329. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev,
  330. "%s: Core config block count: %d\n",
  331. __func__, blkcount->ui_config);
  332. break;
  333. case DISPLAY_CONFIG_PARTITION:
  334. blkcount->dp_config = partition_length;
  335. phyaddr->dp_config = physical_address;
  336. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev,
  337. "%s: Display config block count: %d\n",
  338. __func__, blkcount->dp_config);
  339. break;
  340. case FLASH_CONFIG_PARTITION:
  341. blkcount->fl_config = partition_length;
  342. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev,
  343. "%s: Flash config block count: %d\n",
  344. __func__, blkcount->fl_config);
  345. break;
  346. case GUEST_CODE_PARTITION:
  347. blkcount->guest_code = partition_length;
  348. phyaddr->guest_code = physical_address;
  349. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev,
  350. "%s: Guest code block count: %d\n",
  351. __func__, blkcount->guest_code);
  352. break;
  353. case GUEST_SERIALIZATION_PARTITION:
  354. blkcount->pm_config = partition_length;
  355. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev,
  356. "%s: Guest serialization block count: %d\n",
  357. __func__, blkcount->pm_config);
  358. break;
  359. case GLOBAL_PARAMETERS_PARTITION:
  360. blkcount->bl_config = partition_length;
  361. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev,
  362. "%s: Global parameters block count: %d\n",
  363. __func__, blkcount->bl_config);
  364. break;
  365. case DEVICE_CONFIG_PARTITION:
  366. blkcount->lockdown = partition_length;
  367. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev,
  368. "%s: Device config block count: %d\n",
  369. __func__, blkcount->lockdown);
  370. break;
  371. }
  372. }
  373. }
  374. static int rmi_f34v7_read_queries_bl_version(struct f34_data *f34)
  375. {
  376. int ret;
  377. u8 base;
  378. int offset;
  379. u8 query_0;
  380. struct f34v7_query_1_7 query_1_7;
  381. base = f34->fn->fd.query_base_addr;
  382. ret = rmi_read_block(f34->fn->rmi_dev,
  383. base,
  384. &query_0,
  385. sizeof(query_0));
  386. if (ret < 0) {
  387. dev_err(&f34->fn->dev,
  388. "%s: Failed to read query 0\n", __func__);
  389. return ret;
  390. }
  391. offset = (query_0 & 0x7) + 1;
  392. ret = rmi_read_block(f34->fn->rmi_dev,
  393. base + offset,
  394. &query_1_7,
  395. sizeof(query_1_7));
  396. if (ret < 0) {
  397. dev_err(&f34->fn->dev, "%s: Failed to read queries 1 to 7\n",
  398. __func__);
  399. return ret;
  400. }
  401. f34->bootloader_id[0] = query_1_7.bl_minor_revision;
  402. f34->bootloader_id[1] = query_1_7.bl_major_revision;
  403. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev, "Bootloader V%d.%d\n",
  404. f34->bootloader_id[1], f34->bootloader_id[0]);
  405. return 0;
  406. }
  407. static int rmi_f34v7_read_queries(struct f34_data *f34)
  408. {
  409. int ret;
  410. int i, j;
  411. u8 base;
  412. int offset;
  413. u8 *ptable;
  414. u8 query_0;
  415. struct f34v7_query_1_7 query_1_7;
  416. base = f34->fn->fd.query_base_addr;
  417. ret = rmi_read_block(f34->fn->rmi_dev,
  418. base,
  419. &query_0,
  420. sizeof(query_0));
  421. if (ret < 0) {
  422. dev_err(&f34->fn->dev,
  423. "%s: Failed to read query 0\n", __func__);
  424. return ret;
  425. }
  426. offset = (query_0 & 0x07) + 1;
  427. ret = rmi_read_block(f34->fn->rmi_dev,
  428. base + offset,
  429. &query_1_7,
  430. sizeof(query_1_7));
  431. if (ret < 0) {
  432. dev_err(&f34->fn->dev, "%s: Failed to read queries 1 to 7\n",
  433. __func__);
  434. return ret;
  435. }
  436. f34->bootloader_id[0] = query_1_7.bl_minor_revision;
  437. f34->bootloader_id[1] = query_1_7.bl_major_revision;
  438. f34->v7.block_size = le16_to_cpu(query_1_7.block_size);
  439. f34->v7.flash_config_length =
  440. le16_to_cpu(query_1_7.flash_config_length);
  441. f34->v7.payload_length = le16_to_cpu(query_1_7.payload_length);
  442. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev, "%s: f34->v7.block_size = %d\n",
  443. __func__, f34->v7.block_size);
  444. f34->v7.off.flash_status = V7_FLASH_STATUS_OFFSET;
  445. f34->v7.off.partition_id = V7_PARTITION_ID_OFFSET;
  446. f34->v7.off.block_number = V7_BLOCK_NUMBER_OFFSET;
  447. f34->v7.off.transfer_length = V7_TRANSFER_LENGTH_OFFSET;
  448. f34->v7.off.flash_cmd = V7_COMMAND_OFFSET;
  449. f34->v7.off.payload = V7_PAYLOAD_OFFSET;
  450. f34->v7.has_display_cfg = query_1_7.partition_support[1] & HAS_DISP_CFG;
  451. f34->v7.has_guest_code =
  452. query_1_7.partition_support[1] & HAS_GUEST_CODE;
  453. if (query_0 & HAS_CONFIG_ID) {
  454. char f34_ctrl[CONFIG_ID_SIZE];
  455. int i = 0;
  456. u8 *p = f34->configuration_id;
  457. *p = '\0';
  458. ret = rmi_read_block(f34->fn->rmi_dev,
  459. f34->fn->fd.control_base_addr,
  460. f34_ctrl,
  461. sizeof(f34_ctrl));
  462. if (ret)
  463. return ret;
  464. /* Eat leading zeros */
  465. while (i < sizeof(f34_ctrl) && !f34_ctrl[i])
  466. i++;
  467. for (; i < sizeof(f34_ctrl); i++)
  468. p += snprintf(p, f34->configuration_id
  469. + sizeof(f34->configuration_id) - p,
  470. "%02X", f34_ctrl[i]);
  471. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev, "Configuration ID: %s\n",
  472. f34->configuration_id);
  473. }
  474. f34->v7.partitions = 0;
  475. for (i = 0; i < sizeof(query_1_7.partition_support); i++)
  476. for (j = 0; j < 8; j++)
  477. if (query_1_7.partition_support[i] & (1 << j))
  478. f34->v7.partitions++;
  479. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev, "%s: Supported partitions: %*ph\n",
  480. __func__, sizeof(query_1_7.partition_support),
  481. query_1_7.partition_support);
  482. f34->v7.partition_table_bytes = f34->v7.partitions * 8 + 2;
  483. f34->v7.read_config_buf = devm_kzalloc(&f34->fn->dev,
  484. f34->v7.partition_table_bytes,
  485. GFP_KERNEL);
  486. if (!f34->v7.read_config_buf) {
  487. f34->v7.read_config_buf_size = 0;
  488. return -ENOMEM;
  489. }
  490. f34->v7.read_config_buf_size = f34->v7.partition_table_bytes;
  491. ptable = f34->v7.read_config_buf;
  492. ret = rmi_f34v7_read_partition_table(f34);
  493. if (ret < 0) {
  494. dev_err(&f34->fn->dev, "%s: Failed to read partition table\n",
  495. __func__);
  496. return ret;
  497. }
  498. rmi_f34v7_parse_partition_table(f34, ptable,
  499. &f34->v7.blkcount, &f34->v7.phyaddr);
  500. return 0;
  501. }
  502. static int rmi_f34v7_check_ui_firmware_size(struct f34_data *f34)
  503. {
  504. u16 block_count;
  505. block_count = f34->v7.img.ui_firmware.size / f34->v7.block_size;
  506. f34->update_size += block_count;
  507. if (block_count != f34->v7.blkcount.ui_firmware) {
  508. dev_err(&f34->fn->dev,
  509. "UI firmware size mismatch: %d != %d\n",
  510. block_count, f34->v7.blkcount.ui_firmware);
  511. return -EINVAL;
  512. }
  513. return 0;
  514. }
  515. static int rmi_f34v7_check_ui_config_size(struct f34_data *f34)
  516. {
  517. u16 block_count;
  518. block_count = f34->v7.img.ui_config.size / f34->v7.block_size;
  519. f34->update_size += block_count;
  520. if (block_count != f34->v7.blkcount.ui_config) {
  521. dev_err(&f34->fn->dev, "UI config size mismatch\n");
  522. return -EINVAL;
  523. }
  524. return 0;
  525. }
  526. static int rmi_f34v7_check_dp_config_size(struct f34_data *f34)
  527. {
  528. u16 block_count;
  529. block_count = f34->v7.img.dp_config.size / f34->v7.block_size;
  530. f34->update_size += block_count;
  531. if (block_count != f34->v7.blkcount.dp_config) {
  532. dev_err(&f34->fn->dev, "Display config size mismatch\n");
  533. return -EINVAL;
  534. }
  535. return 0;
  536. }
  537. static int rmi_f34v7_check_guest_code_size(struct f34_data *f34)
  538. {
  539. u16 block_count;
  540. block_count = f34->v7.img.guest_code.size / f34->v7.block_size;
  541. f34->update_size += block_count;
  542. if (block_count != f34->v7.blkcount.guest_code) {
  543. dev_err(&f34->fn->dev, "Guest code size mismatch\n");
  544. return -EINVAL;
  545. }
  546. return 0;
  547. }
  548. static int rmi_f34v7_check_bl_config_size(struct f34_data *f34)
  549. {
  550. u16 block_count;
  551. block_count = f34->v7.img.bl_config.size / f34->v7.block_size;
  552. f34->update_size += block_count;
  553. if (block_count != f34->v7.blkcount.bl_config) {
  554. dev_err(&f34->fn->dev, "Bootloader config size mismatch\n");
  555. return -EINVAL;
  556. }
  557. return 0;
  558. }
  559. static int rmi_f34v7_erase_config(struct f34_data *f34)
  560. {
  561. int ret;
  562. dev_info(&f34->fn->dev, "Erasing config...\n");
  563. init_completion(&f34->v7.cmd_done);
  564. switch (f34->v7.config_area) {
  565. case v7_UI_CONFIG_AREA:
  566. ret = rmi_f34v7_write_command(f34, v7_CMD_ERASE_UI_CONFIG);
  567. if (ret < 0)
  568. return ret;
  569. break;
  570. case v7_DP_CONFIG_AREA:
  571. ret = rmi_f34v7_write_command(f34, v7_CMD_ERASE_DISP_CONFIG);
  572. if (ret < 0)
  573. return ret;
  574. break;
  575. case v7_BL_CONFIG_AREA:
  576. ret = rmi_f34v7_write_command(f34, v7_CMD_ERASE_BL_CONFIG);
  577. if (ret < 0)
  578. return ret;
  579. break;
  580. }
  581. ret = rmi_f34v7_wait_for_idle(f34, F34_ERASE_WAIT_MS);
  582. if (ret < 0)
  583. return ret;
  584. return 0;
  585. }
  586. static int rmi_f34v7_erase_guest_code(struct f34_data *f34)
  587. {
  588. int ret;
  589. dev_info(&f34->fn->dev, "Erasing guest code...\n");
  590. init_completion(&f34->v7.cmd_done);
  591. ret = rmi_f34v7_write_command(f34, v7_CMD_ERASE_GUEST_CODE);
  592. if (ret < 0)
  593. return ret;
  594. ret = rmi_f34v7_wait_for_idle(f34, F34_ERASE_WAIT_MS);
  595. if (ret < 0)
  596. return ret;
  597. return 0;
  598. }
  599. static int rmi_f34v7_erase_all(struct f34_data *f34)
  600. {
  601. int ret;
  602. dev_info(&f34->fn->dev, "Erasing firmware...\n");
  603. init_completion(&f34->v7.cmd_done);
  604. ret = rmi_f34v7_write_command(f34, v7_CMD_ERASE_UI_FIRMWARE);
  605. if (ret < 0)
  606. return ret;
  607. ret = rmi_f34v7_wait_for_idle(f34, F34_ERASE_WAIT_MS);
  608. if (ret < 0)
  609. return ret;
  610. f34->v7.config_area = v7_UI_CONFIG_AREA;
  611. ret = rmi_f34v7_erase_config(f34);
  612. if (ret < 0)
  613. return ret;
  614. if (f34->v7.has_display_cfg) {
  615. f34->v7.config_area = v7_DP_CONFIG_AREA;
  616. ret = rmi_f34v7_erase_config(f34);
  617. if (ret < 0)
  618. return ret;
  619. }
  620. if (f34->v7.new_partition_table && f34->v7.has_guest_code) {
  621. ret = rmi_f34v7_erase_guest_code(f34);
  622. if (ret < 0)
  623. return ret;
  624. }
  625. return 0;
  626. }
  627. static int rmi_f34v7_read_blocks(struct f34_data *f34,
  628. u16 block_cnt, u8 command)
  629. {
  630. int ret;
  631. u8 base;
  632. __le16 length;
  633. u16 transfer;
  634. u16 max_transfer;
  635. u16 remaining = block_cnt;
  636. u16 block_number = 0;
  637. u16 index = 0;
  638. base = f34->fn->fd.data_base_addr;
  639. ret = rmi_f34v7_write_partition_id(f34, command);
  640. if (ret < 0)
  641. return ret;
  642. ret = rmi_write_block(f34->fn->rmi_dev,
  643. base + f34->v7.off.block_number,
  644. &block_number, sizeof(block_number));
  645. if (ret < 0) {
  646. dev_err(&f34->fn->dev, "%s: Failed to write block number\n",
  647. __func__);
  648. return ret;
  649. }
  650. max_transfer = min(f34->v7.payload_length,
  651. (u16)(PAGE_SIZE / f34->v7.block_size));
  652. do {
  653. transfer = min(remaining, max_transfer);
  654. put_unaligned_le16(transfer, &length);
  655. ret = rmi_write_block(f34->fn->rmi_dev,
  656. base + f34->v7.off.transfer_length,
  657. &length, sizeof(length));
  658. if (ret < 0) {
  659. dev_err(&f34->fn->dev,
  660. "%s: Write transfer length fail (%d remaining)\n",
  661. __func__, remaining);
  662. return ret;
  663. }
  664. init_completion(&f34->v7.cmd_done);
  665. ret = rmi_f34v7_write_command(f34, command);
  666. if (ret < 0)
  667. return ret;
  668. ret = rmi_f34v7_wait_for_idle(f34, F34_ENABLE_WAIT_MS);
  669. if (ret < 0)
  670. return ret;
  671. ret = rmi_read_block(f34->fn->rmi_dev,
  672. base + f34->v7.off.payload,
  673. &f34->v7.read_config_buf[index],
  674. transfer * f34->v7.block_size);
  675. if (ret < 0) {
  676. dev_err(&f34->fn->dev,
  677. "%s: Read block failed (%d blks remaining)\n",
  678. __func__, remaining);
  679. return ret;
  680. }
  681. index += (transfer * f34->v7.block_size);
  682. remaining -= transfer;
  683. } while (remaining);
  684. return 0;
  685. }
  686. static int rmi_f34v7_write_f34v7_blocks(struct f34_data *f34,
  687. const void *block_ptr, u16 block_cnt,
  688. u8 command)
  689. {
  690. int ret;
  691. u8 base;
  692. __le16 length;
  693. u16 transfer;
  694. u16 max_transfer;
  695. u16 remaining = block_cnt;
  696. u16 block_number = 0;
  697. base = f34->fn->fd.data_base_addr;
  698. ret = rmi_f34v7_write_partition_id(f34, command);
  699. if (ret < 0)
  700. return ret;
  701. ret = rmi_write_block(f34->fn->rmi_dev,
  702. base + f34->v7.off.block_number,
  703. &block_number, sizeof(block_number));
  704. if (ret < 0) {
  705. dev_err(&f34->fn->dev, "%s: Failed to write block number\n",
  706. __func__);
  707. return ret;
  708. }
  709. if (f34->v7.payload_length > (PAGE_SIZE / f34->v7.block_size))
  710. max_transfer = PAGE_SIZE / f34->v7.block_size;
  711. else
  712. max_transfer = f34->v7.payload_length;
  713. do {
  714. transfer = min(remaining, max_transfer);
  715. put_unaligned_le16(transfer, &length);
  716. init_completion(&f34->v7.cmd_done);
  717. ret = rmi_write_block(f34->fn->rmi_dev,
  718. base + f34->v7.off.transfer_length,
  719. &length, sizeof(length));
  720. if (ret < 0) {
  721. dev_err(&f34->fn->dev,
  722. "%s: Write transfer length fail (%d remaining)\n",
  723. __func__, remaining);
  724. return ret;
  725. }
  726. ret = rmi_f34v7_write_command(f34, command);
  727. if (ret < 0)
  728. return ret;
  729. ret = rmi_write_block(f34->fn->rmi_dev,
  730. base + f34->v7.off.payload,
  731. block_ptr, transfer * f34->v7.block_size);
  732. if (ret < 0) {
  733. dev_err(&f34->fn->dev,
  734. "%s: Failed writing data (%d blks remaining)\n",
  735. __func__, remaining);
  736. return ret;
  737. }
  738. ret = rmi_f34v7_wait_for_idle(f34, F34_ENABLE_WAIT_MS);
  739. if (ret < 0)
  740. return ret;
  741. block_ptr += (transfer * f34->v7.block_size);
  742. remaining -= transfer;
  743. f34->update_progress += transfer;
  744. f34->update_status = (f34->update_progress * 100) /
  745. f34->update_size;
  746. } while (remaining);
  747. return 0;
  748. }
  749. static int rmi_f34v7_write_config(struct f34_data *f34)
  750. {
  751. return rmi_f34v7_write_f34v7_blocks(f34, f34->v7.config_data,
  752. f34->v7.config_block_count,
  753. v7_CMD_WRITE_CONFIG);
  754. }
  755. static int rmi_f34v7_write_ui_config(struct f34_data *f34)
  756. {
  757. f34->v7.config_area = v7_UI_CONFIG_AREA;
  758. f34->v7.config_data = f34->v7.img.ui_config.data;
  759. f34->v7.config_size = f34->v7.img.ui_config.size;
  760. f34->v7.config_block_count = f34->v7.config_size / f34->v7.block_size;
  761. return rmi_f34v7_write_config(f34);
  762. }
  763. static int rmi_f34v7_write_dp_config(struct f34_data *f34)
  764. {
  765. f34->v7.config_area = v7_DP_CONFIG_AREA;
  766. f34->v7.config_data = f34->v7.img.dp_config.data;
  767. f34->v7.config_size = f34->v7.img.dp_config.size;
  768. f34->v7.config_block_count = f34->v7.config_size / f34->v7.block_size;
  769. return rmi_f34v7_write_config(f34);
  770. }
  771. static int rmi_f34v7_write_guest_code(struct f34_data *f34)
  772. {
  773. return rmi_f34v7_write_f34v7_blocks(f34, f34->v7.img.guest_code.data,
  774. f34->v7.img.guest_code.size /
  775. f34->v7.block_size,
  776. v7_CMD_WRITE_GUEST_CODE);
  777. }
  778. static int rmi_f34v7_write_flash_config(struct f34_data *f34)
  779. {
  780. int ret;
  781. f34->v7.config_area = v7_FLASH_CONFIG_AREA;
  782. f34->v7.config_data = f34->v7.img.fl_config.data;
  783. f34->v7.config_size = f34->v7.img.fl_config.size;
  784. f34->v7.config_block_count = f34->v7.config_size / f34->v7.block_size;
  785. if (f34->v7.config_block_count != f34->v7.blkcount.fl_config) {
  786. dev_err(&f34->fn->dev, "%s: Flash config size mismatch\n",
  787. __func__);
  788. return -EINVAL;
  789. }
  790. init_completion(&f34->v7.cmd_done);
  791. ret = rmi_f34v7_write_command(f34, v7_CMD_ERASE_FLASH_CONFIG);
  792. if (ret < 0)
  793. return ret;
  794. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev,
  795. "%s: Erase flash config command written\n", __func__);
  796. ret = rmi_f34v7_wait_for_idle(f34, F34_WRITE_WAIT_MS);
  797. if (ret < 0)
  798. return ret;
  799. ret = rmi_f34v7_write_config(f34);
  800. if (ret < 0)
  801. return ret;
  802. return 0;
  803. }
  804. static int rmi_f34v7_write_partition_table(struct f34_data *f34)
  805. {
  806. u16 block_count;
  807. int ret;
  808. block_count = f34->v7.blkcount.bl_config;
  809. f34->v7.config_area = v7_BL_CONFIG_AREA;
  810. f34->v7.config_size = f34->v7.block_size * block_count;
  811. devm_kfree(&f34->fn->dev, f34->v7.read_config_buf);
  812. f34->v7.read_config_buf = devm_kzalloc(&f34->fn->dev,
  813. f34->v7.config_size, GFP_KERNEL);
  814. if (!f34->v7.read_config_buf) {
  815. f34->v7.read_config_buf_size = 0;
  816. return -ENOMEM;
  817. }
  818. f34->v7.read_config_buf_size = f34->v7.config_size;
  819. ret = rmi_f34v7_read_blocks(f34, block_count, v7_CMD_READ_CONFIG);
  820. if (ret < 0)
  821. return ret;
  822. ret = rmi_f34v7_erase_config(f34);
  823. if (ret < 0)
  824. return ret;
  825. ret = rmi_f34v7_write_flash_config(f34);
  826. if (ret < 0)
  827. return ret;
  828. f34->v7.config_area = v7_BL_CONFIG_AREA;
  829. f34->v7.config_data = f34->v7.read_config_buf;
  830. f34->v7.config_size = f34->v7.img.bl_config.size;
  831. f34->v7.config_block_count = f34->v7.config_size / f34->v7.block_size;
  832. ret = rmi_f34v7_write_config(f34);
  833. if (ret < 0)
  834. return ret;
  835. return 0;
  836. }
  837. static int rmi_f34v7_write_firmware(struct f34_data *f34)
  838. {
  839. u16 blk_count;
  840. blk_count = f34->v7.img.ui_firmware.size / f34->v7.block_size;
  841. return rmi_f34v7_write_f34v7_blocks(f34, f34->v7.img.ui_firmware.data,
  842. blk_count, v7_CMD_WRITE_FW);
  843. }
  844. static void rmi_f34v7_compare_partition_tables(struct f34_data *f34)
  845. {
  846. if (f34->v7.phyaddr.ui_firmware != f34->v7.img.phyaddr.ui_firmware) {
  847. f34->v7.new_partition_table = true;
  848. return;
  849. }
  850. if (f34->v7.phyaddr.ui_config != f34->v7.img.phyaddr.ui_config) {
  851. f34->v7.new_partition_table = true;
  852. return;
  853. }
  854. if (f34->v7.has_display_cfg &&
  855. f34->v7.phyaddr.dp_config != f34->v7.img.phyaddr.dp_config) {
  856. f34->v7.new_partition_table = true;
  857. return;
  858. }
  859. if (f34->v7.has_guest_code &&
  860. f34->v7.phyaddr.guest_code != f34->v7.img.phyaddr.guest_code) {
  861. f34->v7.new_partition_table = true;
  862. return;
  863. }
  864. f34->v7.new_partition_table = false;
  865. }
  866. static void rmi_f34v7_parse_img_header_10_bl_container(struct f34_data *f34,
  867. const void *image)
  868. {
  869. int i;
  870. int num_of_containers;
  871. unsigned int addr;
  872. unsigned int container_id;
  873. unsigned int length;
  874. const void *content;
  875. const struct container_descriptor *descriptor;
  876. num_of_containers = f34->v7.img.bootloader.size / 4 - 1;
  877. for (i = 1; i <= num_of_containers; i++) {
  878. addr = get_unaligned_le32(f34->v7.img.bootloader.data + i * 4);
  879. descriptor = image + addr;
  880. container_id = le16_to_cpu(descriptor->container_id);
  881. content = image + le32_to_cpu(descriptor->content_address);
  882. length = le32_to_cpu(descriptor->content_length);
  883. switch (container_id) {
  884. case BL_CONFIG_CONTAINER:
  885. case GLOBAL_PARAMETERS_CONTAINER:
  886. f34->v7.img.bl_config.data = content;
  887. f34->v7.img.bl_config.size = length;
  888. break;
  889. case BL_LOCKDOWN_INFO_CONTAINER:
  890. case DEVICE_CONFIG_CONTAINER:
  891. f34->v7.img.lockdown.data = content;
  892. f34->v7.img.lockdown.size = length;
  893. break;
  894. default:
  895. break;
  896. }
  897. }
  898. }
  899. static void rmi_f34v7_parse_image_header_10(struct f34_data *f34)
  900. {
  901. unsigned int i;
  902. unsigned int num_of_containers;
  903. unsigned int addr;
  904. unsigned int offset;
  905. unsigned int container_id;
  906. unsigned int length;
  907. const void *image = f34->v7.image;
  908. const u8 *content;
  909. const struct container_descriptor *descriptor;
  910. const struct image_header_10 *header = image;
  911. f34->v7.img.checksum = le32_to_cpu(header->checksum);
  912. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev, "%s: f34->v7.img.checksum=%X\n",
  913. __func__, f34->v7.img.checksum);
  914. /* address of top level container */
  915. offset = le32_to_cpu(header->top_level_container_start_addr);
  916. descriptor = image + offset;
  917. /* address of top level container content */
  918. offset = le32_to_cpu(descriptor->content_address);
  919. num_of_containers = le32_to_cpu(descriptor->content_length) / 4;
  920. for (i = 0; i < num_of_containers; i++) {
  921. addr = get_unaligned_le32(image + offset);
  922. offset += 4;
  923. descriptor = image + addr;
  924. container_id = le16_to_cpu(descriptor->container_id);
  925. content = image + le32_to_cpu(descriptor->content_address);
  926. length = le32_to_cpu(descriptor->content_length);
  927. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev,
  928. "%s: container_id=%d, length=%d\n", __func__,
  929. container_id, length);
  930. switch (container_id) {
  931. case UI_CONTAINER:
  932. case CORE_CODE_CONTAINER:
  933. f34->v7.img.ui_firmware.data = content;
  934. f34->v7.img.ui_firmware.size = length;
  935. break;
  936. case UI_CONFIG_CONTAINER:
  937. case CORE_CONFIG_CONTAINER:
  938. f34->v7.img.ui_config.data = content;
  939. f34->v7.img.ui_config.size = length;
  940. break;
  941. case BL_CONTAINER:
  942. f34->v7.img.bl_version = *content;
  943. f34->v7.img.bootloader.data = content;
  944. f34->v7.img.bootloader.size = length;
  945. rmi_f34v7_parse_img_header_10_bl_container(f34, image);
  946. break;
  947. case GUEST_CODE_CONTAINER:
  948. f34->v7.img.contains_guest_code = true;
  949. f34->v7.img.guest_code.data = content;
  950. f34->v7.img.guest_code.size = length;
  951. break;
  952. case DISPLAY_CONFIG_CONTAINER:
  953. f34->v7.img.contains_display_cfg = true;
  954. f34->v7.img.dp_config.data = content;
  955. f34->v7.img.dp_config.size = length;
  956. break;
  957. case FLASH_CONFIG_CONTAINER:
  958. f34->v7.img.contains_flash_config = true;
  959. f34->v7.img.fl_config.data = content;
  960. f34->v7.img.fl_config.size = length;
  961. break;
  962. case GENERAL_INFORMATION_CONTAINER:
  963. f34->v7.img.contains_firmware_id = true;
  964. f34->v7.img.firmware_id =
  965. get_unaligned_le32(content + 4);
  966. break;
  967. default:
  968. break;
  969. }
  970. }
  971. }
  972. static int rmi_f34v7_parse_image_info(struct f34_data *f34)
  973. {
  974. const struct image_header_10 *header = f34->v7.image;
  975. memset(&f34->v7.img, 0x00, sizeof(f34->v7.img));
  976. rmi_dbg(RMI_DEBUG_FN, &f34->fn->dev,
  977. "%s: header->major_header_version = %d\n",
  978. __func__, header->major_header_version);
  979. switch (header->major_header_version) {
  980. case IMAGE_HEADER_VERSION_10:
  981. rmi_f34v7_parse_image_header_10(f34);
  982. break;
  983. default:
  984. dev_err(&f34->fn->dev, "Unsupported image file format %02X\n",
  985. header->major_header_version);
  986. return -EINVAL;
  987. }
  988. if (!f34->v7.img.contains_flash_config) {
  989. dev_err(&f34->fn->dev, "%s: No flash config in fw image\n",
  990. __func__);
  991. return -EINVAL;
  992. }
  993. rmi_f34v7_parse_partition_table(f34, f34->v7.img.fl_config.data,
  994. &f34->v7.img.blkcount, &f34->v7.img.phyaddr);
  995. rmi_f34v7_compare_partition_tables(f34);
  996. return 0;
  997. }
  998. int rmi_f34v7_do_reflash(struct f34_data *f34, const struct firmware *fw)
  999. {
  1000. int ret;
  1001. rmi_f34v7_read_queries_bl_version(f34);
  1002. f34->v7.image = fw->data;
  1003. f34->update_progress = 0;
  1004. f34->update_size = 0;
  1005. ret = rmi_f34v7_parse_image_info(f34);
  1006. if (ret < 0)
  1007. goto fail;
  1008. if (!f34->v7.new_partition_table) {
  1009. ret = rmi_f34v7_check_ui_firmware_size(f34);
  1010. if (ret < 0)
  1011. goto fail;
  1012. ret = rmi_f34v7_check_ui_config_size(f34);
  1013. if (ret < 0)
  1014. goto fail;
  1015. if (f34->v7.has_display_cfg &&
  1016. f34->v7.img.contains_display_cfg) {
  1017. ret = rmi_f34v7_check_dp_config_size(f34);
  1018. if (ret < 0)
  1019. goto fail;
  1020. }
  1021. if (f34->v7.has_guest_code && f34->v7.img.contains_guest_code) {
  1022. ret = rmi_f34v7_check_guest_code_size(f34);
  1023. if (ret < 0)
  1024. goto fail;
  1025. }
  1026. } else {
  1027. ret = rmi_f34v7_check_bl_config_size(f34);
  1028. if (ret < 0)
  1029. goto fail;
  1030. }
  1031. ret = rmi_f34v7_erase_all(f34);
  1032. if (ret < 0)
  1033. goto fail;
  1034. if (f34->v7.new_partition_table) {
  1035. ret = rmi_f34v7_write_partition_table(f34);
  1036. if (ret < 0)
  1037. goto fail;
  1038. dev_info(&f34->fn->dev, "%s: Partition table programmed\n",
  1039. __func__);
  1040. }
  1041. dev_info(&f34->fn->dev, "Writing firmware (%d bytes)...\n",
  1042. f34->v7.img.ui_firmware.size);
  1043. ret = rmi_f34v7_write_firmware(f34);
  1044. if (ret < 0)
  1045. goto fail;
  1046. dev_info(&f34->fn->dev, "Writing config (%d bytes)...\n",
  1047. f34->v7.img.ui_config.size);
  1048. f34->v7.config_area = v7_UI_CONFIG_AREA;
  1049. ret = rmi_f34v7_write_ui_config(f34);
  1050. if (ret < 0)
  1051. goto fail;
  1052. if (f34->v7.has_display_cfg && f34->v7.img.contains_display_cfg) {
  1053. dev_info(&f34->fn->dev, "Writing display config...\n");
  1054. ret = rmi_f34v7_write_dp_config(f34);
  1055. if (ret < 0)
  1056. goto fail;
  1057. }
  1058. if (f34->v7.new_partition_table) {
  1059. if (f34->v7.has_guest_code && f34->v7.img.contains_guest_code) {
  1060. dev_info(&f34->fn->dev, "Writing guest code...\n");
  1061. ret = rmi_f34v7_write_guest_code(f34);
  1062. if (ret < 0)
  1063. goto fail;
  1064. }
  1065. }
  1066. fail:
  1067. return ret;
  1068. }
  1069. static int rmi_f34v7_enter_flash_prog(struct f34_data *f34)
  1070. {
  1071. int ret;
  1072. f34->fn->rmi_dev->driver->set_irq_bits(f34->fn->rmi_dev, f34->fn->irq_mask);
  1073. ret = rmi_f34v7_read_flash_status(f34);
  1074. if (ret < 0)
  1075. return ret;
  1076. if (f34->v7.in_bl_mode)
  1077. return 0;
  1078. init_completion(&f34->v7.cmd_done);
  1079. ret = rmi_f34v7_write_command(f34, v7_CMD_ENABLE_FLASH_PROG);
  1080. if (ret < 0)
  1081. return ret;
  1082. ret = rmi_f34v7_wait_for_idle(f34, F34_ENABLE_WAIT_MS);
  1083. if (ret < 0)
  1084. return ret;
  1085. return 0;
  1086. }
  1087. int rmi_f34v7_start_reflash(struct f34_data *f34, const struct firmware *fw)
  1088. {
  1089. int ret = 0;
  1090. f34->fn->rmi_dev->driver->set_irq_bits(f34->fn->rmi_dev, f34->fn->irq_mask);
  1091. f34->v7.config_area = v7_UI_CONFIG_AREA;
  1092. f34->v7.image = fw->data;
  1093. ret = rmi_f34v7_parse_image_info(f34);
  1094. if (ret < 0)
  1095. goto exit;
  1096. if (!f34->v7.force_update && f34->v7.new_partition_table) {
  1097. dev_err(&f34->fn->dev, "%s: Partition table mismatch\n",
  1098. __func__);
  1099. ret = -EINVAL;
  1100. goto exit;
  1101. }
  1102. dev_info(&f34->fn->dev, "Firmware image OK\n");
  1103. ret = rmi_f34v7_read_flash_status(f34);
  1104. if (ret < 0)
  1105. goto exit;
  1106. if (f34->v7.in_bl_mode) {
  1107. dev_info(&f34->fn->dev, "%s: Device in bootloader mode\n",
  1108. __func__);
  1109. }
  1110. rmi_f34v7_enter_flash_prog(f34);
  1111. return 0;
  1112. exit:
  1113. return ret;
  1114. }
  1115. int rmi_f34v7_probe(struct f34_data *f34)
  1116. {
  1117. int ret;
  1118. /* Read bootloader version */
  1119. ret = rmi_read_block(f34->fn->rmi_dev,
  1120. f34->fn->fd.query_base_addr + V7_BOOTLOADER_ID_OFFSET,
  1121. f34->bootloader_id,
  1122. sizeof(f34->bootloader_id));
  1123. if (ret < 0) {
  1124. dev_err(&f34->fn->dev, "%s: Failed to read bootloader ID\n",
  1125. __func__);
  1126. return ret;
  1127. }
  1128. if (f34->bootloader_id[1] == '5') {
  1129. f34->bl_version = 5;
  1130. } else if (f34->bootloader_id[1] == '6') {
  1131. f34->bl_version = 6;
  1132. } else if (f34->bootloader_id[1] == 7) {
  1133. f34->bl_version = 7;
  1134. } else {
  1135. dev_err(&f34->fn->dev, "%s: Unrecognized bootloader version\n",
  1136. __func__);
  1137. return -EINVAL;
  1138. }
  1139. memset(&f34->v7.blkcount, 0x00, sizeof(f34->v7.blkcount));
  1140. memset(&f34->v7.phyaddr, 0x00, sizeof(f34->v7.phyaddr));
  1141. init_completion(&f34->v7.cmd_done);
  1142. ret = rmi_f34v7_read_queries(f34);
  1143. if (ret < 0)
  1144. return ret;
  1145. f34->v7.force_update = true;
  1146. return 0;
  1147. }