qp.c 131 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include "mlx5_ib.h"
  37. /* not supported currently */
  38. static int wq_signature;
  39. enum {
  40. MLX5_IB_ACK_REQ_FREQ = 8,
  41. };
  42. enum {
  43. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  44. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  45. MLX5_IB_LINK_TYPE_IB = 0,
  46. MLX5_IB_LINK_TYPE_ETH = 1
  47. };
  48. enum {
  49. MLX5_IB_SQ_STRIDE = 6,
  50. };
  51. static const u32 mlx5_ib_opcode[] = {
  52. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  53. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  54. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  55. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  56. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  57. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  58. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  59. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  60. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  61. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  62. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  63. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  64. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  65. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  66. };
  67. struct mlx5_wqe_eth_pad {
  68. u8 rsvd0[16];
  69. };
  70. enum raw_qp_set_mask_map {
  71. MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
  72. MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
  73. };
  74. struct mlx5_modify_raw_qp_param {
  75. u16 operation;
  76. u32 set_mask; /* raw_qp_set_mask_map */
  77. u32 rate_limit;
  78. u8 rq_q_ctr_id;
  79. };
  80. static void get_cqs(enum ib_qp_type qp_type,
  81. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  82. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  83. static int is_qp0(enum ib_qp_type qp_type)
  84. {
  85. return qp_type == IB_QPT_SMI;
  86. }
  87. static int is_sqp(enum ib_qp_type qp_type)
  88. {
  89. return is_qp0(qp_type) || is_qp1(qp_type);
  90. }
  91. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  92. {
  93. return mlx5_buf_offset(&qp->buf, offset);
  94. }
  95. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  96. {
  97. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  98. }
  99. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  100. {
  101. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  102. }
  103. /**
  104. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  105. *
  106. * @qp: QP to copy from.
  107. * @send: copy from the send queue when non-zero, use the receive queue
  108. * otherwise.
  109. * @wqe_index: index to start copying from. For send work queues, the
  110. * wqe_index is in units of MLX5_SEND_WQE_BB.
  111. * For receive work queue, it is the number of work queue
  112. * element in the queue.
  113. * @buffer: destination buffer.
  114. * @length: maximum number of bytes to copy.
  115. *
  116. * Copies at least a single WQE, but may copy more data.
  117. *
  118. * Return: the number of bytes copied, or an error code.
  119. */
  120. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  121. void *buffer, u32 length,
  122. struct mlx5_ib_qp_base *base)
  123. {
  124. struct ib_device *ibdev = qp->ibqp.device;
  125. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  126. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  127. size_t offset;
  128. size_t wq_end;
  129. struct ib_umem *umem = base->ubuffer.umem;
  130. u32 first_copy_length;
  131. int wqe_length;
  132. int ret;
  133. if (wq->wqe_cnt == 0) {
  134. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  135. qp->ibqp.qp_type);
  136. return -EINVAL;
  137. }
  138. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  139. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  140. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  141. return -EINVAL;
  142. if (offset > umem->length ||
  143. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  144. return -EINVAL;
  145. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  146. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  147. if (ret)
  148. return ret;
  149. if (send) {
  150. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  151. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  152. wqe_length = ds * MLX5_WQE_DS_UNITS;
  153. } else {
  154. wqe_length = 1 << wq->wqe_shift;
  155. }
  156. if (wqe_length <= first_copy_length)
  157. return first_copy_length;
  158. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  159. wqe_length - first_copy_length);
  160. if (ret)
  161. return ret;
  162. return wqe_length;
  163. }
  164. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  165. {
  166. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  167. struct ib_event event;
  168. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  169. /* This event is only valid for trans_qps */
  170. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  171. }
  172. if (ibqp->event_handler) {
  173. event.device = ibqp->device;
  174. event.element.qp = ibqp;
  175. switch (type) {
  176. case MLX5_EVENT_TYPE_PATH_MIG:
  177. event.event = IB_EVENT_PATH_MIG;
  178. break;
  179. case MLX5_EVENT_TYPE_COMM_EST:
  180. event.event = IB_EVENT_COMM_EST;
  181. break;
  182. case MLX5_EVENT_TYPE_SQ_DRAINED:
  183. event.event = IB_EVENT_SQ_DRAINED;
  184. break;
  185. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  186. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  187. break;
  188. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  189. event.event = IB_EVENT_QP_FATAL;
  190. break;
  191. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  192. event.event = IB_EVENT_PATH_MIG_ERR;
  193. break;
  194. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  195. event.event = IB_EVENT_QP_REQ_ERR;
  196. break;
  197. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  198. event.event = IB_EVENT_QP_ACCESS_ERR;
  199. break;
  200. default:
  201. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  202. return;
  203. }
  204. ibqp->event_handler(&event, ibqp->qp_context);
  205. }
  206. }
  207. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  208. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  209. {
  210. int wqe_size;
  211. int wq_size;
  212. /* Sanity check RQ size before proceeding */
  213. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  214. return -EINVAL;
  215. if (!has_rq) {
  216. qp->rq.max_gs = 0;
  217. qp->rq.wqe_cnt = 0;
  218. qp->rq.wqe_shift = 0;
  219. cap->max_recv_wr = 0;
  220. cap->max_recv_sge = 0;
  221. } else {
  222. if (ucmd) {
  223. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  224. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  225. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  226. qp->rq.max_post = qp->rq.wqe_cnt;
  227. } else {
  228. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  229. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  230. wqe_size = roundup_pow_of_two(wqe_size);
  231. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  232. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  233. qp->rq.wqe_cnt = wq_size / wqe_size;
  234. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  235. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  236. wqe_size,
  237. MLX5_CAP_GEN(dev->mdev,
  238. max_wqe_sz_rq));
  239. return -EINVAL;
  240. }
  241. qp->rq.wqe_shift = ilog2(wqe_size);
  242. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  243. qp->rq.max_post = qp->rq.wqe_cnt;
  244. }
  245. }
  246. return 0;
  247. }
  248. static int sq_overhead(struct ib_qp_init_attr *attr)
  249. {
  250. int size = 0;
  251. switch (attr->qp_type) {
  252. case IB_QPT_XRC_INI:
  253. size += sizeof(struct mlx5_wqe_xrc_seg);
  254. /* fall through */
  255. case IB_QPT_RC:
  256. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  257. max(sizeof(struct mlx5_wqe_atomic_seg) +
  258. sizeof(struct mlx5_wqe_raddr_seg),
  259. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  260. sizeof(struct mlx5_mkey_seg));
  261. break;
  262. case IB_QPT_XRC_TGT:
  263. return 0;
  264. case IB_QPT_UC:
  265. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  266. max(sizeof(struct mlx5_wqe_raddr_seg),
  267. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  268. sizeof(struct mlx5_mkey_seg));
  269. break;
  270. case IB_QPT_UD:
  271. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  272. size += sizeof(struct mlx5_wqe_eth_pad) +
  273. sizeof(struct mlx5_wqe_eth_seg);
  274. /* fall through */
  275. case IB_QPT_SMI:
  276. case MLX5_IB_QPT_HW_GSI:
  277. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  278. sizeof(struct mlx5_wqe_datagram_seg);
  279. break;
  280. case MLX5_IB_QPT_REG_UMR:
  281. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  282. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  283. sizeof(struct mlx5_mkey_seg);
  284. break;
  285. default:
  286. return -EINVAL;
  287. }
  288. return size;
  289. }
  290. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  291. {
  292. int inl_size = 0;
  293. int size;
  294. size = sq_overhead(attr);
  295. if (size < 0)
  296. return size;
  297. if (attr->cap.max_inline_data) {
  298. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  299. attr->cap.max_inline_data;
  300. }
  301. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  302. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  303. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  304. return MLX5_SIG_WQE_SIZE;
  305. else
  306. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  307. }
  308. static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
  309. {
  310. int max_sge;
  311. if (attr->qp_type == IB_QPT_RC)
  312. max_sge = (min_t(int, wqe_size, 512) -
  313. sizeof(struct mlx5_wqe_ctrl_seg) -
  314. sizeof(struct mlx5_wqe_raddr_seg)) /
  315. sizeof(struct mlx5_wqe_data_seg);
  316. else if (attr->qp_type == IB_QPT_XRC_INI)
  317. max_sge = (min_t(int, wqe_size, 512) -
  318. sizeof(struct mlx5_wqe_ctrl_seg) -
  319. sizeof(struct mlx5_wqe_xrc_seg) -
  320. sizeof(struct mlx5_wqe_raddr_seg)) /
  321. sizeof(struct mlx5_wqe_data_seg);
  322. else
  323. max_sge = (wqe_size - sq_overhead(attr)) /
  324. sizeof(struct mlx5_wqe_data_seg);
  325. return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
  326. sizeof(struct mlx5_wqe_data_seg));
  327. }
  328. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  329. struct mlx5_ib_qp *qp)
  330. {
  331. int wqe_size;
  332. int wq_size;
  333. if (!attr->cap.max_send_wr)
  334. return 0;
  335. wqe_size = calc_send_wqe(attr);
  336. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  337. if (wqe_size < 0)
  338. return wqe_size;
  339. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  340. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  341. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  342. return -EINVAL;
  343. }
  344. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  345. sizeof(struct mlx5_wqe_inline_seg);
  346. attr->cap.max_inline_data = qp->max_inline_data;
  347. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  348. qp->signature_en = true;
  349. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  350. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  351. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  352. mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
  353. attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
  354. qp->sq.wqe_cnt,
  355. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  356. return -ENOMEM;
  357. }
  358. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  359. qp->sq.max_gs = get_send_sge(attr, wqe_size);
  360. if (qp->sq.max_gs < attr->cap.max_send_sge)
  361. return -ENOMEM;
  362. attr->cap.max_send_sge = qp->sq.max_gs;
  363. qp->sq.max_post = wq_size / wqe_size;
  364. attr->cap.max_send_wr = qp->sq.max_post;
  365. return wq_size;
  366. }
  367. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  368. struct mlx5_ib_qp *qp,
  369. struct mlx5_ib_create_qp *ucmd,
  370. struct mlx5_ib_qp_base *base,
  371. struct ib_qp_init_attr *attr)
  372. {
  373. int desc_sz = 1 << qp->sq.wqe_shift;
  374. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  375. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  376. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  377. return -EINVAL;
  378. }
  379. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  380. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  381. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  382. return -EINVAL;
  383. }
  384. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  385. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  386. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  387. qp->sq.wqe_cnt,
  388. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  389. return -EINVAL;
  390. }
  391. if (attr->qp_type == IB_QPT_RAW_PACKET) {
  392. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  393. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  394. } else {
  395. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  396. (qp->sq.wqe_cnt << 6);
  397. }
  398. return 0;
  399. }
  400. static int qp_has_rq(struct ib_qp_init_attr *attr)
  401. {
  402. if (attr->qp_type == IB_QPT_XRC_INI ||
  403. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  404. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  405. !attr->cap.max_recv_wr)
  406. return 0;
  407. return 1;
  408. }
  409. static int first_med_bfreg(void)
  410. {
  411. return 1;
  412. }
  413. enum {
  414. /* this is the first blue flame register in the array of bfregs assigned
  415. * to a processes. Since we do not use it for blue flame but rather
  416. * regular 64 bit doorbells, we do not need a lock for maintaiing
  417. * "odd/even" order
  418. */
  419. NUM_NON_BLUE_FLAME_BFREGS = 1,
  420. };
  421. static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
  422. {
  423. return get_num_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
  424. }
  425. static int num_med_bfreg(struct mlx5_ib_dev *dev,
  426. struct mlx5_bfreg_info *bfregi)
  427. {
  428. int n;
  429. n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
  430. NUM_NON_BLUE_FLAME_BFREGS;
  431. return n >= 0 ? n : 0;
  432. }
  433. static int first_hi_bfreg(struct mlx5_ib_dev *dev,
  434. struct mlx5_bfreg_info *bfregi)
  435. {
  436. int med;
  437. med = num_med_bfreg(dev, bfregi);
  438. return ++med;
  439. }
  440. static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
  441. struct mlx5_bfreg_info *bfregi)
  442. {
  443. int i;
  444. for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
  445. if (!bfregi->count[i]) {
  446. bfregi->count[i]++;
  447. return i;
  448. }
  449. }
  450. return -ENOMEM;
  451. }
  452. static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
  453. struct mlx5_bfreg_info *bfregi)
  454. {
  455. int minidx = first_med_bfreg();
  456. int i;
  457. for (i = first_med_bfreg(); i < first_hi_bfreg(dev, bfregi); i++) {
  458. if (bfregi->count[i] < bfregi->count[minidx])
  459. minidx = i;
  460. if (!bfregi->count[minidx])
  461. break;
  462. }
  463. bfregi->count[minidx]++;
  464. return minidx;
  465. }
  466. static int alloc_bfreg(struct mlx5_ib_dev *dev,
  467. struct mlx5_bfreg_info *bfregi,
  468. enum mlx5_ib_latency_class lat)
  469. {
  470. int bfregn = -EINVAL;
  471. mutex_lock(&bfregi->lock);
  472. switch (lat) {
  473. case MLX5_IB_LATENCY_CLASS_LOW:
  474. BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
  475. bfregn = 0;
  476. bfregi->count[bfregn]++;
  477. break;
  478. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  479. if (bfregi->ver < 2)
  480. bfregn = -ENOMEM;
  481. else
  482. bfregn = alloc_med_class_bfreg(dev, bfregi);
  483. break;
  484. case MLX5_IB_LATENCY_CLASS_HIGH:
  485. if (bfregi->ver < 2)
  486. bfregn = -ENOMEM;
  487. else
  488. bfregn = alloc_high_class_bfreg(dev, bfregi);
  489. break;
  490. }
  491. mutex_unlock(&bfregi->lock);
  492. return bfregn;
  493. }
  494. static void free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
  495. {
  496. mutex_lock(&bfregi->lock);
  497. bfregi->count[bfregn]--;
  498. mutex_unlock(&bfregi->lock);
  499. }
  500. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  501. {
  502. switch (state) {
  503. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  504. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  505. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  506. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  507. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  508. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  509. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  510. default: return -1;
  511. }
  512. }
  513. static int to_mlx5_st(enum ib_qp_type type)
  514. {
  515. switch (type) {
  516. case IB_QPT_RC: return MLX5_QP_ST_RC;
  517. case IB_QPT_UC: return MLX5_QP_ST_UC;
  518. case IB_QPT_UD: return MLX5_QP_ST_UD;
  519. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  520. case IB_QPT_XRC_INI:
  521. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  522. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  523. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  524. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  525. case IB_QPT_RAW_PACKET:
  526. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  527. case IB_QPT_MAX:
  528. default: return -EINVAL;
  529. }
  530. }
  531. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  532. struct mlx5_ib_cq *recv_cq);
  533. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  534. struct mlx5_ib_cq *recv_cq);
  535. static int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
  536. struct mlx5_bfreg_info *bfregi, int bfregn)
  537. {
  538. int bfregs_per_sys_page;
  539. int index_of_sys_page;
  540. int offset;
  541. bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
  542. MLX5_NON_FP_BFREGS_PER_UAR;
  543. index_of_sys_page = bfregn / bfregs_per_sys_page;
  544. offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
  545. return bfregi->sys_pages[index_of_sys_page] + offset;
  546. }
  547. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  548. struct ib_pd *pd,
  549. unsigned long addr, size_t size,
  550. struct ib_umem **umem,
  551. int *npages, int *page_shift, int *ncont,
  552. u32 *offset)
  553. {
  554. int err;
  555. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  556. if (IS_ERR(*umem)) {
  557. mlx5_ib_dbg(dev, "umem_get failed\n");
  558. return PTR_ERR(*umem);
  559. }
  560. mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
  561. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  562. if (err) {
  563. mlx5_ib_warn(dev, "bad offset\n");
  564. goto err_umem;
  565. }
  566. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  567. addr, size, *npages, *page_shift, *ncont, *offset);
  568. return 0;
  569. err_umem:
  570. ib_umem_release(*umem);
  571. *umem = NULL;
  572. return err;
  573. }
  574. static void destroy_user_rq(struct ib_pd *pd, struct mlx5_ib_rwq *rwq)
  575. {
  576. struct mlx5_ib_ucontext *context;
  577. context = to_mucontext(pd->uobject->context);
  578. mlx5_ib_db_unmap_user(context, &rwq->db);
  579. if (rwq->umem)
  580. ib_umem_release(rwq->umem);
  581. }
  582. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  583. struct mlx5_ib_rwq *rwq,
  584. struct mlx5_ib_create_wq *ucmd)
  585. {
  586. struct mlx5_ib_ucontext *context;
  587. int page_shift = 0;
  588. int npages;
  589. u32 offset = 0;
  590. int ncont = 0;
  591. int err;
  592. if (!ucmd->buf_addr)
  593. return -EINVAL;
  594. context = to_mucontext(pd->uobject->context);
  595. rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
  596. rwq->buf_size, 0, 0);
  597. if (IS_ERR(rwq->umem)) {
  598. mlx5_ib_dbg(dev, "umem_get failed\n");
  599. err = PTR_ERR(rwq->umem);
  600. return err;
  601. }
  602. mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
  603. &ncont, NULL);
  604. err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
  605. &rwq->rq_page_offset);
  606. if (err) {
  607. mlx5_ib_warn(dev, "bad offset\n");
  608. goto err_umem;
  609. }
  610. rwq->rq_num_pas = ncont;
  611. rwq->page_shift = page_shift;
  612. rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  613. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  614. mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
  615. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  616. npages, page_shift, ncont, offset);
  617. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
  618. if (err) {
  619. mlx5_ib_dbg(dev, "map failed\n");
  620. goto err_umem;
  621. }
  622. rwq->create_type = MLX5_WQ_USER;
  623. return 0;
  624. err_umem:
  625. ib_umem_release(rwq->umem);
  626. return err;
  627. }
  628. static int adjust_bfregn(struct mlx5_ib_dev *dev,
  629. struct mlx5_bfreg_info *bfregi, int bfregn)
  630. {
  631. return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
  632. bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
  633. }
  634. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  635. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  636. struct ib_qp_init_attr *attr,
  637. u32 **in,
  638. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  639. struct mlx5_ib_qp_base *base)
  640. {
  641. struct mlx5_ib_ucontext *context;
  642. struct mlx5_ib_create_qp ucmd;
  643. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  644. int page_shift = 0;
  645. int uar_index;
  646. int npages;
  647. u32 offset = 0;
  648. int bfregn;
  649. int ncont = 0;
  650. __be64 *pas;
  651. void *qpc;
  652. int err;
  653. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  654. if (err) {
  655. mlx5_ib_dbg(dev, "copy failed\n");
  656. return err;
  657. }
  658. context = to_mucontext(pd->uobject->context);
  659. /*
  660. * TBD: should come from the verbs when we have the API
  661. */
  662. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  663. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  664. bfregn = MLX5_CROSS_CHANNEL_BFREG;
  665. else {
  666. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_HIGH);
  667. if (bfregn < 0) {
  668. mlx5_ib_dbg(dev, "failed to allocate low latency BFREG\n");
  669. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  670. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_MEDIUM);
  671. if (bfregn < 0) {
  672. mlx5_ib_dbg(dev, "failed to allocate medium latency BFREG\n");
  673. mlx5_ib_dbg(dev, "reverting to high latency\n");
  674. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_LOW);
  675. if (bfregn < 0) {
  676. mlx5_ib_warn(dev, "bfreg allocation failed\n");
  677. return bfregn;
  678. }
  679. }
  680. }
  681. }
  682. uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn);
  683. mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
  684. qp->rq.offset = 0;
  685. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  686. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  687. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  688. if (err)
  689. goto err_bfreg;
  690. if (ucmd.buf_addr && ubuffer->buf_size) {
  691. ubuffer->buf_addr = ucmd.buf_addr;
  692. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  693. ubuffer->buf_size,
  694. &ubuffer->umem, &npages, &page_shift,
  695. &ncont, &offset);
  696. if (err)
  697. goto err_bfreg;
  698. } else {
  699. ubuffer->umem = NULL;
  700. }
  701. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  702. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
  703. *in = mlx5_vzalloc(*inlen);
  704. if (!*in) {
  705. err = -ENOMEM;
  706. goto err_umem;
  707. }
  708. pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
  709. if (ubuffer->umem)
  710. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
  711. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  712. MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  713. MLX5_SET(qpc, qpc, page_offset, offset);
  714. MLX5_SET(qpc, qpc, uar_page, uar_index);
  715. resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
  716. qp->bfregn = bfregn;
  717. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  718. if (err) {
  719. mlx5_ib_dbg(dev, "map failed\n");
  720. goto err_free;
  721. }
  722. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  723. if (err) {
  724. mlx5_ib_dbg(dev, "copy failed\n");
  725. goto err_unmap;
  726. }
  727. qp->create_type = MLX5_QP_USER;
  728. return 0;
  729. err_unmap:
  730. mlx5_ib_db_unmap_user(context, &qp->db);
  731. err_free:
  732. kvfree(*in);
  733. err_umem:
  734. if (ubuffer->umem)
  735. ib_umem_release(ubuffer->umem);
  736. err_bfreg:
  737. free_bfreg(dev, &context->bfregi, bfregn);
  738. return err;
  739. }
  740. static void destroy_qp_user(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  741. struct mlx5_ib_qp *qp, struct mlx5_ib_qp_base *base)
  742. {
  743. struct mlx5_ib_ucontext *context;
  744. context = to_mucontext(pd->uobject->context);
  745. mlx5_ib_db_unmap_user(context, &qp->db);
  746. if (base->ubuffer.umem)
  747. ib_umem_release(base->ubuffer.umem);
  748. free_bfreg(dev, &context->bfregi, qp->bfregn);
  749. }
  750. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  751. struct ib_qp_init_attr *init_attr,
  752. struct mlx5_ib_qp *qp,
  753. u32 **in, int *inlen,
  754. struct mlx5_ib_qp_base *base)
  755. {
  756. int uar_index;
  757. void *qpc;
  758. int err;
  759. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  760. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  761. IB_QP_CREATE_IPOIB_UD_LSO |
  762. IB_QP_CREATE_NETIF_QP |
  763. mlx5_ib_create_qp_sqpn_qp1()))
  764. return -EINVAL;
  765. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  766. qp->bf.bfreg = &dev->fp_bfreg;
  767. else
  768. qp->bf.bfreg = &dev->bfreg;
  769. /* We need to divide by two since each register is comprised of
  770. * two buffers of identical size, namely odd and even
  771. */
  772. qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
  773. uar_index = qp->bf.bfreg->index;
  774. err = calc_sq_size(dev, init_attr, qp);
  775. if (err < 0) {
  776. mlx5_ib_dbg(dev, "err %d\n", err);
  777. return err;
  778. }
  779. qp->rq.offset = 0;
  780. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  781. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  782. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  783. if (err) {
  784. mlx5_ib_dbg(dev, "err %d\n", err);
  785. return err;
  786. }
  787. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  788. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  789. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
  790. *in = mlx5_vzalloc(*inlen);
  791. if (!*in) {
  792. err = -ENOMEM;
  793. goto err_buf;
  794. }
  795. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  796. MLX5_SET(qpc, qpc, uar_page, uar_index);
  797. MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  798. /* Set "fast registration enabled" for all kernel QPs */
  799. MLX5_SET(qpc, qpc, fre, 1);
  800. MLX5_SET(qpc, qpc, rlky, 1);
  801. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  802. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  803. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  804. }
  805. mlx5_fill_page_array(&qp->buf,
  806. (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
  807. err = mlx5_db_alloc(dev->mdev, &qp->db);
  808. if (err) {
  809. mlx5_ib_dbg(dev, "err %d\n", err);
  810. goto err_free;
  811. }
  812. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  813. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  814. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  815. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  816. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  817. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  818. !qp->sq.w_list || !qp->sq.wqe_head) {
  819. err = -ENOMEM;
  820. goto err_wrid;
  821. }
  822. qp->create_type = MLX5_QP_KERNEL;
  823. return 0;
  824. err_wrid:
  825. kfree(qp->sq.wqe_head);
  826. kfree(qp->sq.w_list);
  827. kfree(qp->sq.wrid);
  828. kfree(qp->sq.wr_data);
  829. kfree(qp->rq.wrid);
  830. mlx5_db_free(dev->mdev, &qp->db);
  831. err_free:
  832. kvfree(*in);
  833. err_buf:
  834. mlx5_buf_free(dev->mdev, &qp->buf);
  835. return err;
  836. }
  837. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  838. {
  839. kfree(qp->sq.wqe_head);
  840. kfree(qp->sq.w_list);
  841. kfree(qp->sq.wrid);
  842. kfree(qp->sq.wr_data);
  843. kfree(qp->rq.wrid);
  844. mlx5_db_free(dev->mdev, &qp->db);
  845. mlx5_buf_free(dev->mdev, &qp->buf);
  846. }
  847. static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  848. {
  849. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  850. (attr->qp_type == IB_QPT_XRC_INI))
  851. return MLX5_SRQ_RQ;
  852. else if (!qp->has_rq)
  853. return MLX5_ZERO_LEN_RQ;
  854. else
  855. return MLX5_NON_ZERO_RQ;
  856. }
  857. static int is_connected(enum ib_qp_type qp_type)
  858. {
  859. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  860. return 1;
  861. return 0;
  862. }
  863. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  864. struct mlx5_ib_sq *sq, u32 tdn)
  865. {
  866. u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
  867. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  868. MLX5_SET(tisc, tisc, transport_domain, tdn);
  869. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  870. }
  871. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  872. struct mlx5_ib_sq *sq)
  873. {
  874. mlx5_core_destroy_tis(dev->mdev, sq->tisn);
  875. }
  876. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  877. struct mlx5_ib_sq *sq, void *qpin,
  878. struct ib_pd *pd)
  879. {
  880. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  881. __be64 *pas;
  882. void *in;
  883. void *sqc;
  884. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  885. void *wq;
  886. int inlen;
  887. int err;
  888. int page_shift = 0;
  889. int npages;
  890. int ncont = 0;
  891. u32 offset = 0;
  892. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  893. &sq->ubuffer.umem, &npages, &page_shift,
  894. &ncont, &offset);
  895. if (err)
  896. return err;
  897. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  898. in = mlx5_vzalloc(inlen);
  899. if (!in) {
  900. err = -ENOMEM;
  901. goto err_umem;
  902. }
  903. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  904. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  905. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  906. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  907. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  908. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  909. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  910. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  911. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  912. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  913. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  914. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  915. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  916. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  917. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  918. MLX5_SET(wq, wq, page_offset, offset);
  919. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  920. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  921. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  922. kvfree(in);
  923. if (err)
  924. goto err_umem;
  925. return 0;
  926. err_umem:
  927. ib_umem_release(sq->ubuffer.umem);
  928. sq->ubuffer.umem = NULL;
  929. return err;
  930. }
  931. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  932. struct mlx5_ib_sq *sq)
  933. {
  934. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  935. ib_umem_release(sq->ubuffer.umem);
  936. }
  937. static int get_rq_pas_size(void *qpc)
  938. {
  939. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  940. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  941. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  942. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  943. u32 po_quanta = 1 << (log_page_size - 6);
  944. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  945. u32 page_size = 1 << log_page_size;
  946. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  947. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  948. return rq_num_pas * sizeof(u64);
  949. }
  950. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  951. struct mlx5_ib_rq *rq, void *qpin)
  952. {
  953. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  954. __be64 *pas;
  955. __be64 *qp_pas;
  956. void *in;
  957. void *rqc;
  958. void *wq;
  959. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  960. int inlen;
  961. int err;
  962. u32 rq_pas_size = get_rq_pas_size(qpc);
  963. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  964. in = mlx5_vzalloc(inlen);
  965. if (!in)
  966. return -ENOMEM;
  967. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  968. if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
  969. MLX5_SET(rqc, rqc, vsd, 1);
  970. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  971. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  972. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  973. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  974. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  975. if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
  976. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  977. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  978. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  979. MLX5_SET(wq, wq, end_padding_mode,
  980. MLX5_GET(qpc, qpc, end_padding_mode));
  981. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  982. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  983. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  984. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  985. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  986. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  987. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  988. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  989. memcpy(pas, qp_pas, rq_pas_size);
  990. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  991. kvfree(in);
  992. return err;
  993. }
  994. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  995. struct mlx5_ib_rq *rq)
  996. {
  997. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  998. }
  999. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1000. struct mlx5_ib_rq *rq, u32 tdn)
  1001. {
  1002. u32 *in;
  1003. void *tirc;
  1004. int inlen;
  1005. int err;
  1006. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1007. in = mlx5_vzalloc(inlen);
  1008. if (!in)
  1009. return -ENOMEM;
  1010. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1011. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  1012. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  1013. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1014. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  1015. kvfree(in);
  1016. return err;
  1017. }
  1018. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1019. struct mlx5_ib_rq *rq)
  1020. {
  1021. mlx5_core_destroy_tir(dev->mdev, rq->tirn);
  1022. }
  1023. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1024. u32 *in,
  1025. struct ib_pd *pd)
  1026. {
  1027. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1028. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1029. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1030. struct ib_uobject *uobj = pd->uobject;
  1031. struct ib_ucontext *ucontext = uobj->context;
  1032. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1033. int err;
  1034. u32 tdn = mucontext->tdn;
  1035. if (qp->sq.wqe_cnt) {
  1036. err = create_raw_packet_qp_tis(dev, sq, tdn);
  1037. if (err)
  1038. return err;
  1039. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  1040. if (err)
  1041. goto err_destroy_tis;
  1042. sq->base.container_mibqp = qp;
  1043. }
  1044. if (qp->rq.wqe_cnt) {
  1045. rq->base.container_mibqp = qp;
  1046. if (qp->flags & MLX5_IB_QP_CVLAN_STRIPPING)
  1047. rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
  1048. err = create_raw_packet_qp_rq(dev, rq, in);
  1049. if (err)
  1050. goto err_destroy_sq;
  1051. err = create_raw_packet_qp_tir(dev, rq, tdn);
  1052. if (err)
  1053. goto err_destroy_rq;
  1054. }
  1055. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1056. rq->base.mqp.qpn;
  1057. return 0;
  1058. err_destroy_rq:
  1059. destroy_raw_packet_qp_rq(dev, rq);
  1060. err_destroy_sq:
  1061. if (!qp->sq.wqe_cnt)
  1062. return err;
  1063. destroy_raw_packet_qp_sq(dev, sq);
  1064. err_destroy_tis:
  1065. destroy_raw_packet_qp_tis(dev, sq);
  1066. return err;
  1067. }
  1068. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1069. struct mlx5_ib_qp *qp)
  1070. {
  1071. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1072. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1073. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1074. if (qp->rq.wqe_cnt) {
  1075. destroy_raw_packet_qp_tir(dev, rq);
  1076. destroy_raw_packet_qp_rq(dev, rq);
  1077. }
  1078. if (qp->sq.wqe_cnt) {
  1079. destroy_raw_packet_qp_sq(dev, sq);
  1080. destroy_raw_packet_qp_tis(dev, sq);
  1081. }
  1082. }
  1083. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1084. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1085. {
  1086. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1087. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1088. sq->sq = &qp->sq;
  1089. rq->rq = &qp->rq;
  1090. sq->doorbell = &qp->db;
  1091. rq->doorbell = &qp->db;
  1092. }
  1093. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1094. {
  1095. mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
  1096. }
  1097. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1098. struct ib_pd *pd,
  1099. struct ib_qp_init_attr *init_attr,
  1100. struct ib_udata *udata)
  1101. {
  1102. struct ib_uobject *uobj = pd->uobject;
  1103. struct ib_ucontext *ucontext = uobj->context;
  1104. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1105. struct mlx5_ib_create_qp_resp resp = {};
  1106. int inlen;
  1107. int err;
  1108. u32 *in;
  1109. void *tirc;
  1110. void *hfso;
  1111. u32 selected_fields = 0;
  1112. size_t min_resp_len;
  1113. u32 tdn = mucontext->tdn;
  1114. struct mlx5_ib_create_qp_rss ucmd = {};
  1115. size_t required_cmd_sz;
  1116. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1117. return -EOPNOTSUPP;
  1118. if (init_attr->create_flags || init_attr->send_cq)
  1119. return -EINVAL;
  1120. min_resp_len = offsetof(typeof(resp), bfreg_index) + sizeof(resp.bfreg_index);
  1121. if (udata->outlen < min_resp_len)
  1122. return -EINVAL;
  1123. required_cmd_sz = offsetof(typeof(ucmd), reserved1) + sizeof(ucmd.reserved1);
  1124. if (udata->inlen < required_cmd_sz) {
  1125. mlx5_ib_dbg(dev, "invalid inlen\n");
  1126. return -EINVAL;
  1127. }
  1128. if (udata->inlen > sizeof(ucmd) &&
  1129. !ib_is_udata_cleared(udata, sizeof(ucmd),
  1130. udata->inlen - sizeof(ucmd))) {
  1131. mlx5_ib_dbg(dev, "inlen is not supported\n");
  1132. return -EOPNOTSUPP;
  1133. }
  1134. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  1135. mlx5_ib_dbg(dev, "copy failed\n");
  1136. return -EFAULT;
  1137. }
  1138. if (ucmd.comp_mask) {
  1139. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1140. return -EOPNOTSUPP;
  1141. }
  1142. if (memchr_inv(ucmd.reserved, 0, sizeof(ucmd.reserved)) || ucmd.reserved1) {
  1143. mlx5_ib_dbg(dev, "invalid reserved\n");
  1144. return -EOPNOTSUPP;
  1145. }
  1146. err = ib_copy_to_udata(udata, &resp, min_resp_len);
  1147. if (err) {
  1148. mlx5_ib_dbg(dev, "copy failed\n");
  1149. return -EINVAL;
  1150. }
  1151. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1152. in = mlx5_vzalloc(inlen);
  1153. if (!in)
  1154. return -ENOMEM;
  1155. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1156. MLX5_SET(tirc, tirc, disp_type,
  1157. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1158. MLX5_SET(tirc, tirc, indirect_table,
  1159. init_attr->rwq_ind_tbl->ind_tbl_num);
  1160. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1161. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1162. switch (ucmd.rx_hash_function) {
  1163. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1164. {
  1165. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1166. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1167. if (len != ucmd.rx_key_len) {
  1168. err = -EINVAL;
  1169. goto err;
  1170. }
  1171. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1172. MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
  1173. memcpy(rss_key, ucmd.rx_hash_key, len);
  1174. break;
  1175. }
  1176. default:
  1177. err = -EOPNOTSUPP;
  1178. goto err;
  1179. }
  1180. if (!ucmd.rx_hash_fields_mask) {
  1181. /* special case when this TIR serves as steering entry without hashing */
  1182. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1183. goto create_tir;
  1184. err = -EINVAL;
  1185. goto err;
  1186. }
  1187. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1188. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1189. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1190. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1191. err = -EINVAL;
  1192. goto err;
  1193. }
  1194. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1195. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1196. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1197. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1198. MLX5_L3_PROT_TYPE_IPV4);
  1199. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1200. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1201. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1202. MLX5_L3_PROT_TYPE_IPV6);
  1203. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1204. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
  1205. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1206. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
  1207. err = -EINVAL;
  1208. goto err;
  1209. }
  1210. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1211. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1212. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1213. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1214. MLX5_L4_PROT_TYPE_TCP);
  1215. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1216. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1217. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1218. MLX5_L4_PROT_TYPE_UDP);
  1219. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1220. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1221. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1222. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1223. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1224. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1225. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1226. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1227. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1228. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1229. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1230. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1231. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1232. create_tir:
  1233. err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
  1234. if (err)
  1235. goto err;
  1236. kvfree(in);
  1237. /* qpn is reserved for that QP */
  1238. qp->trans_qp.base.mqp.qpn = 0;
  1239. qp->flags |= MLX5_IB_QP_RSS;
  1240. return 0;
  1241. err:
  1242. kvfree(in);
  1243. return err;
  1244. }
  1245. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1246. struct ib_qp_init_attr *init_attr,
  1247. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1248. {
  1249. struct mlx5_ib_resources *devr = &dev->devr;
  1250. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1251. struct mlx5_core_dev *mdev = dev->mdev;
  1252. struct mlx5_ib_create_qp_resp resp;
  1253. struct mlx5_ib_cq *send_cq;
  1254. struct mlx5_ib_cq *recv_cq;
  1255. unsigned long flags;
  1256. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1257. struct mlx5_ib_create_qp ucmd;
  1258. struct mlx5_ib_qp_base *base;
  1259. void *qpc;
  1260. u32 *in;
  1261. int err;
  1262. base = init_attr->qp_type == IB_QPT_RAW_PACKET ?
  1263. &qp->raw_packet_qp.rq.base :
  1264. &qp->trans_qp.base;
  1265. mutex_init(&qp->mutex);
  1266. spin_lock_init(&qp->sq.lock);
  1267. spin_lock_init(&qp->rq.lock);
  1268. if (init_attr->rwq_ind_tbl) {
  1269. if (!udata)
  1270. return -ENOSYS;
  1271. err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
  1272. return err;
  1273. }
  1274. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1275. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1276. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1277. return -EINVAL;
  1278. } else {
  1279. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1280. }
  1281. }
  1282. if (init_attr->create_flags &
  1283. (IB_QP_CREATE_CROSS_CHANNEL |
  1284. IB_QP_CREATE_MANAGED_SEND |
  1285. IB_QP_CREATE_MANAGED_RECV)) {
  1286. if (!MLX5_CAP_GEN(mdev, cd)) {
  1287. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1288. return -EINVAL;
  1289. }
  1290. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1291. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1292. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1293. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1294. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1295. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1296. }
  1297. if (init_attr->qp_type == IB_QPT_UD &&
  1298. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1299. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1300. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1301. return -EOPNOTSUPP;
  1302. }
  1303. if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
  1304. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1305. mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
  1306. return -EOPNOTSUPP;
  1307. }
  1308. if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
  1309. !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  1310. mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
  1311. return -EOPNOTSUPP;
  1312. }
  1313. qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
  1314. }
  1315. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1316. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1317. if (init_attr->create_flags & IB_QP_CREATE_CVLAN_STRIPPING) {
  1318. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  1319. MLX5_CAP_ETH(dev->mdev, vlan_cap)) ||
  1320. (init_attr->qp_type != IB_QPT_RAW_PACKET))
  1321. return -EOPNOTSUPP;
  1322. qp->flags |= MLX5_IB_QP_CVLAN_STRIPPING;
  1323. }
  1324. if (pd && pd->uobject) {
  1325. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1326. mlx5_ib_dbg(dev, "copy failed\n");
  1327. return -EFAULT;
  1328. }
  1329. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1330. &ucmd, udata->inlen, &uidx);
  1331. if (err)
  1332. return err;
  1333. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1334. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1335. } else {
  1336. qp->wq_sig = !!wq_signature;
  1337. }
  1338. qp->has_rq = qp_has_rq(init_attr);
  1339. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1340. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1341. if (err) {
  1342. mlx5_ib_dbg(dev, "err %d\n", err);
  1343. return err;
  1344. }
  1345. if (pd) {
  1346. if (pd->uobject) {
  1347. __u32 max_wqes =
  1348. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1349. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1350. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1351. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1352. mlx5_ib_dbg(dev, "invalid rq params\n");
  1353. return -EINVAL;
  1354. }
  1355. if (ucmd.sq_wqe_count > max_wqes) {
  1356. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1357. ucmd.sq_wqe_count, max_wqes);
  1358. return -EINVAL;
  1359. }
  1360. if (init_attr->create_flags &
  1361. mlx5_ib_create_qp_sqpn_qp1()) {
  1362. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1363. return -EINVAL;
  1364. }
  1365. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1366. &resp, &inlen, base);
  1367. if (err)
  1368. mlx5_ib_dbg(dev, "err %d\n", err);
  1369. } else {
  1370. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1371. base);
  1372. if (err)
  1373. mlx5_ib_dbg(dev, "err %d\n", err);
  1374. }
  1375. if (err)
  1376. return err;
  1377. } else {
  1378. in = mlx5_vzalloc(inlen);
  1379. if (!in)
  1380. return -ENOMEM;
  1381. qp->create_type = MLX5_QP_EMPTY;
  1382. }
  1383. if (is_sqp(init_attr->qp_type))
  1384. qp->port = init_attr->port_num;
  1385. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1386. MLX5_SET(qpc, qpc, st, to_mlx5_st(init_attr->qp_type));
  1387. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1388. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1389. MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
  1390. else
  1391. MLX5_SET(qpc, qpc, latency_sensitive, 1);
  1392. if (qp->wq_sig)
  1393. MLX5_SET(qpc, qpc, wq_signature, 1);
  1394. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1395. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1396. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1397. MLX5_SET(qpc, qpc, cd_master, 1);
  1398. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1399. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1400. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1401. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1402. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1403. int rcqe_sz;
  1404. int scqe_sz;
  1405. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  1406. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  1407. if (rcqe_sz == 128)
  1408. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
  1409. else
  1410. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
  1411. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  1412. if (scqe_sz == 128)
  1413. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
  1414. else
  1415. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
  1416. }
  1417. }
  1418. if (qp->rq.wqe_cnt) {
  1419. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1420. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1421. }
  1422. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1423. if (qp->sq.wqe_cnt)
  1424. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1425. else
  1426. MLX5_SET(qpc, qpc, no_sq, 1);
  1427. /* Set default resources */
  1428. switch (init_attr->qp_type) {
  1429. case IB_QPT_XRC_TGT:
  1430. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1431. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
  1432. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1433. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
  1434. break;
  1435. case IB_QPT_XRC_INI:
  1436. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1437. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1438. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1439. break;
  1440. default:
  1441. if (init_attr->srq) {
  1442. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
  1443. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
  1444. } else {
  1445. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1446. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
  1447. }
  1448. }
  1449. if (init_attr->send_cq)
  1450. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
  1451. if (init_attr->recv_cq)
  1452. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
  1453. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1454. /* 0xffffff means we ask to work with cqe version 0 */
  1455. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1456. MLX5_SET(qpc, qpc, user_index, uidx);
  1457. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1458. if (init_attr->qp_type == IB_QPT_UD &&
  1459. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1460. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1461. qp->flags |= MLX5_IB_QP_LSO;
  1462. }
  1463. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1464. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1465. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1466. err = create_raw_packet_qp(dev, qp, in, pd);
  1467. } else {
  1468. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1469. }
  1470. if (err) {
  1471. mlx5_ib_dbg(dev, "create qp failed\n");
  1472. goto err_create;
  1473. }
  1474. kvfree(in);
  1475. base->container_mibqp = qp;
  1476. base->mqp.event = mlx5_ib_qp_event;
  1477. get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
  1478. &send_cq, &recv_cq);
  1479. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1480. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1481. /* Maintain device to QPs access, needed for further handling via reset
  1482. * flow
  1483. */
  1484. list_add_tail(&qp->qps_list, &dev->qp_list);
  1485. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1486. */
  1487. if (send_cq)
  1488. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1489. if (recv_cq)
  1490. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1491. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1492. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1493. return 0;
  1494. err_create:
  1495. if (qp->create_type == MLX5_QP_USER)
  1496. destroy_qp_user(dev, pd, qp, base);
  1497. else if (qp->create_type == MLX5_QP_KERNEL)
  1498. destroy_qp_kernel(dev, qp);
  1499. kvfree(in);
  1500. return err;
  1501. }
  1502. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1503. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1504. {
  1505. if (send_cq) {
  1506. if (recv_cq) {
  1507. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1508. spin_lock(&send_cq->lock);
  1509. spin_lock_nested(&recv_cq->lock,
  1510. SINGLE_DEPTH_NESTING);
  1511. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1512. spin_lock(&send_cq->lock);
  1513. __acquire(&recv_cq->lock);
  1514. } else {
  1515. spin_lock(&recv_cq->lock);
  1516. spin_lock_nested(&send_cq->lock,
  1517. SINGLE_DEPTH_NESTING);
  1518. }
  1519. } else {
  1520. spin_lock(&send_cq->lock);
  1521. __acquire(&recv_cq->lock);
  1522. }
  1523. } else if (recv_cq) {
  1524. spin_lock(&recv_cq->lock);
  1525. __acquire(&send_cq->lock);
  1526. } else {
  1527. __acquire(&send_cq->lock);
  1528. __acquire(&recv_cq->lock);
  1529. }
  1530. }
  1531. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1532. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1533. {
  1534. if (send_cq) {
  1535. if (recv_cq) {
  1536. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1537. spin_unlock(&recv_cq->lock);
  1538. spin_unlock(&send_cq->lock);
  1539. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1540. __release(&recv_cq->lock);
  1541. spin_unlock(&send_cq->lock);
  1542. } else {
  1543. spin_unlock(&send_cq->lock);
  1544. spin_unlock(&recv_cq->lock);
  1545. }
  1546. } else {
  1547. __release(&recv_cq->lock);
  1548. spin_unlock(&send_cq->lock);
  1549. }
  1550. } else if (recv_cq) {
  1551. __release(&send_cq->lock);
  1552. spin_unlock(&recv_cq->lock);
  1553. } else {
  1554. __release(&recv_cq->lock);
  1555. __release(&send_cq->lock);
  1556. }
  1557. }
  1558. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1559. {
  1560. return to_mpd(qp->ibqp.pd);
  1561. }
  1562. static void get_cqs(enum ib_qp_type qp_type,
  1563. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  1564. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1565. {
  1566. switch (qp_type) {
  1567. case IB_QPT_XRC_TGT:
  1568. *send_cq = NULL;
  1569. *recv_cq = NULL;
  1570. break;
  1571. case MLX5_IB_QPT_REG_UMR:
  1572. case IB_QPT_XRC_INI:
  1573. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1574. *recv_cq = NULL;
  1575. break;
  1576. case IB_QPT_SMI:
  1577. case MLX5_IB_QPT_HW_GSI:
  1578. case IB_QPT_RC:
  1579. case IB_QPT_UC:
  1580. case IB_QPT_UD:
  1581. case IB_QPT_RAW_IPV6:
  1582. case IB_QPT_RAW_ETHERTYPE:
  1583. case IB_QPT_RAW_PACKET:
  1584. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1585. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  1586. break;
  1587. case IB_QPT_MAX:
  1588. default:
  1589. *send_cq = NULL;
  1590. *recv_cq = NULL;
  1591. break;
  1592. }
  1593. }
  1594. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1595. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  1596. u8 lag_tx_affinity);
  1597. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1598. {
  1599. struct mlx5_ib_cq *send_cq, *recv_cq;
  1600. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  1601. unsigned long flags;
  1602. int err;
  1603. if (qp->ibqp.rwq_ind_tbl) {
  1604. destroy_rss_raw_qp_tir(dev, qp);
  1605. return;
  1606. }
  1607. base = qp->ibqp.qp_type == IB_QPT_RAW_PACKET ?
  1608. &qp->raw_packet_qp.rq.base :
  1609. &qp->trans_qp.base;
  1610. if (qp->state != IB_QPS_RESET) {
  1611. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET) {
  1612. err = mlx5_core_qp_modify(dev->mdev,
  1613. MLX5_CMD_OP_2RST_QP, 0,
  1614. NULL, &base->mqp);
  1615. } else {
  1616. struct mlx5_modify_raw_qp_param raw_qp_param = {
  1617. .operation = MLX5_CMD_OP_2RST_QP
  1618. };
  1619. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
  1620. }
  1621. if (err)
  1622. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1623. base->mqp.qpn);
  1624. }
  1625. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  1626. &send_cq, &recv_cq);
  1627. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1628. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1629. /* del from lists under both locks above to protect reset flow paths */
  1630. list_del(&qp->qps_list);
  1631. if (send_cq)
  1632. list_del(&qp->cq_send_list);
  1633. if (recv_cq)
  1634. list_del(&qp->cq_recv_list);
  1635. if (qp->create_type == MLX5_QP_KERNEL) {
  1636. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1637. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1638. if (send_cq != recv_cq)
  1639. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1640. NULL);
  1641. }
  1642. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1643. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1644. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  1645. destroy_raw_packet_qp(dev, qp);
  1646. } else {
  1647. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1648. if (err)
  1649. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1650. base->mqp.qpn);
  1651. }
  1652. if (qp->create_type == MLX5_QP_KERNEL)
  1653. destroy_qp_kernel(dev, qp);
  1654. else if (qp->create_type == MLX5_QP_USER)
  1655. destroy_qp_user(dev, &get_pd(qp)->ibpd, qp, base);
  1656. }
  1657. static const char *ib_qp_type_str(enum ib_qp_type type)
  1658. {
  1659. switch (type) {
  1660. case IB_QPT_SMI:
  1661. return "IB_QPT_SMI";
  1662. case IB_QPT_GSI:
  1663. return "IB_QPT_GSI";
  1664. case IB_QPT_RC:
  1665. return "IB_QPT_RC";
  1666. case IB_QPT_UC:
  1667. return "IB_QPT_UC";
  1668. case IB_QPT_UD:
  1669. return "IB_QPT_UD";
  1670. case IB_QPT_RAW_IPV6:
  1671. return "IB_QPT_RAW_IPV6";
  1672. case IB_QPT_RAW_ETHERTYPE:
  1673. return "IB_QPT_RAW_ETHERTYPE";
  1674. case IB_QPT_XRC_INI:
  1675. return "IB_QPT_XRC_INI";
  1676. case IB_QPT_XRC_TGT:
  1677. return "IB_QPT_XRC_TGT";
  1678. case IB_QPT_RAW_PACKET:
  1679. return "IB_QPT_RAW_PACKET";
  1680. case MLX5_IB_QPT_REG_UMR:
  1681. return "MLX5_IB_QPT_REG_UMR";
  1682. case IB_QPT_MAX:
  1683. default:
  1684. return "Invalid QP type";
  1685. }
  1686. }
  1687. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1688. struct ib_qp_init_attr *init_attr,
  1689. struct ib_udata *udata)
  1690. {
  1691. struct mlx5_ib_dev *dev;
  1692. struct mlx5_ib_qp *qp;
  1693. u16 xrcdn = 0;
  1694. int err;
  1695. if (pd) {
  1696. dev = to_mdev(pd->device);
  1697. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1698. if (!pd->uobject) {
  1699. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  1700. return ERR_PTR(-EINVAL);
  1701. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  1702. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  1703. return ERR_PTR(-EINVAL);
  1704. }
  1705. }
  1706. } else {
  1707. /* being cautious here */
  1708. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1709. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1710. pr_warn("%s: no PD for transport %s\n", __func__,
  1711. ib_qp_type_str(init_attr->qp_type));
  1712. return ERR_PTR(-EINVAL);
  1713. }
  1714. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1715. }
  1716. switch (init_attr->qp_type) {
  1717. case IB_QPT_XRC_TGT:
  1718. case IB_QPT_XRC_INI:
  1719. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1720. mlx5_ib_dbg(dev, "XRC not supported\n");
  1721. return ERR_PTR(-ENOSYS);
  1722. }
  1723. init_attr->recv_cq = NULL;
  1724. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1725. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1726. init_attr->send_cq = NULL;
  1727. }
  1728. /* fall through */
  1729. case IB_QPT_RAW_PACKET:
  1730. case IB_QPT_RC:
  1731. case IB_QPT_UC:
  1732. case IB_QPT_UD:
  1733. case IB_QPT_SMI:
  1734. case MLX5_IB_QPT_HW_GSI:
  1735. case MLX5_IB_QPT_REG_UMR:
  1736. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1737. if (!qp)
  1738. return ERR_PTR(-ENOMEM);
  1739. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1740. if (err) {
  1741. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1742. kfree(qp);
  1743. return ERR_PTR(err);
  1744. }
  1745. if (is_qp0(init_attr->qp_type))
  1746. qp->ibqp.qp_num = 0;
  1747. else if (is_qp1(init_attr->qp_type))
  1748. qp->ibqp.qp_num = 1;
  1749. else
  1750. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  1751. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1752. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  1753. init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
  1754. init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
  1755. qp->trans_qp.xrcdn = xrcdn;
  1756. break;
  1757. case IB_QPT_GSI:
  1758. return mlx5_ib_gsi_create_qp(pd, init_attr);
  1759. case IB_QPT_RAW_IPV6:
  1760. case IB_QPT_RAW_ETHERTYPE:
  1761. case IB_QPT_MAX:
  1762. default:
  1763. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1764. init_attr->qp_type);
  1765. /* Don't support raw QPs */
  1766. return ERR_PTR(-EINVAL);
  1767. }
  1768. return &qp->ibqp;
  1769. }
  1770. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1771. {
  1772. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1773. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1774. if (unlikely(qp->qp_type == IB_QPT_GSI))
  1775. return mlx5_ib_gsi_destroy_qp(qp);
  1776. destroy_qp_common(dev, mqp);
  1777. kfree(mqp);
  1778. return 0;
  1779. }
  1780. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1781. int attr_mask)
  1782. {
  1783. u32 hw_access_flags = 0;
  1784. u8 dest_rd_atomic;
  1785. u32 access_flags;
  1786. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1787. dest_rd_atomic = attr->max_dest_rd_atomic;
  1788. else
  1789. dest_rd_atomic = qp->trans_qp.resp_depth;
  1790. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1791. access_flags = attr->qp_access_flags;
  1792. else
  1793. access_flags = qp->trans_qp.atomic_rd_en;
  1794. if (!dest_rd_atomic)
  1795. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1796. if (access_flags & IB_ACCESS_REMOTE_READ)
  1797. hw_access_flags |= MLX5_QP_BIT_RRE;
  1798. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1799. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1800. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1801. hw_access_flags |= MLX5_QP_BIT_RWE;
  1802. return cpu_to_be32(hw_access_flags);
  1803. }
  1804. enum {
  1805. MLX5_PATH_FLAG_FL = 1 << 0,
  1806. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1807. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1808. };
  1809. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1810. {
  1811. if (rate == IB_RATE_PORT_CURRENT) {
  1812. return 0;
  1813. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1814. return -EINVAL;
  1815. } else {
  1816. while (rate != IB_RATE_2_5_GBPS &&
  1817. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1818. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  1819. --rate;
  1820. }
  1821. return rate + MLX5_STAT_RATE_OFFSET;
  1822. }
  1823. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  1824. struct mlx5_ib_sq *sq, u8 sl)
  1825. {
  1826. void *in;
  1827. void *tisc;
  1828. int inlen;
  1829. int err;
  1830. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1831. in = mlx5_vzalloc(inlen);
  1832. if (!in)
  1833. return -ENOMEM;
  1834. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  1835. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1836. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  1837. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1838. kvfree(in);
  1839. return err;
  1840. }
  1841. static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
  1842. struct mlx5_ib_sq *sq, u8 tx_affinity)
  1843. {
  1844. void *in;
  1845. void *tisc;
  1846. int inlen;
  1847. int err;
  1848. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  1849. in = mlx5_vzalloc(inlen);
  1850. if (!in)
  1851. return -ENOMEM;
  1852. MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
  1853. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  1854. MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
  1855. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  1856. kvfree(in);
  1857. return err;
  1858. }
  1859. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1860. const struct rdma_ah_attr *ah,
  1861. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1862. u32 path_flags, const struct ib_qp_attr *attr,
  1863. bool alt)
  1864. {
  1865. const struct ib_global_route *grh = rdma_ah_read_grh(ah);
  1866. int err;
  1867. enum ib_gid_type gid_type;
  1868. u8 ah_flags = rdma_ah_get_ah_flags(ah);
  1869. u8 sl = rdma_ah_get_sl(ah);
  1870. if (attr_mask & IB_QP_PKEY_INDEX)
  1871. path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
  1872. attr->pkey_index);
  1873. if (ah_flags & IB_AH_GRH) {
  1874. if (grh->sgid_index >=
  1875. dev->mdev->port_caps[port - 1].gid_table_len) {
  1876. pr_err("sgid_index (%u) too large. max is %d\n",
  1877. grh->sgid_index,
  1878. dev->mdev->port_caps[port - 1].gid_table_len);
  1879. return -EINVAL;
  1880. }
  1881. }
  1882. if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
  1883. if (!(ah_flags & IB_AH_GRH))
  1884. return -EINVAL;
  1885. err = mlx5_get_roce_gid_type(dev, port, grh->sgid_index,
  1886. &gid_type);
  1887. if (err)
  1888. return err;
  1889. memcpy(path->rmac, ah->roce.dmac, sizeof(ah->roce.dmac));
  1890. path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
  1891. grh->sgid_index);
  1892. path->dci_cfi_prio_sl = (sl & 0x7) << 4;
  1893. if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
  1894. path->ecn_dscp = (grh->traffic_class >> 2) & 0x3f;
  1895. } else {
  1896. path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1897. path->fl_free_ar |=
  1898. (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
  1899. path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
  1900. path->grh_mlid = rdma_ah_get_path_bits(ah) & 0x7f;
  1901. if (ah_flags & IB_AH_GRH)
  1902. path->grh_mlid |= 1 << 7;
  1903. path->dci_cfi_prio_sl = sl & 0xf;
  1904. }
  1905. if (ah_flags & IB_AH_GRH) {
  1906. path->mgid_index = grh->sgid_index;
  1907. path->hop_limit = grh->hop_limit;
  1908. path->tclass_flowlabel =
  1909. cpu_to_be32((grh->traffic_class << 20) |
  1910. (grh->flow_label));
  1911. memcpy(path->rgid, grh->dgid.raw, 16);
  1912. }
  1913. err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
  1914. if (err < 0)
  1915. return err;
  1916. path->static_rate = err;
  1917. path->port = port;
  1918. if (attr_mask & IB_QP_TIMEOUT)
  1919. path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
  1920. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  1921. return modify_raw_packet_eth_prio(dev->mdev,
  1922. &qp->raw_packet_qp.sq,
  1923. sl & 0xf);
  1924. return 0;
  1925. }
  1926. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1927. [MLX5_QP_STATE_INIT] = {
  1928. [MLX5_QP_STATE_INIT] = {
  1929. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1930. MLX5_QP_OPTPAR_RAE |
  1931. MLX5_QP_OPTPAR_RWE |
  1932. MLX5_QP_OPTPAR_PKEY_INDEX |
  1933. MLX5_QP_OPTPAR_PRI_PORT,
  1934. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1935. MLX5_QP_OPTPAR_PKEY_INDEX |
  1936. MLX5_QP_OPTPAR_PRI_PORT,
  1937. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1938. MLX5_QP_OPTPAR_Q_KEY |
  1939. MLX5_QP_OPTPAR_PRI_PORT,
  1940. },
  1941. [MLX5_QP_STATE_RTR] = {
  1942. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1943. MLX5_QP_OPTPAR_RRE |
  1944. MLX5_QP_OPTPAR_RAE |
  1945. MLX5_QP_OPTPAR_RWE |
  1946. MLX5_QP_OPTPAR_PKEY_INDEX,
  1947. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1948. MLX5_QP_OPTPAR_RWE |
  1949. MLX5_QP_OPTPAR_PKEY_INDEX,
  1950. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1951. MLX5_QP_OPTPAR_Q_KEY,
  1952. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1953. MLX5_QP_OPTPAR_Q_KEY,
  1954. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1955. MLX5_QP_OPTPAR_RRE |
  1956. MLX5_QP_OPTPAR_RAE |
  1957. MLX5_QP_OPTPAR_RWE |
  1958. MLX5_QP_OPTPAR_PKEY_INDEX,
  1959. },
  1960. },
  1961. [MLX5_QP_STATE_RTR] = {
  1962. [MLX5_QP_STATE_RTS] = {
  1963. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1964. MLX5_QP_OPTPAR_RRE |
  1965. MLX5_QP_OPTPAR_RAE |
  1966. MLX5_QP_OPTPAR_RWE |
  1967. MLX5_QP_OPTPAR_PM_STATE |
  1968. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1969. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1970. MLX5_QP_OPTPAR_RWE |
  1971. MLX5_QP_OPTPAR_PM_STATE,
  1972. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1973. },
  1974. },
  1975. [MLX5_QP_STATE_RTS] = {
  1976. [MLX5_QP_STATE_RTS] = {
  1977. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1978. MLX5_QP_OPTPAR_RAE |
  1979. MLX5_QP_OPTPAR_RWE |
  1980. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1981. MLX5_QP_OPTPAR_PM_STATE |
  1982. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1983. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1984. MLX5_QP_OPTPAR_PM_STATE |
  1985. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1986. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1987. MLX5_QP_OPTPAR_SRQN |
  1988. MLX5_QP_OPTPAR_CQN_RCV,
  1989. },
  1990. },
  1991. [MLX5_QP_STATE_SQER] = {
  1992. [MLX5_QP_STATE_RTS] = {
  1993. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1994. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1995. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1996. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1997. MLX5_QP_OPTPAR_RWE |
  1998. MLX5_QP_OPTPAR_RAE |
  1999. MLX5_QP_OPTPAR_RRE,
  2000. },
  2001. },
  2002. };
  2003. static int ib_nr_to_mlx5_nr(int ib_mask)
  2004. {
  2005. switch (ib_mask) {
  2006. case IB_QP_STATE:
  2007. return 0;
  2008. case IB_QP_CUR_STATE:
  2009. return 0;
  2010. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  2011. return 0;
  2012. case IB_QP_ACCESS_FLAGS:
  2013. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  2014. MLX5_QP_OPTPAR_RAE;
  2015. case IB_QP_PKEY_INDEX:
  2016. return MLX5_QP_OPTPAR_PKEY_INDEX;
  2017. case IB_QP_PORT:
  2018. return MLX5_QP_OPTPAR_PRI_PORT;
  2019. case IB_QP_QKEY:
  2020. return MLX5_QP_OPTPAR_Q_KEY;
  2021. case IB_QP_AV:
  2022. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  2023. MLX5_QP_OPTPAR_PRI_PORT;
  2024. case IB_QP_PATH_MTU:
  2025. return 0;
  2026. case IB_QP_TIMEOUT:
  2027. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  2028. case IB_QP_RETRY_CNT:
  2029. return MLX5_QP_OPTPAR_RETRY_COUNT;
  2030. case IB_QP_RNR_RETRY:
  2031. return MLX5_QP_OPTPAR_RNR_RETRY;
  2032. case IB_QP_RQ_PSN:
  2033. return 0;
  2034. case IB_QP_MAX_QP_RD_ATOMIC:
  2035. return MLX5_QP_OPTPAR_SRA_MAX;
  2036. case IB_QP_ALT_PATH:
  2037. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  2038. case IB_QP_MIN_RNR_TIMER:
  2039. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  2040. case IB_QP_SQ_PSN:
  2041. return 0;
  2042. case IB_QP_MAX_DEST_RD_ATOMIC:
  2043. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  2044. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  2045. case IB_QP_PATH_MIG_STATE:
  2046. return MLX5_QP_OPTPAR_PM_STATE;
  2047. case IB_QP_CAP:
  2048. return 0;
  2049. case IB_QP_DEST_QPN:
  2050. return 0;
  2051. }
  2052. return 0;
  2053. }
  2054. static int ib_mask_to_mlx5_opt(int ib_mask)
  2055. {
  2056. int result = 0;
  2057. int i;
  2058. for (i = 0; i < 8 * sizeof(int); i++) {
  2059. if ((1 << i) & ib_mask)
  2060. result |= ib_nr_to_mlx5_nr(1 << i);
  2061. }
  2062. return result;
  2063. }
  2064. static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  2065. struct mlx5_ib_rq *rq, int new_state,
  2066. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2067. {
  2068. void *in;
  2069. void *rqc;
  2070. int inlen;
  2071. int err;
  2072. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  2073. in = mlx5_vzalloc(inlen);
  2074. if (!in)
  2075. return -ENOMEM;
  2076. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  2077. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  2078. MLX5_SET(rqc, rqc, state, new_state);
  2079. if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
  2080. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  2081. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  2082. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  2083. MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
  2084. } else
  2085. pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
  2086. dev->ib_dev.name);
  2087. }
  2088. err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
  2089. if (err)
  2090. goto out;
  2091. rq->state = new_state;
  2092. out:
  2093. kvfree(in);
  2094. return err;
  2095. }
  2096. static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
  2097. struct mlx5_ib_sq *sq,
  2098. int new_state,
  2099. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2100. {
  2101. struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
  2102. u32 old_rate = ibqp->rate_limit;
  2103. u32 new_rate = old_rate;
  2104. u16 rl_index = 0;
  2105. void *in;
  2106. void *sqc;
  2107. int inlen;
  2108. int err;
  2109. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  2110. in = mlx5_vzalloc(inlen);
  2111. if (!in)
  2112. return -ENOMEM;
  2113. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  2114. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  2115. MLX5_SET(sqc, sqc, state, new_state);
  2116. if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
  2117. if (new_state != MLX5_SQC_STATE_RDY)
  2118. pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
  2119. __func__);
  2120. else
  2121. new_rate = raw_qp_param->rate_limit;
  2122. }
  2123. if (old_rate != new_rate) {
  2124. if (new_rate) {
  2125. err = mlx5_rl_add_rate(dev, new_rate, &rl_index);
  2126. if (err) {
  2127. pr_err("Failed configuring rate %u: %d\n",
  2128. new_rate, err);
  2129. goto out;
  2130. }
  2131. }
  2132. MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
  2133. MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
  2134. }
  2135. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  2136. if (err) {
  2137. /* Remove new rate from table if failed */
  2138. if (new_rate &&
  2139. old_rate != new_rate)
  2140. mlx5_rl_remove_rate(dev, new_rate);
  2141. goto out;
  2142. }
  2143. /* Only remove the old rate after new rate was set */
  2144. if ((old_rate &&
  2145. (old_rate != new_rate)) ||
  2146. (new_state != MLX5_SQC_STATE_RDY))
  2147. mlx5_rl_remove_rate(dev, old_rate);
  2148. ibqp->rate_limit = new_rate;
  2149. sq->state = new_state;
  2150. out:
  2151. kvfree(in);
  2152. return err;
  2153. }
  2154. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2155. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  2156. u8 tx_affinity)
  2157. {
  2158. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  2159. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  2160. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  2161. int modify_rq = !!qp->rq.wqe_cnt;
  2162. int modify_sq = !!qp->sq.wqe_cnt;
  2163. int rq_state;
  2164. int sq_state;
  2165. int err;
  2166. switch (raw_qp_param->operation) {
  2167. case MLX5_CMD_OP_RST2INIT_QP:
  2168. rq_state = MLX5_RQC_STATE_RDY;
  2169. sq_state = MLX5_SQC_STATE_RDY;
  2170. break;
  2171. case MLX5_CMD_OP_2ERR_QP:
  2172. rq_state = MLX5_RQC_STATE_ERR;
  2173. sq_state = MLX5_SQC_STATE_ERR;
  2174. break;
  2175. case MLX5_CMD_OP_2RST_QP:
  2176. rq_state = MLX5_RQC_STATE_RST;
  2177. sq_state = MLX5_SQC_STATE_RST;
  2178. break;
  2179. case MLX5_CMD_OP_RTR2RTS_QP:
  2180. case MLX5_CMD_OP_RTS2RTS_QP:
  2181. if (raw_qp_param->set_mask ==
  2182. MLX5_RAW_QP_RATE_LIMIT) {
  2183. modify_rq = 0;
  2184. sq_state = sq->state;
  2185. } else {
  2186. return raw_qp_param->set_mask ? -EINVAL : 0;
  2187. }
  2188. break;
  2189. case MLX5_CMD_OP_INIT2INIT_QP:
  2190. case MLX5_CMD_OP_INIT2RTR_QP:
  2191. if (raw_qp_param->set_mask)
  2192. return -EINVAL;
  2193. else
  2194. return 0;
  2195. default:
  2196. WARN_ON(1);
  2197. return -EINVAL;
  2198. }
  2199. if (modify_rq) {
  2200. err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
  2201. if (err)
  2202. return err;
  2203. }
  2204. if (modify_sq) {
  2205. if (tx_affinity) {
  2206. err = modify_raw_packet_tx_affinity(dev->mdev, sq,
  2207. tx_affinity);
  2208. if (err)
  2209. return err;
  2210. }
  2211. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, raw_qp_param);
  2212. }
  2213. return 0;
  2214. }
  2215. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  2216. const struct ib_qp_attr *attr, int attr_mask,
  2217. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  2218. {
  2219. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  2220. [MLX5_QP_STATE_RST] = {
  2221. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2222. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2223. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  2224. },
  2225. [MLX5_QP_STATE_INIT] = {
  2226. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2227. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2228. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  2229. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  2230. },
  2231. [MLX5_QP_STATE_RTR] = {
  2232. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2233. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2234. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  2235. },
  2236. [MLX5_QP_STATE_RTS] = {
  2237. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2238. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2239. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  2240. },
  2241. [MLX5_QP_STATE_SQD] = {
  2242. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2243. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2244. },
  2245. [MLX5_QP_STATE_SQER] = {
  2246. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2247. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2248. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  2249. },
  2250. [MLX5_QP_STATE_ERR] = {
  2251. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2252. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2253. }
  2254. };
  2255. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2256. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2257. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  2258. struct mlx5_ib_cq *send_cq, *recv_cq;
  2259. struct mlx5_qp_context *context;
  2260. struct mlx5_ib_pd *pd;
  2261. struct mlx5_ib_port *mibport = NULL;
  2262. enum mlx5_qp_state mlx5_cur, mlx5_new;
  2263. enum mlx5_qp_optpar optpar;
  2264. int mlx5_st;
  2265. int err;
  2266. u16 op;
  2267. u8 tx_affinity = 0;
  2268. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2269. if (!context)
  2270. return -ENOMEM;
  2271. err = to_mlx5_st(ibqp->qp_type);
  2272. if (err < 0) {
  2273. mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
  2274. goto out;
  2275. }
  2276. context->flags = cpu_to_be32(err << 16);
  2277. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  2278. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2279. } else {
  2280. switch (attr->path_mig_state) {
  2281. case IB_MIG_MIGRATED:
  2282. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2283. break;
  2284. case IB_MIG_REARM:
  2285. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  2286. break;
  2287. case IB_MIG_ARMED:
  2288. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  2289. break;
  2290. }
  2291. }
  2292. if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
  2293. if ((ibqp->qp_type == IB_QPT_RC) ||
  2294. (ibqp->qp_type == IB_QPT_UD &&
  2295. !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
  2296. (ibqp->qp_type == IB_QPT_UC) ||
  2297. (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
  2298. (ibqp->qp_type == IB_QPT_XRC_INI) ||
  2299. (ibqp->qp_type == IB_QPT_XRC_TGT)) {
  2300. if (mlx5_lag_is_active(dev->mdev)) {
  2301. tx_affinity = (unsigned int)atomic_add_return(1,
  2302. &dev->roce.next_port) %
  2303. MLX5_MAX_PORTS + 1;
  2304. context->flags |= cpu_to_be32(tx_affinity << 24);
  2305. }
  2306. }
  2307. }
  2308. if (is_sqp(ibqp->qp_type)) {
  2309. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  2310. } else if (ibqp->qp_type == IB_QPT_UD ||
  2311. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  2312. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  2313. } else if (attr_mask & IB_QP_PATH_MTU) {
  2314. if (attr->path_mtu < IB_MTU_256 ||
  2315. attr->path_mtu > IB_MTU_4096) {
  2316. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  2317. err = -EINVAL;
  2318. goto out;
  2319. }
  2320. context->mtu_msgmax = (attr->path_mtu << 5) |
  2321. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  2322. }
  2323. if (attr_mask & IB_QP_DEST_QPN)
  2324. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  2325. if (attr_mask & IB_QP_PKEY_INDEX)
  2326. context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
  2327. /* todo implement counter_index functionality */
  2328. if (is_sqp(ibqp->qp_type))
  2329. context->pri_path.port = qp->port;
  2330. if (attr_mask & IB_QP_PORT)
  2331. context->pri_path.port = attr->port_num;
  2332. if (attr_mask & IB_QP_AV) {
  2333. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  2334. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  2335. attr_mask, 0, attr, false);
  2336. if (err)
  2337. goto out;
  2338. }
  2339. if (attr_mask & IB_QP_TIMEOUT)
  2340. context->pri_path.ackto_lt |= attr->timeout << 3;
  2341. if (attr_mask & IB_QP_ALT_PATH) {
  2342. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  2343. &context->alt_path,
  2344. attr->alt_port_num,
  2345. attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
  2346. 0, attr, true);
  2347. if (err)
  2348. goto out;
  2349. }
  2350. pd = get_pd(qp);
  2351. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  2352. &send_cq, &recv_cq);
  2353. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  2354. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  2355. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  2356. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  2357. if (attr_mask & IB_QP_RNR_RETRY)
  2358. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  2359. if (attr_mask & IB_QP_RETRY_CNT)
  2360. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  2361. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2362. if (attr->max_rd_atomic)
  2363. context->params1 |=
  2364. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  2365. }
  2366. if (attr_mask & IB_QP_SQ_PSN)
  2367. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  2368. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2369. if (attr->max_dest_rd_atomic)
  2370. context->params2 |=
  2371. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  2372. }
  2373. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2374. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  2375. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  2376. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  2377. if (attr_mask & IB_QP_RQ_PSN)
  2378. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  2379. if (attr_mask & IB_QP_QKEY)
  2380. context->qkey = cpu_to_be32(attr->qkey);
  2381. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2382. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  2383. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2384. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  2385. qp->port) - 1;
  2386. mibport = &dev->port[port_num];
  2387. context->qp_counter_set_usr_page |=
  2388. cpu_to_be32((u32)(mibport->cnts.set_id) << 24);
  2389. }
  2390. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2391. context->sq_crq_size |= cpu_to_be16(1 << 4);
  2392. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  2393. context->deth_sqpn = cpu_to_be32(1);
  2394. mlx5_cur = to_mlx5_state(cur_state);
  2395. mlx5_new = to_mlx5_state(new_state);
  2396. mlx5_st = to_mlx5_st(ibqp->qp_type);
  2397. if (mlx5_st < 0)
  2398. goto out;
  2399. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2400. !optab[mlx5_cur][mlx5_new])
  2401. goto out;
  2402. op = optab[mlx5_cur][mlx5_new];
  2403. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2404. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2405. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  2406. struct mlx5_modify_raw_qp_param raw_qp_param = {};
  2407. raw_qp_param.operation = op;
  2408. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2409. raw_qp_param.rq_q_ctr_id = mibport->cnts.set_id;
  2410. raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
  2411. }
  2412. if (attr_mask & IB_QP_RATE_LIMIT) {
  2413. raw_qp_param.rate_limit = attr->rate_limit;
  2414. raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
  2415. }
  2416. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
  2417. } else {
  2418. err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
  2419. &base->mqp);
  2420. }
  2421. if (err)
  2422. goto out;
  2423. qp->state = new_state;
  2424. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2425. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2426. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2427. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2428. if (attr_mask & IB_QP_PORT)
  2429. qp->port = attr->port_num;
  2430. if (attr_mask & IB_QP_ALT_PATH)
  2431. qp->trans_qp.alt_port = attr->alt_port_num;
  2432. /*
  2433. * If we moved a kernel QP to RESET, clean up all old CQ
  2434. * entries and reinitialize the QP.
  2435. */
  2436. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  2437. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2438. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2439. if (send_cq != recv_cq)
  2440. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2441. qp->rq.head = 0;
  2442. qp->rq.tail = 0;
  2443. qp->sq.head = 0;
  2444. qp->sq.tail = 0;
  2445. qp->sq.cur_post = 0;
  2446. qp->sq.last_poll = 0;
  2447. qp->db.db[MLX5_RCV_DBR] = 0;
  2448. qp->db.db[MLX5_SND_DBR] = 0;
  2449. }
  2450. out:
  2451. kfree(context);
  2452. return err;
  2453. }
  2454. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2455. int attr_mask, struct ib_udata *udata)
  2456. {
  2457. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2458. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2459. enum ib_qp_type qp_type;
  2460. enum ib_qp_state cur_state, new_state;
  2461. int err = -EINVAL;
  2462. int port;
  2463. enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
  2464. if (ibqp->rwq_ind_tbl)
  2465. return -ENOSYS;
  2466. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  2467. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  2468. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  2469. IB_QPT_GSI : ibqp->qp_type;
  2470. mutex_lock(&qp->mutex);
  2471. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  2472. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  2473. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  2474. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2475. ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
  2476. }
  2477. if (qp_type != MLX5_IB_QPT_REG_UMR &&
  2478. !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
  2479. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2480. cur_state, new_state, ibqp->qp_type, attr_mask);
  2481. goto out;
  2482. }
  2483. if ((attr_mask & IB_QP_PORT) &&
  2484. (attr->port_num == 0 ||
  2485. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports))) {
  2486. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2487. attr->port_num, dev->num_ports);
  2488. goto out;
  2489. }
  2490. if (attr_mask & IB_QP_PKEY_INDEX) {
  2491. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2492. if (attr->pkey_index >=
  2493. dev->mdev->port_caps[port - 1].pkey_table_len) {
  2494. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  2495. attr->pkey_index);
  2496. goto out;
  2497. }
  2498. }
  2499. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  2500. attr->max_rd_atomic >
  2501. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  2502. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  2503. attr->max_rd_atomic);
  2504. goto out;
  2505. }
  2506. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  2507. attr->max_dest_rd_atomic >
  2508. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  2509. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  2510. attr->max_dest_rd_atomic);
  2511. goto out;
  2512. }
  2513. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  2514. err = 0;
  2515. goto out;
  2516. }
  2517. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  2518. out:
  2519. mutex_unlock(&qp->mutex);
  2520. return err;
  2521. }
  2522. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  2523. {
  2524. struct mlx5_ib_cq *cq;
  2525. unsigned cur;
  2526. cur = wq->head - wq->tail;
  2527. if (likely(cur + nreq < wq->max_post))
  2528. return 0;
  2529. cq = to_mcq(ib_cq);
  2530. spin_lock(&cq->lock);
  2531. cur = wq->head - wq->tail;
  2532. spin_unlock(&cq->lock);
  2533. return cur + nreq >= wq->max_post;
  2534. }
  2535. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  2536. u64 remote_addr, u32 rkey)
  2537. {
  2538. rseg->raddr = cpu_to_be64(remote_addr);
  2539. rseg->rkey = cpu_to_be32(rkey);
  2540. rseg->reserved = 0;
  2541. }
  2542. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  2543. struct ib_send_wr *wr, void *qend,
  2544. struct mlx5_ib_qp *qp, int *size)
  2545. {
  2546. void *seg = eseg;
  2547. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  2548. if (wr->send_flags & IB_SEND_IP_CSUM)
  2549. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  2550. MLX5_ETH_WQE_L4_CSUM;
  2551. seg += sizeof(struct mlx5_wqe_eth_seg);
  2552. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  2553. if (wr->opcode == IB_WR_LSO) {
  2554. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  2555. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr.start);
  2556. u64 left, leftlen, copysz;
  2557. void *pdata = ud_wr->header;
  2558. left = ud_wr->hlen;
  2559. eseg->mss = cpu_to_be16(ud_wr->mss);
  2560. eseg->inline_hdr.sz = cpu_to_be16(left);
  2561. /*
  2562. * check if there is space till the end of queue, if yes,
  2563. * copy all in one shot, otherwise copy till the end of queue,
  2564. * rollback and than the copy the left
  2565. */
  2566. leftlen = qend - (void *)eseg->inline_hdr.start;
  2567. copysz = min_t(u64, leftlen, left);
  2568. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  2569. if (likely(copysz > size_of_inl_hdr_start)) {
  2570. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  2571. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  2572. }
  2573. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  2574. seg = mlx5_get_send_wqe(qp, 0);
  2575. left -= copysz;
  2576. pdata += copysz;
  2577. memcpy(seg, pdata, left);
  2578. seg += ALIGN(left, 16);
  2579. *size += ALIGN(left, 16) / 16;
  2580. }
  2581. }
  2582. return seg;
  2583. }
  2584. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  2585. struct ib_send_wr *wr)
  2586. {
  2587. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  2588. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  2589. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  2590. }
  2591. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  2592. {
  2593. dseg->byte_count = cpu_to_be32(sg->length);
  2594. dseg->lkey = cpu_to_be32(sg->lkey);
  2595. dseg->addr = cpu_to_be64(sg->addr);
  2596. }
  2597. static u64 get_xlt_octo(u64 bytes)
  2598. {
  2599. return ALIGN(bytes, MLX5_IB_UMR_XLT_ALIGNMENT) /
  2600. MLX5_IB_UMR_OCTOWORD;
  2601. }
  2602. static __be64 frwr_mkey_mask(void)
  2603. {
  2604. u64 result;
  2605. result = MLX5_MKEY_MASK_LEN |
  2606. MLX5_MKEY_MASK_PAGE_SIZE |
  2607. MLX5_MKEY_MASK_START_ADDR |
  2608. MLX5_MKEY_MASK_EN_RINVAL |
  2609. MLX5_MKEY_MASK_KEY |
  2610. MLX5_MKEY_MASK_LR |
  2611. MLX5_MKEY_MASK_LW |
  2612. MLX5_MKEY_MASK_RR |
  2613. MLX5_MKEY_MASK_RW |
  2614. MLX5_MKEY_MASK_A |
  2615. MLX5_MKEY_MASK_SMALL_FENCE |
  2616. MLX5_MKEY_MASK_FREE;
  2617. return cpu_to_be64(result);
  2618. }
  2619. static __be64 sig_mkey_mask(void)
  2620. {
  2621. u64 result;
  2622. result = MLX5_MKEY_MASK_LEN |
  2623. MLX5_MKEY_MASK_PAGE_SIZE |
  2624. MLX5_MKEY_MASK_START_ADDR |
  2625. MLX5_MKEY_MASK_EN_SIGERR |
  2626. MLX5_MKEY_MASK_EN_RINVAL |
  2627. MLX5_MKEY_MASK_KEY |
  2628. MLX5_MKEY_MASK_LR |
  2629. MLX5_MKEY_MASK_LW |
  2630. MLX5_MKEY_MASK_RR |
  2631. MLX5_MKEY_MASK_RW |
  2632. MLX5_MKEY_MASK_SMALL_FENCE |
  2633. MLX5_MKEY_MASK_FREE |
  2634. MLX5_MKEY_MASK_BSF_EN;
  2635. return cpu_to_be64(result);
  2636. }
  2637. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  2638. struct mlx5_ib_mr *mr)
  2639. {
  2640. int size = mr->ndescs * mr->desc_size;
  2641. memset(umr, 0, sizeof(*umr));
  2642. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  2643. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  2644. umr->mkey_mask = frwr_mkey_mask();
  2645. }
  2646. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  2647. {
  2648. memset(umr, 0, sizeof(*umr));
  2649. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  2650. umr->flags = MLX5_UMR_INLINE;
  2651. }
  2652. static __be64 get_umr_enable_mr_mask(void)
  2653. {
  2654. u64 result;
  2655. result = MLX5_MKEY_MASK_KEY |
  2656. MLX5_MKEY_MASK_FREE;
  2657. return cpu_to_be64(result);
  2658. }
  2659. static __be64 get_umr_disable_mr_mask(void)
  2660. {
  2661. u64 result;
  2662. result = MLX5_MKEY_MASK_FREE;
  2663. return cpu_to_be64(result);
  2664. }
  2665. static __be64 get_umr_update_translation_mask(void)
  2666. {
  2667. u64 result;
  2668. result = MLX5_MKEY_MASK_LEN |
  2669. MLX5_MKEY_MASK_PAGE_SIZE |
  2670. MLX5_MKEY_MASK_START_ADDR;
  2671. return cpu_to_be64(result);
  2672. }
  2673. static __be64 get_umr_update_access_mask(int atomic)
  2674. {
  2675. u64 result;
  2676. result = MLX5_MKEY_MASK_LR |
  2677. MLX5_MKEY_MASK_LW |
  2678. MLX5_MKEY_MASK_RR |
  2679. MLX5_MKEY_MASK_RW;
  2680. if (atomic)
  2681. result |= MLX5_MKEY_MASK_A;
  2682. return cpu_to_be64(result);
  2683. }
  2684. static __be64 get_umr_update_pd_mask(void)
  2685. {
  2686. u64 result;
  2687. result = MLX5_MKEY_MASK_PD;
  2688. return cpu_to_be64(result);
  2689. }
  2690. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  2691. struct ib_send_wr *wr, int atomic)
  2692. {
  2693. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2694. memset(umr, 0, sizeof(*umr));
  2695. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  2696. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  2697. else
  2698. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  2699. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(umrwr->xlt_size));
  2700. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) {
  2701. u64 offset = get_xlt_octo(umrwr->offset);
  2702. umr->xlt_offset = cpu_to_be16(offset & 0xffff);
  2703. umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16);
  2704. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  2705. }
  2706. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  2707. umr->mkey_mask |= get_umr_update_translation_mask();
  2708. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) {
  2709. umr->mkey_mask |= get_umr_update_access_mask(atomic);
  2710. umr->mkey_mask |= get_umr_update_pd_mask();
  2711. }
  2712. if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR)
  2713. umr->mkey_mask |= get_umr_enable_mr_mask();
  2714. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  2715. umr->mkey_mask |= get_umr_disable_mr_mask();
  2716. if (!wr->num_sge)
  2717. umr->flags |= MLX5_UMR_INLINE;
  2718. }
  2719. static u8 get_umr_flags(int acc)
  2720. {
  2721. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  2722. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  2723. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  2724. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  2725. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  2726. }
  2727. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  2728. struct mlx5_ib_mr *mr,
  2729. u32 key, int access)
  2730. {
  2731. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  2732. memset(seg, 0, sizeof(*seg));
  2733. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
  2734. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  2735. else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  2736. /* KLMs take twice the size of MTTs */
  2737. ndescs *= 2;
  2738. seg->flags = get_umr_flags(access) | mr->access_mode;
  2739. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  2740. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  2741. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  2742. seg->len = cpu_to_be64(mr->ibmr.length);
  2743. seg->xlt_oct_size = cpu_to_be32(ndescs);
  2744. }
  2745. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  2746. {
  2747. memset(seg, 0, sizeof(*seg));
  2748. seg->status = MLX5_MKEY_STATUS_FREE;
  2749. }
  2750. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  2751. {
  2752. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  2753. memset(seg, 0, sizeof(*seg));
  2754. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  2755. seg->status = MLX5_MKEY_STATUS_FREE;
  2756. seg->flags = convert_access(umrwr->access_flags);
  2757. if (umrwr->pd)
  2758. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  2759. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION &&
  2760. !umrwr->length)
  2761. seg->flags_pd |= cpu_to_be32(MLX5_MKEY_LEN64);
  2762. seg->start_addr = cpu_to_be64(umrwr->virt_addr);
  2763. seg->len = cpu_to_be64(umrwr->length);
  2764. seg->log2_page_size = umrwr->page_shift;
  2765. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  2766. mlx5_mkey_variant(umrwr->mkey));
  2767. }
  2768. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  2769. struct mlx5_ib_mr *mr,
  2770. struct mlx5_ib_pd *pd)
  2771. {
  2772. int bcount = mr->desc_size * mr->ndescs;
  2773. dseg->addr = cpu_to_be64(mr->desc_map);
  2774. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  2775. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  2776. }
  2777. static __be32 send_ieth(struct ib_send_wr *wr)
  2778. {
  2779. switch (wr->opcode) {
  2780. case IB_WR_SEND_WITH_IMM:
  2781. case IB_WR_RDMA_WRITE_WITH_IMM:
  2782. return wr->ex.imm_data;
  2783. case IB_WR_SEND_WITH_INV:
  2784. return cpu_to_be32(wr->ex.invalidate_rkey);
  2785. default:
  2786. return 0;
  2787. }
  2788. }
  2789. static u8 calc_sig(void *wqe, int size)
  2790. {
  2791. u8 *p = wqe;
  2792. u8 res = 0;
  2793. int i;
  2794. for (i = 0; i < size; i++)
  2795. res ^= p[i];
  2796. return ~res;
  2797. }
  2798. static u8 wq_sig(void *wqe)
  2799. {
  2800. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  2801. }
  2802. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  2803. void *wqe, int *sz)
  2804. {
  2805. struct mlx5_wqe_inline_seg *seg;
  2806. void *qend = qp->sq.qend;
  2807. void *addr;
  2808. int inl = 0;
  2809. int copy;
  2810. int len;
  2811. int i;
  2812. seg = wqe;
  2813. wqe += sizeof(*seg);
  2814. for (i = 0; i < wr->num_sge; i++) {
  2815. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  2816. len = wr->sg_list[i].length;
  2817. inl += len;
  2818. if (unlikely(inl > qp->max_inline_data))
  2819. return -ENOMEM;
  2820. if (unlikely(wqe + len > qend)) {
  2821. copy = qend - wqe;
  2822. memcpy(wqe, addr, copy);
  2823. addr += copy;
  2824. len -= copy;
  2825. wqe = mlx5_get_send_wqe(qp, 0);
  2826. }
  2827. memcpy(wqe, addr, len);
  2828. wqe += len;
  2829. }
  2830. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  2831. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  2832. return 0;
  2833. }
  2834. static u16 prot_field_size(enum ib_signature_type type)
  2835. {
  2836. switch (type) {
  2837. case IB_SIG_TYPE_T10_DIF:
  2838. return MLX5_DIF_SIZE;
  2839. default:
  2840. return 0;
  2841. }
  2842. }
  2843. static u8 bs_selector(int block_size)
  2844. {
  2845. switch (block_size) {
  2846. case 512: return 0x1;
  2847. case 520: return 0x2;
  2848. case 4096: return 0x3;
  2849. case 4160: return 0x4;
  2850. case 1073741824: return 0x5;
  2851. default: return 0;
  2852. }
  2853. }
  2854. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  2855. struct mlx5_bsf_inl *inl)
  2856. {
  2857. /* Valid inline section and allow BSF refresh */
  2858. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  2859. MLX5_BSF_REFRESH_DIF);
  2860. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  2861. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  2862. /* repeating block */
  2863. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  2864. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  2865. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  2866. if (domain->sig.dif.ref_remap)
  2867. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  2868. if (domain->sig.dif.app_escape) {
  2869. if (domain->sig.dif.ref_escape)
  2870. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  2871. else
  2872. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  2873. }
  2874. inl->dif_app_bitmask_check =
  2875. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  2876. }
  2877. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  2878. struct ib_sig_attrs *sig_attrs,
  2879. struct mlx5_bsf *bsf, u32 data_size)
  2880. {
  2881. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  2882. struct mlx5_bsf_basic *basic = &bsf->basic;
  2883. struct ib_sig_domain *mem = &sig_attrs->mem;
  2884. struct ib_sig_domain *wire = &sig_attrs->wire;
  2885. memset(bsf, 0, sizeof(*bsf));
  2886. /* Basic + Extended + Inline */
  2887. basic->bsf_size_sbs = 1 << 7;
  2888. /* Input domain check byte mask */
  2889. basic->check_byte_mask = sig_attrs->check_mask;
  2890. basic->raw_data_size = cpu_to_be32(data_size);
  2891. /* Memory domain */
  2892. switch (sig_attrs->mem.sig_type) {
  2893. case IB_SIG_TYPE_NONE:
  2894. break;
  2895. case IB_SIG_TYPE_T10_DIF:
  2896. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  2897. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  2898. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  2899. break;
  2900. default:
  2901. return -EINVAL;
  2902. }
  2903. /* Wire domain */
  2904. switch (sig_attrs->wire.sig_type) {
  2905. case IB_SIG_TYPE_NONE:
  2906. break;
  2907. case IB_SIG_TYPE_T10_DIF:
  2908. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  2909. mem->sig_type == wire->sig_type) {
  2910. /* Same block structure */
  2911. basic->bsf_size_sbs |= 1 << 4;
  2912. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  2913. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  2914. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  2915. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  2916. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  2917. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  2918. } else
  2919. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  2920. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  2921. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  2922. break;
  2923. default:
  2924. return -EINVAL;
  2925. }
  2926. return 0;
  2927. }
  2928. static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
  2929. struct mlx5_ib_qp *qp, void **seg, int *size)
  2930. {
  2931. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  2932. struct ib_mr *sig_mr = wr->sig_mr;
  2933. struct mlx5_bsf *bsf;
  2934. u32 data_len = wr->wr.sg_list->length;
  2935. u32 data_key = wr->wr.sg_list->lkey;
  2936. u64 data_va = wr->wr.sg_list->addr;
  2937. int ret;
  2938. int wqe_size;
  2939. if (!wr->prot ||
  2940. (data_key == wr->prot->lkey &&
  2941. data_va == wr->prot->addr &&
  2942. data_len == wr->prot->length)) {
  2943. /**
  2944. * Source domain doesn't contain signature information
  2945. * or data and protection are interleaved in memory.
  2946. * So need construct:
  2947. * ------------------
  2948. * | data_klm |
  2949. * ------------------
  2950. * | BSF |
  2951. * ------------------
  2952. **/
  2953. struct mlx5_klm *data_klm = *seg;
  2954. data_klm->bcount = cpu_to_be32(data_len);
  2955. data_klm->key = cpu_to_be32(data_key);
  2956. data_klm->va = cpu_to_be64(data_va);
  2957. wqe_size = ALIGN(sizeof(*data_klm), 64);
  2958. } else {
  2959. /**
  2960. * Source domain contains signature information
  2961. * So need construct a strided block format:
  2962. * ---------------------------
  2963. * | stride_block_ctrl |
  2964. * ---------------------------
  2965. * | data_klm |
  2966. * ---------------------------
  2967. * | prot_klm |
  2968. * ---------------------------
  2969. * | BSF |
  2970. * ---------------------------
  2971. **/
  2972. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  2973. struct mlx5_stride_block_entry *data_sentry;
  2974. struct mlx5_stride_block_entry *prot_sentry;
  2975. u32 prot_key = wr->prot->lkey;
  2976. u64 prot_va = wr->prot->addr;
  2977. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  2978. int prot_size;
  2979. sblock_ctrl = *seg;
  2980. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  2981. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  2982. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  2983. if (!prot_size) {
  2984. pr_err("Bad block size given: %u\n", block_size);
  2985. return -EINVAL;
  2986. }
  2987. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  2988. prot_size);
  2989. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  2990. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  2991. sblock_ctrl->num_entries = cpu_to_be16(2);
  2992. data_sentry->bcount = cpu_to_be16(block_size);
  2993. data_sentry->key = cpu_to_be32(data_key);
  2994. data_sentry->va = cpu_to_be64(data_va);
  2995. data_sentry->stride = cpu_to_be16(block_size);
  2996. prot_sentry->bcount = cpu_to_be16(prot_size);
  2997. prot_sentry->key = cpu_to_be32(prot_key);
  2998. prot_sentry->va = cpu_to_be64(prot_va);
  2999. prot_sentry->stride = cpu_to_be16(prot_size);
  3000. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  3001. sizeof(*prot_sentry), 64);
  3002. }
  3003. *seg += wqe_size;
  3004. *size += wqe_size / 16;
  3005. if (unlikely((*seg == qp->sq.qend)))
  3006. *seg = mlx5_get_send_wqe(qp, 0);
  3007. bsf = *seg;
  3008. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  3009. if (ret)
  3010. return -EINVAL;
  3011. *seg += sizeof(*bsf);
  3012. *size += sizeof(*bsf) / 16;
  3013. if (unlikely((*seg == qp->sq.qend)))
  3014. *seg = mlx5_get_send_wqe(qp, 0);
  3015. return 0;
  3016. }
  3017. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  3018. struct ib_sig_handover_wr *wr, u32 size,
  3019. u32 length, u32 pdn)
  3020. {
  3021. struct ib_mr *sig_mr = wr->sig_mr;
  3022. u32 sig_key = sig_mr->rkey;
  3023. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  3024. memset(seg, 0, sizeof(*seg));
  3025. seg->flags = get_umr_flags(wr->access_flags) |
  3026. MLX5_MKC_ACCESS_MODE_KLMS;
  3027. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  3028. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  3029. MLX5_MKEY_BSF_EN | pdn);
  3030. seg->len = cpu_to_be64(length);
  3031. seg->xlt_oct_size = cpu_to_be32(get_xlt_octo(size));
  3032. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  3033. }
  3034. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  3035. u32 size)
  3036. {
  3037. memset(umr, 0, sizeof(*umr));
  3038. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  3039. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3040. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  3041. umr->mkey_mask = sig_mkey_mask();
  3042. }
  3043. static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
  3044. void **seg, int *size)
  3045. {
  3046. struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  3047. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  3048. u32 pdn = get_pd(qp)->pdn;
  3049. u32 xlt_size;
  3050. int region_len, ret;
  3051. if (unlikely(wr->wr.num_sge != 1) ||
  3052. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  3053. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  3054. unlikely(!sig_mr->sig->sig_status_checked))
  3055. return -EINVAL;
  3056. /* length of the protected region, data + protection */
  3057. region_len = wr->wr.sg_list->length;
  3058. if (wr->prot &&
  3059. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  3060. wr->prot->addr != wr->wr.sg_list->addr ||
  3061. wr->prot->length != wr->wr.sg_list->length))
  3062. region_len += wr->prot->length;
  3063. /**
  3064. * KLM octoword size - if protection was provided
  3065. * then we use strided block format (3 octowords),
  3066. * else we use single KLM (1 octoword)
  3067. **/
  3068. xlt_size = wr->prot ? 0x30 : sizeof(struct mlx5_klm);
  3069. set_sig_umr_segment(*seg, xlt_size);
  3070. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3071. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3072. if (unlikely((*seg == qp->sq.qend)))
  3073. *seg = mlx5_get_send_wqe(qp, 0);
  3074. set_sig_mkey_segment(*seg, wr, xlt_size, region_len, pdn);
  3075. *seg += sizeof(struct mlx5_mkey_seg);
  3076. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3077. if (unlikely((*seg == qp->sq.qend)))
  3078. *seg = mlx5_get_send_wqe(qp, 0);
  3079. ret = set_sig_data_segment(wr, qp, seg, size);
  3080. if (ret)
  3081. return ret;
  3082. sig_mr->sig->sig_status_checked = false;
  3083. return 0;
  3084. }
  3085. static int set_psv_wr(struct ib_sig_domain *domain,
  3086. u32 psv_idx, void **seg, int *size)
  3087. {
  3088. struct mlx5_seg_set_psv *psv_seg = *seg;
  3089. memset(psv_seg, 0, sizeof(*psv_seg));
  3090. psv_seg->psv_num = cpu_to_be32(psv_idx);
  3091. switch (domain->sig_type) {
  3092. case IB_SIG_TYPE_NONE:
  3093. break;
  3094. case IB_SIG_TYPE_T10_DIF:
  3095. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  3096. domain->sig.dif.app_tag);
  3097. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  3098. break;
  3099. default:
  3100. pr_err("Bad signature type (%d) is given.\n",
  3101. domain->sig_type);
  3102. return -EINVAL;
  3103. }
  3104. *seg += sizeof(*psv_seg);
  3105. *size += sizeof(*psv_seg) / 16;
  3106. return 0;
  3107. }
  3108. static int set_reg_wr(struct mlx5_ib_qp *qp,
  3109. struct ib_reg_wr *wr,
  3110. void **seg, int *size)
  3111. {
  3112. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  3113. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  3114. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  3115. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  3116. "Invalid IB_SEND_INLINE send flag\n");
  3117. return -EINVAL;
  3118. }
  3119. set_reg_umr_seg(*seg, mr);
  3120. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3121. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3122. if (unlikely((*seg == qp->sq.qend)))
  3123. *seg = mlx5_get_send_wqe(qp, 0);
  3124. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  3125. *seg += sizeof(struct mlx5_mkey_seg);
  3126. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3127. if (unlikely((*seg == qp->sq.qend)))
  3128. *seg = mlx5_get_send_wqe(qp, 0);
  3129. set_reg_data_seg(*seg, mr, pd);
  3130. *seg += sizeof(struct mlx5_wqe_data_seg);
  3131. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  3132. return 0;
  3133. }
  3134. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  3135. {
  3136. set_linv_umr_seg(*seg);
  3137. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3138. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3139. if (unlikely((*seg == qp->sq.qend)))
  3140. *seg = mlx5_get_send_wqe(qp, 0);
  3141. set_linv_mkey_seg(*seg);
  3142. *seg += sizeof(struct mlx5_mkey_seg);
  3143. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3144. if (unlikely((*seg == qp->sq.qend)))
  3145. *seg = mlx5_get_send_wqe(qp, 0);
  3146. }
  3147. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  3148. {
  3149. __be32 *p = NULL;
  3150. int tidx = idx;
  3151. int i, j;
  3152. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  3153. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  3154. if ((i & 0xf) == 0) {
  3155. void *buf = mlx5_get_send_wqe(qp, tidx);
  3156. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  3157. p = buf;
  3158. j = 0;
  3159. }
  3160. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  3161. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  3162. be32_to_cpu(p[j + 3]));
  3163. }
  3164. }
  3165. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3166. struct mlx5_wqe_ctrl_seg **ctrl,
  3167. struct ib_send_wr *wr, unsigned *idx,
  3168. int *size, int nreq)
  3169. {
  3170. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
  3171. return -ENOMEM;
  3172. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  3173. *seg = mlx5_get_send_wqe(qp, *idx);
  3174. *ctrl = *seg;
  3175. *(uint32_t *)(*seg + 8) = 0;
  3176. (*ctrl)->imm = send_ieth(wr);
  3177. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  3178. (wr->send_flags & IB_SEND_SIGNALED ?
  3179. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  3180. (wr->send_flags & IB_SEND_SOLICITED ?
  3181. MLX5_WQE_CTRL_SOLICITED : 0);
  3182. *seg += sizeof(**ctrl);
  3183. *size = sizeof(**ctrl) / 16;
  3184. return 0;
  3185. }
  3186. static void finish_wqe(struct mlx5_ib_qp *qp,
  3187. struct mlx5_wqe_ctrl_seg *ctrl,
  3188. u8 size, unsigned idx, u64 wr_id,
  3189. int nreq, u8 fence, u32 mlx5_opcode)
  3190. {
  3191. u8 opmod = 0;
  3192. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  3193. mlx5_opcode | ((u32)opmod << 24));
  3194. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  3195. ctrl->fm_ce_se |= fence;
  3196. if (unlikely(qp->wq_sig))
  3197. ctrl->signature = wq_sig(ctrl);
  3198. qp->sq.wrid[idx] = wr_id;
  3199. qp->sq.w_list[idx].opcode = mlx5_opcode;
  3200. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  3201. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  3202. qp->sq.w_list[idx].next = qp->sq.cur_post;
  3203. }
  3204. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  3205. struct ib_send_wr **bad_wr)
  3206. {
  3207. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  3208. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3209. struct mlx5_core_dev *mdev = dev->mdev;
  3210. struct mlx5_ib_qp *qp;
  3211. struct mlx5_ib_mr *mr;
  3212. struct mlx5_wqe_data_seg *dpseg;
  3213. struct mlx5_wqe_xrc_seg *xrc;
  3214. struct mlx5_bf *bf;
  3215. int uninitialized_var(size);
  3216. void *qend;
  3217. unsigned long flags;
  3218. unsigned idx;
  3219. int err = 0;
  3220. int inl = 0;
  3221. int num_sge;
  3222. void *seg;
  3223. int nreq;
  3224. int i;
  3225. u8 next_fence = 0;
  3226. u8 fence;
  3227. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3228. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  3229. qp = to_mqp(ibqp);
  3230. bf = &qp->bf;
  3231. qend = qp->sq.qend;
  3232. spin_lock_irqsave(&qp->sq.lock, flags);
  3233. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3234. err = -EIO;
  3235. *bad_wr = wr;
  3236. nreq = 0;
  3237. goto out;
  3238. }
  3239. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3240. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  3241. mlx5_ib_warn(dev, "\n");
  3242. err = -EINVAL;
  3243. *bad_wr = wr;
  3244. goto out;
  3245. }
  3246. num_sge = wr->num_sge;
  3247. if (unlikely(num_sge > qp->sq.max_gs)) {
  3248. mlx5_ib_warn(dev, "\n");
  3249. err = -EINVAL;
  3250. *bad_wr = wr;
  3251. goto out;
  3252. }
  3253. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  3254. if (err) {
  3255. mlx5_ib_warn(dev, "\n");
  3256. err = -ENOMEM;
  3257. *bad_wr = wr;
  3258. goto out;
  3259. }
  3260. if (wr->opcode == IB_WR_LOCAL_INV ||
  3261. wr->opcode == IB_WR_REG_MR) {
  3262. fence = dev->umr_fence;
  3263. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3264. } else if (wr->send_flags & IB_SEND_FENCE) {
  3265. if (qp->next_fence)
  3266. fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
  3267. else
  3268. fence = MLX5_FENCE_MODE_FENCE;
  3269. } else {
  3270. fence = qp->next_fence;
  3271. }
  3272. switch (ibqp->qp_type) {
  3273. case IB_QPT_XRC_INI:
  3274. xrc = seg;
  3275. seg += sizeof(*xrc);
  3276. size += sizeof(*xrc) / 16;
  3277. /* fall through */
  3278. case IB_QPT_RC:
  3279. switch (wr->opcode) {
  3280. case IB_WR_RDMA_READ:
  3281. case IB_WR_RDMA_WRITE:
  3282. case IB_WR_RDMA_WRITE_WITH_IMM:
  3283. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3284. rdma_wr(wr)->rkey);
  3285. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3286. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3287. break;
  3288. case IB_WR_ATOMIC_CMP_AND_SWP:
  3289. case IB_WR_ATOMIC_FETCH_AND_ADD:
  3290. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  3291. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  3292. err = -ENOSYS;
  3293. *bad_wr = wr;
  3294. goto out;
  3295. case IB_WR_LOCAL_INV:
  3296. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  3297. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  3298. set_linv_wr(qp, &seg, &size);
  3299. num_sge = 0;
  3300. break;
  3301. case IB_WR_REG_MR:
  3302. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  3303. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  3304. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  3305. if (err) {
  3306. *bad_wr = wr;
  3307. goto out;
  3308. }
  3309. num_sge = 0;
  3310. break;
  3311. case IB_WR_REG_SIG_MR:
  3312. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  3313. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  3314. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  3315. err = set_sig_umr_wr(wr, qp, &seg, &size);
  3316. if (err) {
  3317. mlx5_ib_warn(dev, "\n");
  3318. *bad_wr = wr;
  3319. goto out;
  3320. }
  3321. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3322. fence, MLX5_OPCODE_UMR);
  3323. /*
  3324. * SET_PSV WQEs are not signaled and solicited
  3325. * on error
  3326. */
  3327. wr->send_flags &= ~IB_SEND_SIGNALED;
  3328. wr->send_flags |= IB_SEND_SOLICITED;
  3329. err = begin_wqe(qp, &seg, &ctrl, wr,
  3330. &idx, &size, nreq);
  3331. if (err) {
  3332. mlx5_ib_warn(dev, "\n");
  3333. err = -ENOMEM;
  3334. *bad_wr = wr;
  3335. goto out;
  3336. }
  3337. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  3338. mr->sig->psv_memory.psv_idx, &seg,
  3339. &size);
  3340. if (err) {
  3341. mlx5_ib_warn(dev, "\n");
  3342. *bad_wr = wr;
  3343. goto out;
  3344. }
  3345. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3346. fence, MLX5_OPCODE_SET_PSV);
  3347. err = begin_wqe(qp, &seg, &ctrl, wr,
  3348. &idx, &size, nreq);
  3349. if (err) {
  3350. mlx5_ib_warn(dev, "\n");
  3351. err = -ENOMEM;
  3352. *bad_wr = wr;
  3353. goto out;
  3354. }
  3355. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  3356. mr->sig->psv_wire.psv_idx, &seg,
  3357. &size);
  3358. if (err) {
  3359. mlx5_ib_warn(dev, "\n");
  3360. *bad_wr = wr;
  3361. goto out;
  3362. }
  3363. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3364. fence, MLX5_OPCODE_SET_PSV);
  3365. qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3366. num_sge = 0;
  3367. goto skip_psv;
  3368. default:
  3369. break;
  3370. }
  3371. break;
  3372. case IB_QPT_UC:
  3373. switch (wr->opcode) {
  3374. case IB_WR_RDMA_WRITE:
  3375. case IB_WR_RDMA_WRITE_WITH_IMM:
  3376. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3377. rdma_wr(wr)->rkey);
  3378. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3379. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3380. break;
  3381. default:
  3382. break;
  3383. }
  3384. break;
  3385. case IB_QPT_SMI:
  3386. if (unlikely(!mdev->port_caps[qp->port - 1].has_smi)) {
  3387. mlx5_ib_warn(dev, "Send SMP MADs is not allowed\n");
  3388. err = -EPERM;
  3389. *bad_wr = wr;
  3390. goto out;
  3391. }
  3392. case MLX5_IB_QPT_HW_GSI:
  3393. set_datagram_seg(seg, wr);
  3394. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3395. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3396. if (unlikely((seg == qend)))
  3397. seg = mlx5_get_send_wqe(qp, 0);
  3398. break;
  3399. case IB_QPT_UD:
  3400. set_datagram_seg(seg, wr);
  3401. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3402. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3403. if (unlikely((seg == qend)))
  3404. seg = mlx5_get_send_wqe(qp, 0);
  3405. /* handle qp that supports ud offload */
  3406. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  3407. struct mlx5_wqe_eth_pad *pad;
  3408. pad = seg;
  3409. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  3410. seg += sizeof(struct mlx5_wqe_eth_pad);
  3411. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  3412. seg = set_eth_seg(seg, wr, qend, qp, &size);
  3413. if (unlikely((seg == qend)))
  3414. seg = mlx5_get_send_wqe(qp, 0);
  3415. }
  3416. break;
  3417. case MLX5_IB_QPT_REG_UMR:
  3418. if (wr->opcode != MLX5_IB_WR_UMR) {
  3419. err = -EINVAL;
  3420. mlx5_ib_warn(dev, "bad opcode\n");
  3421. goto out;
  3422. }
  3423. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  3424. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  3425. set_reg_umr_segment(seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
  3426. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3427. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3428. if (unlikely((seg == qend)))
  3429. seg = mlx5_get_send_wqe(qp, 0);
  3430. set_reg_mkey_segment(seg, wr);
  3431. seg += sizeof(struct mlx5_mkey_seg);
  3432. size += sizeof(struct mlx5_mkey_seg) / 16;
  3433. if (unlikely((seg == qend)))
  3434. seg = mlx5_get_send_wqe(qp, 0);
  3435. break;
  3436. default:
  3437. break;
  3438. }
  3439. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  3440. int uninitialized_var(sz);
  3441. err = set_data_inl_seg(qp, wr, seg, &sz);
  3442. if (unlikely(err)) {
  3443. mlx5_ib_warn(dev, "\n");
  3444. *bad_wr = wr;
  3445. goto out;
  3446. }
  3447. inl = 1;
  3448. size += sz;
  3449. } else {
  3450. dpseg = seg;
  3451. for (i = 0; i < num_sge; i++) {
  3452. if (unlikely(dpseg == qend)) {
  3453. seg = mlx5_get_send_wqe(qp, 0);
  3454. dpseg = seg;
  3455. }
  3456. if (likely(wr->sg_list[i].length)) {
  3457. set_data_ptr_seg(dpseg, wr->sg_list + i);
  3458. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  3459. dpseg++;
  3460. }
  3461. }
  3462. }
  3463. qp->next_fence = next_fence;
  3464. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
  3465. mlx5_ib_opcode[wr->opcode]);
  3466. skip_psv:
  3467. if (0)
  3468. dump_wqe(qp, idx, size);
  3469. }
  3470. out:
  3471. if (likely(nreq)) {
  3472. qp->sq.head += nreq;
  3473. /* Make sure that descriptors are written before
  3474. * updating doorbell record and ringing the doorbell
  3475. */
  3476. wmb();
  3477. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  3478. /* Make sure doorbell record is visible to the HCA before
  3479. * we hit doorbell */
  3480. wmb();
  3481. /* currently we support only regular doorbells */
  3482. mlx5_write64((__be32 *)ctrl, bf->bfreg->map + bf->offset, NULL);
  3483. /* Make sure doorbells don't leak out of SQ spinlock
  3484. * and reach the HCA out of order.
  3485. */
  3486. mmiowb();
  3487. bf->offset ^= bf->buf_size;
  3488. }
  3489. spin_unlock_irqrestore(&qp->sq.lock, flags);
  3490. return err;
  3491. }
  3492. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  3493. {
  3494. sig->signature = calc_sig(sig, size);
  3495. }
  3496. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  3497. struct ib_recv_wr **bad_wr)
  3498. {
  3499. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3500. struct mlx5_wqe_data_seg *scat;
  3501. struct mlx5_rwqe_sig *sig;
  3502. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3503. struct mlx5_core_dev *mdev = dev->mdev;
  3504. unsigned long flags;
  3505. int err = 0;
  3506. int nreq;
  3507. int ind;
  3508. int i;
  3509. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3510. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  3511. spin_lock_irqsave(&qp->rq.lock, flags);
  3512. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3513. err = -EIO;
  3514. *bad_wr = wr;
  3515. nreq = 0;
  3516. goto out;
  3517. }
  3518. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  3519. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3520. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  3521. err = -ENOMEM;
  3522. *bad_wr = wr;
  3523. goto out;
  3524. }
  3525. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  3526. err = -EINVAL;
  3527. *bad_wr = wr;
  3528. goto out;
  3529. }
  3530. scat = get_recv_wqe(qp, ind);
  3531. if (qp->wq_sig)
  3532. scat++;
  3533. for (i = 0; i < wr->num_sge; i++)
  3534. set_data_ptr_seg(scat + i, wr->sg_list + i);
  3535. if (i < qp->rq.max_gs) {
  3536. scat[i].byte_count = 0;
  3537. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  3538. scat[i].addr = 0;
  3539. }
  3540. if (qp->wq_sig) {
  3541. sig = (struct mlx5_rwqe_sig *)scat;
  3542. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  3543. }
  3544. qp->rq.wrid[ind] = wr->wr_id;
  3545. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  3546. }
  3547. out:
  3548. if (likely(nreq)) {
  3549. qp->rq.head += nreq;
  3550. /* Make sure that descriptors are written before
  3551. * doorbell record.
  3552. */
  3553. wmb();
  3554. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  3555. }
  3556. spin_unlock_irqrestore(&qp->rq.lock, flags);
  3557. return err;
  3558. }
  3559. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  3560. {
  3561. switch (mlx5_state) {
  3562. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  3563. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  3564. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  3565. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  3566. case MLX5_QP_STATE_SQ_DRAINING:
  3567. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  3568. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  3569. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  3570. default: return -1;
  3571. }
  3572. }
  3573. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  3574. {
  3575. switch (mlx5_mig_state) {
  3576. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  3577. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  3578. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  3579. default: return -1;
  3580. }
  3581. }
  3582. static int to_ib_qp_access_flags(int mlx5_flags)
  3583. {
  3584. int ib_flags = 0;
  3585. if (mlx5_flags & MLX5_QP_BIT_RRE)
  3586. ib_flags |= IB_ACCESS_REMOTE_READ;
  3587. if (mlx5_flags & MLX5_QP_BIT_RWE)
  3588. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  3589. if (mlx5_flags & MLX5_QP_BIT_RAE)
  3590. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  3591. return ib_flags;
  3592. }
  3593. static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
  3594. struct rdma_ah_attr *ah_attr,
  3595. struct mlx5_qp_path *path)
  3596. {
  3597. struct mlx5_core_dev *dev = ibdev->mdev;
  3598. memset(ah_attr, 0, sizeof(*ah_attr));
  3599. ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, path->port);
  3600. rdma_ah_set_port_num(ah_attr, path->port);
  3601. if (rdma_ah_get_port_num(ah_attr) == 0 ||
  3602. rdma_ah_get_port_num(ah_attr) > MLX5_CAP_GEN(dev, num_ports))
  3603. return;
  3604. rdma_ah_set_port_num(ah_attr, path->port);
  3605. rdma_ah_set_sl(ah_attr, path->dci_cfi_prio_sl & 0xf);
  3606. rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
  3607. rdma_ah_set_path_bits(ah_attr, path->grh_mlid & 0x7f);
  3608. rdma_ah_set_static_rate(ah_attr,
  3609. path->static_rate ? path->static_rate - 5 : 0);
  3610. if (path->grh_mlid & (1 << 7)) {
  3611. u32 tc_fl = be32_to_cpu(path->tclass_flowlabel);
  3612. rdma_ah_set_grh(ah_attr, NULL,
  3613. tc_fl & 0xfffff,
  3614. path->mgid_index,
  3615. path->hop_limit,
  3616. (tc_fl >> 20) & 0xff);
  3617. rdma_ah_set_dgid_raw(ah_attr, path->rgid);
  3618. }
  3619. }
  3620. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  3621. struct mlx5_ib_sq *sq,
  3622. u8 *sq_state)
  3623. {
  3624. void *out;
  3625. void *sqc;
  3626. int inlen;
  3627. int err;
  3628. inlen = MLX5_ST_SZ_BYTES(query_sq_out);
  3629. out = mlx5_vzalloc(inlen);
  3630. if (!out)
  3631. return -ENOMEM;
  3632. err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
  3633. if (err)
  3634. goto out;
  3635. sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
  3636. *sq_state = MLX5_GET(sqc, sqc, state);
  3637. sq->state = *sq_state;
  3638. out:
  3639. kvfree(out);
  3640. return err;
  3641. }
  3642. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  3643. struct mlx5_ib_rq *rq,
  3644. u8 *rq_state)
  3645. {
  3646. void *out;
  3647. void *rqc;
  3648. int inlen;
  3649. int err;
  3650. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  3651. out = mlx5_vzalloc(inlen);
  3652. if (!out)
  3653. return -ENOMEM;
  3654. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  3655. if (err)
  3656. goto out;
  3657. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  3658. *rq_state = MLX5_GET(rqc, rqc, state);
  3659. rq->state = *rq_state;
  3660. out:
  3661. kvfree(out);
  3662. return err;
  3663. }
  3664. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  3665. struct mlx5_ib_qp *qp, u8 *qp_state)
  3666. {
  3667. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  3668. [MLX5_RQC_STATE_RST] = {
  3669. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3670. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3671. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  3672. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  3673. },
  3674. [MLX5_RQC_STATE_RDY] = {
  3675. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3676. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3677. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  3678. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  3679. },
  3680. [MLX5_RQC_STATE_ERR] = {
  3681. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  3682. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  3683. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  3684. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  3685. },
  3686. [MLX5_RQ_STATE_NA] = {
  3687. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  3688. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  3689. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  3690. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  3691. },
  3692. };
  3693. *qp_state = sqrq_trans[rq_state][sq_state];
  3694. if (*qp_state == MLX5_QP_STATE_BAD) {
  3695. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  3696. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  3697. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  3698. return -EINVAL;
  3699. }
  3700. if (*qp_state == MLX5_QP_STATE)
  3701. *qp_state = qp->state;
  3702. return 0;
  3703. }
  3704. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  3705. struct mlx5_ib_qp *qp,
  3706. u8 *raw_packet_qp_state)
  3707. {
  3708. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  3709. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  3710. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  3711. int err;
  3712. u8 sq_state = MLX5_SQ_STATE_NA;
  3713. u8 rq_state = MLX5_RQ_STATE_NA;
  3714. if (qp->sq.wqe_cnt) {
  3715. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  3716. if (err)
  3717. return err;
  3718. }
  3719. if (qp->rq.wqe_cnt) {
  3720. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  3721. if (err)
  3722. return err;
  3723. }
  3724. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  3725. raw_packet_qp_state);
  3726. }
  3727. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  3728. struct ib_qp_attr *qp_attr)
  3729. {
  3730. int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
  3731. struct mlx5_qp_context *context;
  3732. int mlx5_state;
  3733. u32 *outb;
  3734. int err = 0;
  3735. outb = kzalloc(outlen, GFP_KERNEL);
  3736. if (!outb)
  3737. return -ENOMEM;
  3738. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  3739. outlen);
  3740. if (err)
  3741. goto out;
  3742. /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
  3743. context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
  3744. mlx5_state = be32_to_cpu(context->flags) >> 28;
  3745. qp->state = to_ib_qp_state(mlx5_state);
  3746. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  3747. qp_attr->path_mig_state =
  3748. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  3749. qp_attr->qkey = be32_to_cpu(context->qkey);
  3750. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  3751. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  3752. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  3753. qp_attr->qp_access_flags =
  3754. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  3755. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  3756. to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  3757. to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  3758. qp_attr->alt_pkey_index =
  3759. be16_to_cpu(context->alt_path.pkey_index);
  3760. qp_attr->alt_port_num =
  3761. rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
  3762. }
  3763. qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
  3764. qp_attr->port_num = context->pri_path.port;
  3765. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  3766. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  3767. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  3768. qp_attr->max_dest_rd_atomic =
  3769. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  3770. qp_attr->min_rnr_timer =
  3771. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  3772. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  3773. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  3774. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  3775. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  3776. out:
  3777. kfree(outb);
  3778. return err;
  3779. }
  3780. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  3781. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  3782. {
  3783. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3784. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3785. int err = 0;
  3786. u8 raw_packet_qp_state;
  3787. if (ibqp->rwq_ind_tbl)
  3788. return -ENOSYS;
  3789. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3790. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  3791. qp_init_attr);
  3792. mutex_lock(&qp->mutex);
  3793. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
  3794. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  3795. if (err)
  3796. goto out;
  3797. qp->state = raw_packet_qp_state;
  3798. qp_attr->port_num = 1;
  3799. } else {
  3800. err = query_qp_attr(dev, qp, qp_attr);
  3801. if (err)
  3802. goto out;
  3803. }
  3804. qp_attr->qp_state = qp->state;
  3805. qp_attr->cur_qp_state = qp_attr->qp_state;
  3806. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  3807. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  3808. if (!ibqp->uobject) {
  3809. qp_attr->cap.max_send_wr = qp->sq.max_post;
  3810. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  3811. qp_init_attr->qp_context = ibqp->qp_context;
  3812. } else {
  3813. qp_attr->cap.max_send_wr = 0;
  3814. qp_attr->cap.max_send_sge = 0;
  3815. }
  3816. qp_init_attr->qp_type = ibqp->qp_type;
  3817. qp_init_attr->recv_cq = ibqp->recv_cq;
  3818. qp_init_attr->send_cq = ibqp->send_cq;
  3819. qp_init_attr->srq = ibqp->srq;
  3820. qp_attr->cap.max_inline_data = qp->max_inline_data;
  3821. qp_init_attr->cap = qp_attr->cap;
  3822. qp_init_attr->create_flags = 0;
  3823. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  3824. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  3825. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  3826. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  3827. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  3828. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  3829. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  3830. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  3831. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  3832. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  3833. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  3834. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  3835. out:
  3836. mutex_unlock(&qp->mutex);
  3837. return err;
  3838. }
  3839. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  3840. struct ib_ucontext *context,
  3841. struct ib_udata *udata)
  3842. {
  3843. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3844. struct mlx5_ib_xrcd *xrcd;
  3845. int err;
  3846. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  3847. return ERR_PTR(-ENOSYS);
  3848. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  3849. if (!xrcd)
  3850. return ERR_PTR(-ENOMEM);
  3851. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  3852. if (err) {
  3853. kfree(xrcd);
  3854. return ERR_PTR(-ENOMEM);
  3855. }
  3856. return &xrcd->ibxrcd;
  3857. }
  3858. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  3859. {
  3860. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  3861. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  3862. int err;
  3863. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  3864. if (err) {
  3865. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  3866. return err;
  3867. }
  3868. kfree(xrcd);
  3869. return 0;
  3870. }
  3871. static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
  3872. {
  3873. struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
  3874. struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
  3875. struct ib_event event;
  3876. if (rwq->ibwq.event_handler) {
  3877. event.device = rwq->ibwq.device;
  3878. event.element.wq = &rwq->ibwq;
  3879. switch (type) {
  3880. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  3881. event.event = IB_EVENT_WQ_FATAL;
  3882. break;
  3883. default:
  3884. mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
  3885. return;
  3886. }
  3887. rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
  3888. }
  3889. }
  3890. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  3891. struct ib_wq_init_attr *init_attr)
  3892. {
  3893. struct mlx5_ib_dev *dev;
  3894. int has_net_offloads;
  3895. __be64 *rq_pas0;
  3896. void *in;
  3897. void *rqc;
  3898. void *wq;
  3899. int inlen;
  3900. int err;
  3901. dev = to_mdev(pd->device);
  3902. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  3903. in = mlx5_vzalloc(inlen);
  3904. if (!in)
  3905. return -ENOMEM;
  3906. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  3907. MLX5_SET(rqc, rqc, mem_rq_type,
  3908. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  3909. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  3910. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  3911. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  3912. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  3913. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  3914. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  3915. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  3916. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  3917. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  3918. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  3919. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  3920. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  3921. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  3922. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  3923. has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
  3924. if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  3925. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  3926. mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
  3927. err = -EOPNOTSUPP;
  3928. goto out;
  3929. }
  3930. } else {
  3931. MLX5_SET(rqc, rqc, vsd, 1);
  3932. }
  3933. if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
  3934. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
  3935. mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
  3936. err = -EOPNOTSUPP;
  3937. goto out;
  3938. }
  3939. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  3940. }
  3941. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  3942. mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
  3943. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
  3944. out:
  3945. kvfree(in);
  3946. return err;
  3947. }
  3948. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  3949. struct ib_wq_init_attr *wq_init_attr,
  3950. struct mlx5_ib_create_wq *ucmd,
  3951. struct mlx5_ib_rwq *rwq)
  3952. {
  3953. /* Sanity check RQ size before proceeding */
  3954. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  3955. return -EINVAL;
  3956. if (!ucmd->rq_wqe_count)
  3957. return -EINVAL;
  3958. rwq->wqe_count = ucmd->rq_wqe_count;
  3959. rwq->wqe_shift = ucmd->rq_wqe_shift;
  3960. rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
  3961. rwq->log_rq_stride = rwq->wqe_shift;
  3962. rwq->log_rq_size = ilog2(rwq->wqe_count);
  3963. return 0;
  3964. }
  3965. static int prepare_user_rq(struct ib_pd *pd,
  3966. struct ib_wq_init_attr *init_attr,
  3967. struct ib_udata *udata,
  3968. struct mlx5_ib_rwq *rwq)
  3969. {
  3970. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  3971. struct mlx5_ib_create_wq ucmd = {};
  3972. int err;
  3973. size_t required_cmd_sz;
  3974. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  3975. if (udata->inlen < required_cmd_sz) {
  3976. mlx5_ib_dbg(dev, "invalid inlen\n");
  3977. return -EINVAL;
  3978. }
  3979. if (udata->inlen > sizeof(ucmd) &&
  3980. !ib_is_udata_cleared(udata, sizeof(ucmd),
  3981. udata->inlen - sizeof(ucmd))) {
  3982. mlx5_ib_dbg(dev, "inlen is not supported\n");
  3983. return -EOPNOTSUPP;
  3984. }
  3985. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  3986. mlx5_ib_dbg(dev, "copy failed\n");
  3987. return -EFAULT;
  3988. }
  3989. if (ucmd.comp_mask) {
  3990. mlx5_ib_dbg(dev, "invalid comp mask\n");
  3991. return -EOPNOTSUPP;
  3992. }
  3993. if (ucmd.reserved) {
  3994. mlx5_ib_dbg(dev, "invalid reserved\n");
  3995. return -EOPNOTSUPP;
  3996. }
  3997. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  3998. if (err) {
  3999. mlx5_ib_dbg(dev, "err %d\n", err);
  4000. return err;
  4001. }
  4002. err = create_user_rq(dev, pd, rwq, &ucmd);
  4003. if (err) {
  4004. mlx5_ib_dbg(dev, "err %d\n", err);
  4005. if (err)
  4006. return err;
  4007. }
  4008. rwq->user_index = ucmd.user_index;
  4009. return 0;
  4010. }
  4011. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  4012. struct ib_wq_init_attr *init_attr,
  4013. struct ib_udata *udata)
  4014. {
  4015. struct mlx5_ib_dev *dev;
  4016. struct mlx5_ib_rwq *rwq;
  4017. struct mlx5_ib_create_wq_resp resp = {};
  4018. size_t min_resp_len;
  4019. int err;
  4020. if (!udata)
  4021. return ERR_PTR(-ENOSYS);
  4022. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4023. if (udata->outlen && udata->outlen < min_resp_len)
  4024. return ERR_PTR(-EINVAL);
  4025. dev = to_mdev(pd->device);
  4026. switch (init_attr->wq_type) {
  4027. case IB_WQT_RQ:
  4028. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  4029. if (!rwq)
  4030. return ERR_PTR(-ENOMEM);
  4031. err = prepare_user_rq(pd, init_attr, udata, rwq);
  4032. if (err)
  4033. goto err;
  4034. err = create_rq(rwq, pd, init_attr);
  4035. if (err)
  4036. goto err_user_rq;
  4037. break;
  4038. default:
  4039. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  4040. init_attr->wq_type);
  4041. return ERR_PTR(-EINVAL);
  4042. }
  4043. rwq->ibwq.wq_num = rwq->core_qp.qpn;
  4044. rwq->ibwq.state = IB_WQS_RESET;
  4045. if (udata->outlen) {
  4046. resp.response_length = offsetof(typeof(resp), response_length) +
  4047. sizeof(resp.response_length);
  4048. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4049. if (err)
  4050. goto err_copy;
  4051. }
  4052. rwq->core_qp.event = mlx5_ib_wq_event;
  4053. rwq->ibwq.event_handler = init_attr->event_handler;
  4054. return &rwq->ibwq;
  4055. err_copy:
  4056. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4057. err_user_rq:
  4058. destroy_user_rq(pd, rwq);
  4059. err:
  4060. kfree(rwq);
  4061. return ERR_PTR(err);
  4062. }
  4063. int mlx5_ib_destroy_wq(struct ib_wq *wq)
  4064. {
  4065. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4066. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4067. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4068. destroy_user_rq(wq->pd, rwq);
  4069. kfree(rwq);
  4070. return 0;
  4071. }
  4072. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  4073. struct ib_rwq_ind_table_init_attr *init_attr,
  4074. struct ib_udata *udata)
  4075. {
  4076. struct mlx5_ib_dev *dev = to_mdev(device);
  4077. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
  4078. int sz = 1 << init_attr->log_ind_tbl_size;
  4079. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  4080. size_t min_resp_len;
  4081. int inlen;
  4082. int err;
  4083. int i;
  4084. u32 *in;
  4085. void *rqtc;
  4086. if (udata->inlen > 0 &&
  4087. !ib_is_udata_cleared(udata, 0,
  4088. udata->inlen))
  4089. return ERR_PTR(-EOPNOTSUPP);
  4090. if (init_attr->log_ind_tbl_size >
  4091. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
  4092. mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
  4093. init_attr->log_ind_tbl_size,
  4094. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
  4095. return ERR_PTR(-EINVAL);
  4096. }
  4097. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4098. if (udata->outlen && udata->outlen < min_resp_len)
  4099. return ERR_PTR(-EINVAL);
  4100. rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
  4101. if (!rwq_ind_tbl)
  4102. return ERR_PTR(-ENOMEM);
  4103. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  4104. in = mlx5_vzalloc(inlen);
  4105. if (!in) {
  4106. err = -ENOMEM;
  4107. goto err;
  4108. }
  4109. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  4110. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4111. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4112. for (i = 0; i < sz; i++)
  4113. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4114. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4115. kvfree(in);
  4116. if (err)
  4117. goto err;
  4118. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4119. if (udata->outlen) {
  4120. resp.response_length = offsetof(typeof(resp), response_length) +
  4121. sizeof(resp.response_length);
  4122. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4123. if (err)
  4124. goto err_copy;
  4125. }
  4126. return &rwq_ind_tbl->ib_rwq_ind_tbl;
  4127. err_copy:
  4128. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4129. err:
  4130. kfree(rwq_ind_tbl);
  4131. return ERR_PTR(err);
  4132. }
  4133. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4134. {
  4135. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4136. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4137. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4138. kfree(rwq_ind_tbl);
  4139. return 0;
  4140. }
  4141. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4142. u32 wq_attr_mask, struct ib_udata *udata)
  4143. {
  4144. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4145. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4146. struct mlx5_ib_modify_wq ucmd = {};
  4147. size_t required_cmd_sz;
  4148. int curr_wq_state;
  4149. int wq_state;
  4150. int inlen;
  4151. int err;
  4152. void *rqc;
  4153. void *in;
  4154. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4155. if (udata->inlen < required_cmd_sz)
  4156. return -EINVAL;
  4157. if (udata->inlen > sizeof(ucmd) &&
  4158. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4159. udata->inlen - sizeof(ucmd)))
  4160. return -EOPNOTSUPP;
  4161. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  4162. return -EFAULT;
  4163. if (ucmd.comp_mask || ucmd.reserved)
  4164. return -EOPNOTSUPP;
  4165. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  4166. in = mlx5_vzalloc(inlen);
  4167. if (!in)
  4168. return -ENOMEM;
  4169. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  4170. curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
  4171. wq_attr->curr_wq_state : wq->state;
  4172. wq_state = (wq_attr_mask & IB_WQ_STATE) ?
  4173. wq_attr->wq_state : curr_wq_state;
  4174. if (curr_wq_state == IB_WQS_ERR)
  4175. curr_wq_state = MLX5_RQC_STATE_ERR;
  4176. if (wq_state == IB_WQS_ERR)
  4177. wq_state = MLX5_RQC_STATE_ERR;
  4178. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  4179. MLX5_SET(rqc, rqc, state, wq_state);
  4180. if (wq_attr_mask & IB_WQ_FLAGS) {
  4181. if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4182. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  4183. MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4184. mlx5_ib_dbg(dev, "VLAN offloads are not "
  4185. "supported\n");
  4186. err = -EOPNOTSUPP;
  4187. goto out;
  4188. }
  4189. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4190. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
  4191. MLX5_SET(rqc, rqc, vsd,
  4192. (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
  4193. }
  4194. }
  4195. if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
  4196. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  4197. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4198. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  4199. MLX5_SET(rqc, rqc, counter_set_id,
  4200. dev->port->cnts.set_id);
  4201. } else
  4202. pr_info_once("%s: Receive WQ counters are not supported on current FW\n",
  4203. dev->ib_dev.name);
  4204. }
  4205. err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
  4206. if (!err)
  4207. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  4208. out:
  4209. kvfree(in);
  4210. return err;
  4211. }