hns_roce_hw_v1.c 116 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848
  1. /*
  2. * Copyright (c) 2016 Hisilicon Limited.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/platform_device.h>
  33. #include <linux/acpi.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/of.h>
  36. #include <rdma/ib_umem.h>
  37. #include "hns_roce_common.h"
  38. #include "hns_roce_device.h"
  39. #include "hns_roce_cmd.h"
  40. #include "hns_roce_hem.h"
  41. #include "hns_roce_hw_v1.h"
  42. static void set_data_seg(struct hns_roce_wqe_data_seg *dseg, struct ib_sge *sg)
  43. {
  44. dseg->lkey = cpu_to_le32(sg->lkey);
  45. dseg->addr = cpu_to_le64(sg->addr);
  46. dseg->len = cpu_to_le32(sg->length);
  47. }
  48. static void set_raddr_seg(struct hns_roce_wqe_raddr_seg *rseg, u64 remote_addr,
  49. u32 rkey)
  50. {
  51. rseg->raddr = cpu_to_le64(remote_addr);
  52. rseg->rkey = cpu_to_le32(rkey);
  53. rseg->len = 0;
  54. }
  55. int hns_roce_v1_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  56. struct ib_send_wr **bad_wr)
  57. {
  58. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  59. struct hns_roce_ah *ah = to_hr_ah(ud_wr(wr)->ah);
  60. struct hns_roce_ud_send_wqe *ud_sq_wqe = NULL;
  61. struct hns_roce_wqe_ctrl_seg *ctrl = NULL;
  62. struct hns_roce_wqe_data_seg *dseg = NULL;
  63. struct hns_roce_qp *qp = to_hr_qp(ibqp);
  64. struct device *dev = &hr_dev->pdev->dev;
  65. struct hns_roce_sq_db sq_db;
  66. int ps_opcode = 0, i = 0;
  67. unsigned long flags = 0;
  68. void *wqe = NULL;
  69. u32 doorbell[2];
  70. int nreq = 0;
  71. u32 ind = 0;
  72. int ret = 0;
  73. u8 *smac;
  74. int loopback;
  75. if (unlikely(ibqp->qp_type != IB_QPT_GSI &&
  76. ibqp->qp_type != IB_QPT_RC)) {
  77. dev_err(dev, "un-supported QP type\n");
  78. *bad_wr = NULL;
  79. return -EOPNOTSUPP;
  80. }
  81. spin_lock_irqsave(&qp->sq.lock, flags);
  82. ind = qp->sq_next_wqe;
  83. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  84. if (hns_roce_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  85. ret = -ENOMEM;
  86. *bad_wr = wr;
  87. goto out;
  88. }
  89. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  90. dev_err(dev, "num_sge=%d > qp->sq.max_gs=%d\n",
  91. wr->num_sge, qp->sq.max_gs);
  92. ret = -EINVAL;
  93. *bad_wr = wr;
  94. goto out;
  95. }
  96. wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  97. qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] =
  98. wr->wr_id;
  99. /* Corresponding to the RC and RD type wqe process separately */
  100. if (ibqp->qp_type == IB_QPT_GSI) {
  101. ud_sq_wqe = wqe;
  102. roce_set_field(ud_sq_wqe->dmac_h,
  103. UD_SEND_WQE_U32_4_DMAC_0_M,
  104. UD_SEND_WQE_U32_4_DMAC_0_S,
  105. ah->av.mac[0]);
  106. roce_set_field(ud_sq_wqe->dmac_h,
  107. UD_SEND_WQE_U32_4_DMAC_1_M,
  108. UD_SEND_WQE_U32_4_DMAC_1_S,
  109. ah->av.mac[1]);
  110. roce_set_field(ud_sq_wqe->dmac_h,
  111. UD_SEND_WQE_U32_4_DMAC_2_M,
  112. UD_SEND_WQE_U32_4_DMAC_2_S,
  113. ah->av.mac[2]);
  114. roce_set_field(ud_sq_wqe->dmac_h,
  115. UD_SEND_WQE_U32_4_DMAC_3_M,
  116. UD_SEND_WQE_U32_4_DMAC_3_S,
  117. ah->av.mac[3]);
  118. roce_set_field(ud_sq_wqe->u32_8,
  119. UD_SEND_WQE_U32_8_DMAC_4_M,
  120. UD_SEND_WQE_U32_8_DMAC_4_S,
  121. ah->av.mac[4]);
  122. roce_set_field(ud_sq_wqe->u32_8,
  123. UD_SEND_WQE_U32_8_DMAC_5_M,
  124. UD_SEND_WQE_U32_8_DMAC_5_S,
  125. ah->av.mac[5]);
  126. smac = (u8 *)hr_dev->dev_addr[qp->port];
  127. loopback = ether_addr_equal_unaligned(ah->av.mac,
  128. smac) ? 1 : 0;
  129. roce_set_bit(ud_sq_wqe->u32_8,
  130. UD_SEND_WQE_U32_8_LOOPBACK_INDICATOR_S,
  131. loopback);
  132. roce_set_field(ud_sq_wqe->u32_8,
  133. UD_SEND_WQE_U32_8_OPERATION_TYPE_M,
  134. UD_SEND_WQE_U32_8_OPERATION_TYPE_S,
  135. HNS_ROCE_WQE_OPCODE_SEND);
  136. roce_set_field(ud_sq_wqe->u32_8,
  137. UD_SEND_WQE_U32_8_NUMBER_OF_DATA_SEG_M,
  138. UD_SEND_WQE_U32_8_NUMBER_OF_DATA_SEG_S,
  139. 2);
  140. roce_set_bit(ud_sq_wqe->u32_8,
  141. UD_SEND_WQE_U32_8_SEND_GL_ROUTING_HDR_FLAG_S,
  142. 1);
  143. ud_sq_wqe->u32_8 |= (wr->send_flags & IB_SEND_SIGNALED ?
  144. cpu_to_le32(HNS_ROCE_WQE_CQ_NOTIFY) : 0) |
  145. (wr->send_flags & IB_SEND_SOLICITED ?
  146. cpu_to_le32(HNS_ROCE_WQE_SE) : 0) |
  147. ((wr->opcode == IB_WR_SEND_WITH_IMM) ?
  148. cpu_to_le32(HNS_ROCE_WQE_IMM) : 0);
  149. roce_set_field(ud_sq_wqe->u32_16,
  150. UD_SEND_WQE_U32_16_DEST_QP_M,
  151. UD_SEND_WQE_U32_16_DEST_QP_S,
  152. ud_wr(wr)->remote_qpn);
  153. roce_set_field(ud_sq_wqe->u32_16,
  154. UD_SEND_WQE_U32_16_MAX_STATIC_RATE_M,
  155. UD_SEND_WQE_U32_16_MAX_STATIC_RATE_S,
  156. ah->av.stat_rate);
  157. roce_set_field(ud_sq_wqe->u32_36,
  158. UD_SEND_WQE_U32_36_FLOW_LABEL_M,
  159. UD_SEND_WQE_U32_36_FLOW_LABEL_S, 0);
  160. roce_set_field(ud_sq_wqe->u32_36,
  161. UD_SEND_WQE_U32_36_PRIORITY_M,
  162. UD_SEND_WQE_U32_36_PRIORITY_S,
  163. ah->av.sl_tclass_flowlabel >>
  164. HNS_ROCE_SL_SHIFT);
  165. roce_set_field(ud_sq_wqe->u32_36,
  166. UD_SEND_WQE_U32_36_SGID_INDEX_M,
  167. UD_SEND_WQE_U32_36_SGID_INDEX_S,
  168. hns_get_gid_index(hr_dev, qp->phy_port,
  169. ah->av.gid_index));
  170. roce_set_field(ud_sq_wqe->u32_40,
  171. UD_SEND_WQE_U32_40_HOP_LIMIT_M,
  172. UD_SEND_WQE_U32_40_HOP_LIMIT_S,
  173. ah->av.hop_limit);
  174. roce_set_field(ud_sq_wqe->u32_40,
  175. UD_SEND_WQE_U32_40_TRAFFIC_CLASS_M,
  176. UD_SEND_WQE_U32_40_TRAFFIC_CLASS_S, 0);
  177. memcpy(&ud_sq_wqe->dgid[0], &ah->av.dgid[0], GID_LEN);
  178. ud_sq_wqe->va0_l = (u32)wr->sg_list[0].addr;
  179. ud_sq_wqe->va0_h = (wr->sg_list[0].addr) >> 32;
  180. ud_sq_wqe->l_key0 = wr->sg_list[0].lkey;
  181. ud_sq_wqe->va1_l = (u32)wr->sg_list[1].addr;
  182. ud_sq_wqe->va1_h = (wr->sg_list[1].addr) >> 32;
  183. ud_sq_wqe->l_key1 = wr->sg_list[1].lkey;
  184. ind++;
  185. } else if (ibqp->qp_type == IB_QPT_RC) {
  186. ctrl = wqe;
  187. memset(ctrl, 0, sizeof(struct hns_roce_wqe_ctrl_seg));
  188. for (i = 0; i < wr->num_sge; i++)
  189. ctrl->msg_length += wr->sg_list[i].length;
  190. ctrl->sgl_pa_h = 0;
  191. ctrl->flag = 0;
  192. ctrl->imm_data = send_ieth(wr);
  193. /*Ctrl field, ctrl set type: sig, solic, imm, fence */
  194. /* SO wait for conforming application scenarios */
  195. ctrl->flag |= (wr->send_flags & IB_SEND_SIGNALED ?
  196. cpu_to_le32(HNS_ROCE_WQE_CQ_NOTIFY) : 0) |
  197. (wr->send_flags & IB_SEND_SOLICITED ?
  198. cpu_to_le32(HNS_ROCE_WQE_SE) : 0) |
  199. ((wr->opcode == IB_WR_SEND_WITH_IMM ||
  200. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM) ?
  201. cpu_to_le32(HNS_ROCE_WQE_IMM) : 0) |
  202. (wr->send_flags & IB_SEND_FENCE ?
  203. (cpu_to_le32(HNS_ROCE_WQE_FENCE)) : 0);
  204. wqe += sizeof(struct hns_roce_wqe_ctrl_seg);
  205. switch (wr->opcode) {
  206. case IB_WR_RDMA_READ:
  207. ps_opcode = HNS_ROCE_WQE_OPCODE_RDMA_READ;
  208. set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
  209. atomic_wr(wr)->rkey);
  210. break;
  211. case IB_WR_RDMA_WRITE:
  212. case IB_WR_RDMA_WRITE_WITH_IMM:
  213. ps_opcode = HNS_ROCE_WQE_OPCODE_RDMA_WRITE;
  214. set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
  215. atomic_wr(wr)->rkey);
  216. break;
  217. case IB_WR_SEND:
  218. case IB_WR_SEND_WITH_INV:
  219. case IB_WR_SEND_WITH_IMM:
  220. ps_opcode = HNS_ROCE_WQE_OPCODE_SEND;
  221. break;
  222. case IB_WR_LOCAL_INV:
  223. break;
  224. case IB_WR_ATOMIC_CMP_AND_SWP:
  225. case IB_WR_ATOMIC_FETCH_AND_ADD:
  226. case IB_WR_LSO:
  227. default:
  228. ps_opcode = HNS_ROCE_WQE_OPCODE_MASK;
  229. break;
  230. }
  231. ctrl->flag |= cpu_to_le32(ps_opcode);
  232. wqe += sizeof(struct hns_roce_wqe_raddr_seg);
  233. dseg = wqe;
  234. if (wr->send_flags & IB_SEND_INLINE && wr->num_sge) {
  235. if (ctrl->msg_length >
  236. hr_dev->caps.max_sq_inline) {
  237. ret = -EINVAL;
  238. *bad_wr = wr;
  239. dev_err(dev, "inline len(1-%d)=%d, illegal",
  240. ctrl->msg_length,
  241. hr_dev->caps.max_sq_inline);
  242. goto out;
  243. }
  244. for (i = 0; i < wr->num_sge; i++) {
  245. memcpy(wqe, ((void *) (uintptr_t)
  246. wr->sg_list[i].addr),
  247. wr->sg_list[i].length);
  248. wqe += wr->sg_list[i].length;
  249. }
  250. ctrl->flag |= HNS_ROCE_WQE_INLINE;
  251. } else {
  252. /*sqe num is two */
  253. for (i = 0; i < wr->num_sge; i++)
  254. set_data_seg(dseg + i, wr->sg_list + i);
  255. ctrl->flag |= cpu_to_le32(wr->num_sge <<
  256. HNS_ROCE_WQE_SGE_NUM_BIT);
  257. }
  258. ind++;
  259. }
  260. }
  261. out:
  262. /* Set DB return */
  263. if (likely(nreq)) {
  264. qp->sq.head += nreq;
  265. /* Memory barrier */
  266. wmb();
  267. sq_db.u32_4 = 0;
  268. sq_db.u32_8 = 0;
  269. roce_set_field(sq_db.u32_4, SQ_DOORBELL_U32_4_SQ_HEAD_M,
  270. SQ_DOORBELL_U32_4_SQ_HEAD_S,
  271. (qp->sq.head & ((qp->sq.wqe_cnt << 1) - 1)));
  272. roce_set_field(sq_db.u32_4, SQ_DOORBELL_U32_4_SL_M,
  273. SQ_DOORBELL_U32_4_SL_S, qp->sl);
  274. roce_set_field(sq_db.u32_4, SQ_DOORBELL_U32_4_PORT_M,
  275. SQ_DOORBELL_U32_4_PORT_S, qp->phy_port);
  276. roce_set_field(sq_db.u32_8, SQ_DOORBELL_U32_8_QPN_M,
  277. SQ_DOORBELL_U32_8_QPN_S, qp->doorbell_qpn);
  278. roce_set_bit(sq_db.u32_8, SQ_DOORBELL_HW_SYNC_S, 1);
  279. doorbell[0] = sq_db.u32_4;
  280. doorbell[1] = sq_db.u32_8;
  281. hns_roce_write64_k(doorbell, qp->sq.db_reg_l);
  282. qp->sq_next_wqe = ind;
  283. }
  284. spin_unlock_irqrestore(&qp->sq.lock, flags);
  285. return ret;
  286. }
  287. int hns_roce_v1_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  288. struct ib_recv_wr **bad_wr)
  289. {
  290. int ret = 0;
  291. int nreq = 0;
  292. int ind = 0;
  293. int i = 0;
  294. u32 reg_val = 0;
  295. unsigned long flags = 0;
  296. struct hns_roce_rq_wqe_ctrl *ctrl = NULL;
  297. struct hns_roce_wqe_data_seg *scat = NULL;
  298. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  299. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  300. struct device *dev = &hr_dev->pdev->dev;
  301. struct hns_roce_rq_db rq_db;
  302. uint32_t doorbell[2] = {0};
  303. spin_lock_irqsave(&hr_qp->rq.lock, flags);
  304. ind = hr_qp->rq.head & (hr_qp->rq.wqe_cnt - 1);
  305. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  306. if (hns_roce_wq_overflow(&hr_qp->rq, nreq,
  307. hr_qp->ibqp.recv_cq)) {
  308. ret = -ENOMEM;
  309. *bad_wr = wr;
  310. goto out;
  311. }
  312. if (unlikely(wr->num_sge > hr_qp->rq.max_gs)) {
  313. dev_err(dev, "rq:num_sge=%d > qp->sq.max_gs=%d\n",
  314. wr->num_sge, hr_qp->rq.max_gs);
  315. ret = -EINVAL;
  316. *bad_wr = wr;
  317. goto out;
  318. }
  319. ctrl = get_recv_wqe(hr_qp, ind);
  320. roce_set_field(ctrl->rwqe_byte_12,
  321. RQ_WQE_CTRL_RWQE_BYTE_12_RWQE_SGE_NUM_M,
  322. RQ_WQE_CTRL_RWQE_BYTE_12_RWQE_SGE_NUM_S,
  323. wr->num_sge);
  324. scat = (struct hns_roce_wqe_data_seg *)(ctrl + 1);
  325. for (i = 0; i < wr->num_sge; i++)
  326. set_data_seg(scat + i, wr->sg_list + i);
  327. hr_qp->rq.wrid[ind] = wr->wr_id;
  328. ind = (ind + 1) & (hr_qp->rq.wqe_cnt - 1);
  329. }
  330. out:
  331. if (likely(nreq)) {
  332. hr_qp->rq.head += nreq;
  333. /* Memory barrier */
  334. wmb();
  335. if (ibqp->qp_type == IB_QPT_GSI) {
  336. /* SW update GSI rq header */
  337. reg_val = roce_read(to_hr_dev(ibqp->device),
  338. ROCEE_QP1C_CFG3_0_REG +
  339. QP1C_CFGN_OFFSET * hr_qp->phy_port);
  340. roce_set_field(reg_val,
  341. ROCEE_QP1C_CFG3_0_ROCEE_QP1C_RQ_HEAD_M,
  342. ROCEE_QP1C_CFG3_0_ROCEE_QP1C_RQ_HEAD_S,
  343. hr_qp->rq.head);
  344. roce_write(to_hr_dev(ibqp->device),
  345. ROCEE_QP1C_CFG3_0_REG +
  346. QP1C_CFGN_OFFSET * hr_qp->phy_port, reg_val);
  347. } else {
  348. rq_db.u32_4 = 0;
  349. rq_db.u32_8 = 0;
  350. roce_set_field(rq_db.u32_4, RQ_DOORBELL_U32_4_RQ_HEAD_M,
  351. RQ_DOORBELL_U32_4_RQ_HEAD_S,
  352. hr_qp->rq.head);
  353. roce_set_field(rq_db.u32_8, RQ_DOORBELL_U32_8_QPN_M,
  354. RQ_DOORBELL_U32_8_QPN_S, hr_qp->qpn);
  355. roce_set_field(rq_db.u32_8, RQ_DOORBELL_U32_8_CMD_M,
  356. RQ_DOORBELL_U32_8_CMD_S, 1);
  357. roce_set_bit(rq_db.u32_8, RQ_DOORBELL_U32_8_HW_SYNC_S,
  358. 1);
  359. doorbell[0] = rq_db.u32_4;
  360. doorbell[1] = rq_db.u32_8;
  361. hns_roce_write64_k(doorbell, hr_qp->rq.db_reg_l);
  362. }
  363. }
  364. spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
  365. return ret;
  366. }
  367. static void hns_roce_set_db_event_mode(struct hns_roce_dev *hr_dev,
  368. int sdb_mode, int odb_mode)
  369. {
  370. u32 val;
  371. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  372. roce_set_bit(val, ROCEE_GLB_CFG_ROCEE_DB_SQ_MODE_S, sdb_mode);
  373. roce_set_bit(val, ROCEE_GLB_CFG_ROCEE_DB_OTH_MODE_S, odb_mode);
  374. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  375. }
  376. static void hns_roce_set_db_ext_mode(struct hns_roce_dev *hr_dev, u32 sdb_mode,
  377. u32 odb_mode)
  378. {
  379. u32 val;
  380. /* Configure SDB/ODB extend mode */
  381. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  382. roce_set_bit(val, ROCEE_GLB_CFG_SQ_EXT_DB_MODE_S, sdb_mode);
  383. roce_set_bit(val, ROCEE_GLB_CFG_OTH_EXT_DB_MODE_S, odb_mode);
  384. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  385. }
  386. static void hns_roce_set_sdb(struct hns_roce_dev *hr_dev, u32 sdb_alept,
  387. u32 sdb_alful)
  388. {
  389. u32 val;
  390. /* Configure SDB */
  391. val = roce_read(hr_dev, ROCEE_DB_SQ_WL_REG);
  392. roce_set_field(val, ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_M,
  393. ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_S, sdb_alful);
  394. roce_set_field(val, ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_EMPTY_M,
  395. ROCEE_DB_SQ_WL_ROCEE_DB_SQ_WL_EMPTY_S, sdb_alept);
  396. roce_write(hr_dev, ROCEE_DB_SQ_WL_REG, val);
  397. }
  398. static void hns_roce_set_odb(struct hns_roce_dev *hr_dev, u32 odb_alept,
  399. u32 odb_alful)
  400. {
  401. u32 val;
  402. /* Configure ODB */
  403. val = roce_read(hr_dev, ROCEE_DB_OTHERS_WL_REG);
  404. roce_set_field(val, ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_M,
  405. ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_S, odb_alful);
  406. roce_set_field(val, ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_EMPTY_M,
  407. ROCEE_DB_OTHERS_WL_ROCEE_DB_OTH_WL_EMPTY_S, odb_alept);
  408. roce_write(hr_dev, ROCEE_DB_OTHERS_WL_REG, val);
  409. }
  410. static void hns_roce_set_sdb_ext(struct hns_roce_dev *hr_dev, u32 ext_sdb_alept,
  411. u32 ext_sdb_alful)
  412. {
  413. struct device *dev = &hr_dev->pdev->dev;
  414. struct hns_roce_v1_priv *priv;
  415. struct hns_roce_db_table *db;
  416. dma_addr_t sdb_dma_addr;
  417. u32 val;
  418. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  419. db = &priv->db_table;
  420. /* Configure extend SDB threshold */
  421. roce_write(hr_dev, ROCEE_EXT_DB_SQ_WL_EMPTY_REG, ext_sdb_alept);
  422. roce_write(hr_dev, ROCEE_EXT_DB_SQ_WL_REG, ext_sdb_alful);
  423. /* Configure extend SDB base addr */
  424. sdb_dma_addr = db->ext_db->sdb_buf_list->map;
  425. roce_write(hr_dev, ROCEE_EXT_DB_SQ_REG, (u32)(sdb_dma_addr >> 12));
  426. /* Configure extend SDB depth */
  427. val = roce_read(hr_dev, ROCEE_EXT_DB_SQ_H_REG);
  428. roce_set_field(val, ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_SHIFT_M,
  429. ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_SHIFT_S,
  430. db->ext_db->esdb_dep);
  431. /*
  432. * 44 = 32 + 12, When evaluating addr to hardware, shift 12 because of
  433. * using 4K page, and shift more 32 because of
  434. * caculating the high 32 bit value evaluated to hardware.
  435. */
  436. roce_set_field(val, ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_BA_H_M,
  437. ROCEE_EXT_DB_SQ_H_EXT_DB_SQ_BA_H_S, sdb_dma_addr >> 44);
  438. roce_write(hr_dev, ROCEE_EXT_DB_SQ_H_REG, val);
  439. dev_dbg(dev, "ext SDB depth: 0x%x\n", db->ext_db->esdb_dep);
  440. dev_dbg(dev, "ext SDB threshold: epmty: 0x%x, ful: 0x%x\n",
  441. ext_sdb_alept, ext_sdb_alful);
  442. }
  443. static void hns_roce_set_odb_ext(struct hns_roce_dev *hr_dev, u32 ext_odb_alept,
  444. u32 ext_odb_alful)
  445. {
  446. struct device *dev = &hr_dev->pdev->dev;
  447. struct hns_roce_v1_priv *priv;
  448. struct hns_roce_db_table *db;
  449. dma_addr_t odb_dma_addr;
  450. u32 val;
  451. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  452. db = &priv->db_table;
  453. /* Configure extend ODB threshold */
  454. roce_write(hr_dev, ROCEE_EXT_DB_OTHERS_WL_EMPTY_REG, ext_odb_alept);
  455. roce_write(hr_dev, ROCEE_EXT_DB_OTHERS_WL_REG, ext_odb_alful);
  456. /* Configure extend ODB base addr */
  457. odb_dma_addr = db->ext_db->odb_buf_list->map;
  458. roce_write(hr_dev, ROCEE_EXT_DB_OTH_REG, (u32)(odb_dma_addr >> 12));
  459. /* Configure extend ODB depth */
  460. val = roce_read(hr_dev, ROCEE_EXT_DB_OTH_H_REG);
  461. roce_set_field(val, ROCEE_EXT_DB_OTH_H_EXT_DB_OTH_SHIFT_M,
  462. ROCEE_EXT_DB_OTH_H_EXT_DB_OTH_SHIFT_S,
  463. db->ext_db->eodb_dep);
  464. roce_set_field(val, ROCEE_EXT_DB_SQ_H_EXT_DB_OTH_BA_H_M,
  465. ROCEE_EXT_DB_SQ_H_EXT_DB_OTH_BA_H_S,
  466. db->ext_db->eodb_dep);
  467. roce_write(hr_dev, ROCEE_EXT_DB_OTH_H_REG, val);
  468. dev_dbg(dev, "ext ODB depth: 0x%x\n", db->ext_db->eodb_dep);
  469. dev_dbg(dev, "ext ODB threshold: empty: 0x%x, ful: 0x%x\n",
  470. ext_odb_alept, ext_odb_alful);
  471. }
  472. static int hns_roce_db_ext_init(struct hns_roce_dev *hr_dev, u32 sdb_ext_mod,
  473. u32 odb_ext_mod)
  474. {
  475. struct device *dev = &hr_dev->pdev->dev;
  476. struct hns_roce_v1_priv *priv;
  477. struct hns_roce_db_table *db;
  478. dma_addr_t sdb_dma_addr;
  479. dma_addr_t odb_dma_addr;
  480. int ret = 0;
  481. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  482. db = &priv->db_table;
  483. db->ext_db = kmalloc(sizeof(*db->ext_db), GFP_KERNEL);
  484. if (!db->ext_db)
  485. return -ENOMEM;
  486. if (sdb_ext_mod) {
  487. db->ext_db->sdb_buf_list = kmalloc(
  488. sizeof(*db->ext_db->sdb_buf_list), GFP_KERNEL);
  489. if (!db->ext_db->sdb_buf_list) {
  490. ret = -ENOMEM;
  491. goto ext_sdb_buf_fail_out;
  492. }
  493. db->ext_db->sdb_buf_list->buf = dma_alloc_coherent(dev,
  494. HNS_ROCE_V1_EXT_SDB_SIZE,
  495. &sdb_dma_addr, GFP_KERNEL);
  496. if (!db->ext_db->sdb_buf_list->buf) {
  497. ret = -ENOMEM;
  498. goto alloc_sq_db_buf_fail;
  499. }
  500. db->ext_db->sdb_buf_list->map = sdb_dma_addr;
  501. db->ext_db->esdb_dep = ilog2(HNS_ROCE_V1_EXT_SDB_DEPTH);
  502. hns_roce_set_sdb_ext(hr_dev, HNS_ROCE_V1_EXT_SDB_ALEPT,
  503. HNS_ROCE_V1_EXT_SDB_ALFUL);
  504. } else
  505. hns_roce_set_sdb(hr_dev, HNS_ROCE_V1_SDB_ALEPT,
  506. HNS_ROCE_V1_SDB_ALFUL);
  507. if (odb_ext_mod) {
  508. db->ext_db->odb_buf_list = kmalloc(
  509. sizeof(*db->ext_db->odb_buf_list), GFP_KERNEL);
  510. if (!db->ext_db->odb_buf_list) {
  511. ret = -ENOMEM;
  512. goto ext_odb_buf_fail_out;
  513. }
  514. db->ext_db->odb_buf_list->buf = dma_alloc_coherent(dev,
  515. HNS_ROCE_V1_EXT_ODB_SIZE,
  516. &odb_dma_addr, GFP_KERNEL);
  517. if (!db->ext_db->odb_buf_list->buf) {
  518. ret = -ENOMEM;
  519. goto alloc_otr_db_buf_fail;
  520. }
  521. db->ext_db->odb_buf_list->map = odb_dma_addr;
  522. db->ext_db->eodb_dep = ilog2(HNS_ROCE_V1_EXT_ODB_DEPTH);
  523. hns_roce_set_odb_ext(hr_dev, HNS_ROCE_V1_EXT_ODB_ALEPT,
  524. HNS_ROCE_V1_EXT_ODB_ALFUL);
  525. } else
  526. hns_roce_set_odb(hr_dev, HNS_ROCE_V1_ODB_ALEPT,
  527. HNS_ROCE_V1_ODB_ALFUL);
  528. hns_roce_set_db_ext_mode(hr_dev, sdb_ext_mod, odb_ext_mod);
  529. return 0;
  530. alloc_otr_db_buf_fail:
  531. kfree(db->ext_db->odb_buf_list);
  532. ext_odb_buf_fail_out:
  533. if (sdb_ext_mod) {
  534. dma_free_coherent(dev, HNS_ROCE_V1_EXT_SDB_SIZE,
  535. db->ext_db->sdb_buf_list->buf,
  536. db->ext_db->sdb_buf_list->map);
  537. }
  538. alloc_sq_db_buf_fail:
  539. if (sdb_ext_mod)
  540. kfree(db->ext_db->sdb_buf_list);
  541. ext_sdb_buf_fail_out:
  542. kfree(db->ext_db);
  543. return ret;
  544. }
  545. static struct hns_roce_qp *hns_roce_v1_create_lp_qp(struct hns_roce_dev *hr_dev,
  546. struct ib_pd *pd)
  547. {
  548. struct device *dev = &hr_dev->pdev->dev;
  549. struct ib_qp_init_attr init_attr;
  550. struct ib_qp *qp;
  551. memset(&init_attr, 0, sizeof(struct ib_qp_init_attr));
  552. init_attr.qp_type = IB_QPT_RC;
  553. init_attr.sq_sig_type = IB_SIGNAL_ALL_WR;
  554. init_attr.cap.max_recv_wr = HNS_ROCE_MIN_WQE_NUM;
  555. init_attr.cap.max_send_wr = HNS_ROCE_MIN_WQE_NUM;
  556. qp = hns_roce_create_qp(pd, &init_attr, NULL);
  557. if (IS_ERR(qp)) {
  558. dev_err(dev, "Create loop qp for mr free failed!");
  559. return NULL;
  560. }
  561. return to_hr_qp(qp);
  562. }
  563. static int hns_roce_v1_rsv_lp_qp(struct hns_roce_dev *hr_dev)
  564. {
  565. struct hns_roce_caps *caps = &hr_dev->caps;
  566. struct device *dev = &hr_dev->pdev->dev;
  567. struct ib_cq_init_attr cq_init_attr;
  568. struct hns_roce_free_mr *free_mr;
  569. struct ib_qp_attr attr = { 0 };
  570. struct hns_roce_v1_priv *priv;
  571. struct hns_roce_qp *hr_qp;
  572. struct ib_cq *cq;
  573. struct ib_pd *pd;
  574. union ib_gid dgid;
  575. u64 subnet_prefix;
  576. int attr_mask = 0;
  577. int i;
  578. int ret;
  579. u8 phy_port;
  580. u8 sl;
  581. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  582. free_mr = &priv->free_mr;
  583. /* Reserved cq for loop qp */
  584. cq_init_attr.cqe = HNS_ROCE_MIN_WQE_NUM * 2;
  585. cq_init_attr.comp_vector = 0;
  586. cq = hns_roce_ib_create_cq(&hr_dev->ib_dev, &cq_init_attr, NULL, NULL);
  587. if (IS_ERR(cq)) {
  588. dev_err(dev, "Create cq for reseved loop qp failed!");
  589. return -ENOMEM;
  590. }
  591. free_mr->mr_free_cq = to_hr_cq(cq);
  592. free_mr->mr_free_cq->ib_cq.device = &hr_dev->ib_dev;
  593. free_mr->mr_free_cq->ib_cq.uobject = NULL;
  594. free_mr->mr_free_cq->ib_cq.comp_handler = NULL;
  595. free_mr->mr_free_cq->ib_cq.event_handler = NULL;
  596. free_mr->mr_free_cq->ib_cq.cq_context = NULL;
  597. atomic_set(&free_mr->mr_free_cq->ib_cq.usecnt, 0);
  598. pd = hns_roce_alloc_pd(&hr_dev->ib_dev, NULL, NULL);
  599. if (IS_ERR(pd)) {
  600. dev_err(dev, "Create pd for reseved loop qp failed!");
  601. ret = -ENOMEM;
  602. goto alloc_pd_failed;
  603. }
  604. free_mr->mr_free_pd = to_hr_pd(pd);
  605. free_mr->mr_free_pd->ibpd.device = &hr_dev->ib_dev;
  606. free_mr->mr_free_pd->ibpd.uobject = NULL;
  607. atomic_set(&free_mr->mr_free_pd->ibpd.usecnt, 0);
  608. attr.qp_access_flags = IB_ACCESS_REMOTE_WRITE;
  609. attr.pkey_index = 0;
  610. attr.min_rnr_timer = 0;
  611. /* Disable read ability */
  612. attr.max_dest_rd_atomic = 0;
  613. attr.max_rd_atomic = 0;
  614. /* Use arbitrary values as rq_psn and sq_psn */
  615. attr.rq_psn = 0x0808;
  616. attr.sq_psn = 0x0808;
  617. attr.retry_cnt = 7;
  618. attr.rnr_retry = 7;
  619. attr.timeout = 0x12;
  620. attr.path_mtu = IB_MTU_256;
  621. rdma_ah_set_grh(&attr.ah_attr, NULL, 0, 0, 1, 0);
  622. rdma_ah_set_static_rate(&attr.ah_attr, 3);
  623. subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
  624. for (i = 0; i < HNS_ROCE_V1_RESV_QP; i++) {
  625. free_mr->mr_free_qp[i] = hns_roce_v1_create_lp_qp(hr_dev, pd);
  626. if (IS_ERR(free_mr->mr_free_qp[i])) {
  627. dev_err(dev, "Create loop qp failed!\n");
  628. goto create_lp_qp_failed;
  629. }
  630. hr_qp = free_mr->mr_free_qp[i];
  631. sl = i / caps->num_ports;
  632. if (caps->num_ports == HNS_ROCE_MAX_PORTS)
  633. phy_port = (i >= HNS_ROCE_MAX_PORTS) ? (i - 2) :
  634. (i % caps->num_ports);
  635. else
  636. phy_port = i % caps->num_ports;
  637. hr_qp->port = phy_port + 1;
  638. hr_qp->phy_port = phy_port;
  639. hr_qp->ibqp.qp_type = IB_QPT_RC;
  640. hr_qp->ibqp.device = &hr_dev->ib_dev;
  641. hr_qp->ibqp.uobject = NULL;
  642. atomic_set(&hr_qp->ibqp.usecnt, 0);
  643. hr_qp->ibqp.pd = pd;
  644. hr_qp->ibqp.recv_cq = cq;
  645. hr_qp->ibqp.send_cq = cq;
  646. rdma_ah_set_port_num(&attr.ah_attr, phy_port + 1);
  647. rdma_ah_set_sl(&attr.ah_attr, phy_port + 1);
  648. attr.port_num = phy_port + 1;
  649. attr.dest_qp_num = hr_qp->qpn;
  650. memcpy(rdma_ah_retrieve_dmac(&attr.ah_attr),
  651. hr_dev->dev_addr[phy_port],
  652. MAC_ADDR_OCTET_NUM);
  653. memcpy(&dgid.raw, &subnet_prefix, sizeof(u64));
  654. memcpy(&dgid.raw[8], hr_dev->dev_addr[phy_port], 3);
  655. memcpy(&dgid.raw[13], hr_dev->dev_addr[phy_port] + 3, 3);
  656. dgid.raw[11] = 0xff;
  657. dgid.raw[12] = 0xfe;
  658. dgid.raw[8] ^= 2;
  659. rdma_ah_set_dgid_raw(&attr.ah_attr, dgid.raw);
  660. attr_mask |= IB_QP_PORT;
  661. ret = hr_dev->hw->modify_qp(&hr_qp->ibqp, &attr, attr_mask,
  662. IB_QPS_RESET, IB_QPS_INIT);
  663. if (ret) {
  664. dev_err(dev, "modify qp failed(%d)!\n", ret);
  665. goto create_lp_qp_failed;
  666. }
  667. ret = hr_dev->hw->modify_qp(&hr_qp->ibqp, &attr, attr_mask,
  668. IB_QPS_INIT, IB_QPS_RTR);
  669. if (ret) {
  670. dev_err(dev, "modify qp failed(%d)!\n", ret);
  671. goto create_lp_qp_failed;
  672. }
  673. ret = hr_dev->hw->modify_qp(&hr_qp->ibqp, &attr, attr_mask,
  674. IB_QPS_RTR, IB_QPS_RTS);
  675. if (ret) {
  676. dev_err(dev, "modify qp failed(%d)!\n", ret);
  677. goto create_lp_qp_failed;
  678. }
  679. }
  680. return 0;
  681. create_lp_qp_failed:
  682. for (i -= 1; i >= 0; i--) {
  683. hr_qp = free_mr->mr_free_qp[i];
  684. if (hns_roce_v1_destroy_qp(&hr_qp->ibqp))
  685. dev_err(dev, "Destroy qp %d for mr free failed!\n", i);
  686. }
  687. if (hns_roce_dealloc_pd(pd))
  688. dev_err(dev, "Destroy pd for create_lp_qp failed!\n");
  689. alloc_pd_failed:
  690. if (hns_roce_ib_destroy_cq(cq))
  691. dev_err(dev, "Destroy cq for create_lp_qp failed!\n");
  692. return -EINVAL;
  693. }
  694. static void hns_roce_v1_release_lp_qp(struct hns_roce_dev *hr_dev)
  695. {
  696. struct device *dev = &hr_dev->pdev->dev;
  697. struct hns_roce_free_mr *free_mr;
  698. struct hns_roce_v1_priv *priv;
  699. struct hns_roce_qp *hr_qp;
  700. int ret;
  701. int i;
  702. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  703. free_mr = &priv->free_mr;
  704. for (i = 0; i < HNS_ROCE_V1_RESV_QP; i++) {
  705. hr_qp = free_mr->mr_free_qp[i];
  706. ret = hns_roce_v1_destroy_qp(&hr_qp->ibqp);
  707. if (ret)
  708. dev_err(dev, "Destroy qp %d for mr free failed(%d)!\n",
  709. i, ret);
  710. }
  711. ret = hns_roce_ib_destroy_cq(&free_mr->mr_free_cq->ib_cq);
  712. if (ret)
  713. dev_err(dev, "Destroy cq for mr_free failed(%d)!\n", ret);
  714. ret = hns_roce_dealloc_pd(&free_mr->mr_free_pd->ibpd);
  715. if (ret)
  716. dev_err(dev, "Destroy pd for mr_free failed(%d)!\n", ret);
  717. }
  718. static int hns_roce_db_init(struct hns_roce_dev *hr_dev)
  719. {
  720. struct device *dev = &hr_dev->pdev->dev;
  721. struct hns_roce_v1_priv *priv;
  722. struct hns_roce_db_table *db;
  723. u32 sdb_ext_mod;
  724. u32 odb_ext_mod;
  725. u32 sdb_evt_mod;
  726. u32 odb_evt_mod;
  727. int ret = 0;
  728. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  729. db = &priv->db_table;
  730. memset(db, 0, sizeof(*db));
  731. /* Default DB mode */
  732. sdb_ext_mod = HNS_ROCE_SDB_EXTEND_MODE;
  733. odb_ext_mod = HNS_ROCE_ODB_EXTEND_MODE;
  734. sdb_evt_mod = HNS_ROCE_SDB_NORMAL_MODE;
  735. odb_evt_mod = HNS_ROCE_ODB_POLL_MODE;
  736. db->sdb_ext_mod = sdb_ext_mod;
  737. db->odb_ext_mod = odb_ext_mod;
  738. /* Init extend DB */
  739. ret = hns_roce_db_ext_init(hr_dev, sdb_ext_mod, odb_ext_mod);
  740. if (ret) {
  741. dev_err(dev, "Failed in extend DB configuration.\n");
  742. return ret;
  743. }
  744. hns_roce_set_db_event_mode(hr_dev, sdb_evt_mod, odb_evt_mod);
  745. return 0;
  746. }
  747. void hns_roce_v1_recreate_lp_qp_work_fn(struct work_struct *work)
  748. {
  749. struct hns_roce_recreate_lp_qp_work *lp_qp_work;
  750. struct hns_roce_dev *hr_dev;
  751. lp_qp_work = container_of(work, struct hns_roce_recreate_lp_qp_work,
  752. work);
  753. hr_dev = to_hr_dev(lp_qp_work->ib_dev);
  754. hns_roce_v1_release_lp_qp(hr_dev);
  755. if (hns_roce_v1_rsv_lp_qp(hr_dev))
  756. dev_err(&hr_dev->pdev->dev, "create reserver qp failed\n");
  757. if (lp_qp_work->comp_flag)
  758. complete(lp_qp_work->comp);
  759. kfree(lp_qp_work);
  760. }
  761. static int hns_roce_v1_recreate_lp_qp(struct hns_roce_dev *hr_dev)
  762. {
  763. struct device *dev = &hr_dev->pdev->dev;
  764. struct hns_roce_recreate_lp_qp_work *lp_qp_work;
  765. struct hns_roce_free_mr *free_mr;
  766. struct hns_roce_v1_priv *priv;
  767. struct completion comp;
  768. unsigned long end =
  769. msecs_to_jiffies(HNS_ROCE_V1_RECREATE_LP_QP_TIMEOUT_MSECS) + jiffies;
  770. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  771. free_mr = &priv->free_mr;
  772. lp_qp_work = kzalloc(sizeof(struct hns_roce_recreate_lp_qp_work),
  773. GFP_KERNEL);
  774. INIT_WORK(&(lp_qp_work->work), hns_roce_v1_recreate_lp_qp_work_fn);
  775. lp_qp_work->ib_dev = &(hr_dev->ib_dev);
  776. lp_qp_work->comp = &comp;
  777. lp_qp_work->comp_flag = 1;
  778. init_completion(lp_qp_work->comp);
  779. queue_work(free_mr->free_mr_wq, &(lp_qp_work->work));
  780. while (time_before_eq(jiffies, end)) {
  781. if (try_wait_for_completion(&comp))
  782. return 0;
  783. msleep(HNS_ROCE_V1_RECREATE_LP_QP_WAIT_VALUE);
  784. }
  785. lp_qp_work->comp_flag = 0;
  786. if (try_wait_for_completion(&comp))
  787. return 0;
  788. dev_warn(dev, "recreate lp qp failed 20s timeout and return failed!\n");
  789. return -ETIMEDOUT;
  790. }
  791. static int hns_roce_v1_send_lp_wqe(struct hns_roce_qp *hr_qp)
  792. {
  793. struct hns_roce_dev *hr_dev = to_hr_dev(hr_qp->ibqp.device);
  794. struct device *dev = &hr_dev->pdev->dev;
  795. struct ib_send_wr send_wr, *bad_wr;
  796. int ret;
  797. memset(&send_wr, 0, sizeof(send_wr));
  798. send_wr.next = NULL;
  799. send_wr.num_sge = 0;
  800. send_wr.send_flags = 0;
  801. send_wr.sg_list = NULL;
  802. send_wr.wr_id = (unsigned long long)&send_wr;
  803. send_wr.opcode = IB_WR_RDMA_WRITE;
  804. ret = hns_roce_v1_post_send(&hr_qp->ibqp, &send_wr, &bad_wr);
  805. if (ret) {
  806. dev_err(dev, "Post write wqe for mr free failed(%d)!", ret);
  807. return ret;
  808. }
  809. return 0;
  810. }
  811. static void hns_roce_v1_mr_free_work_fn(struct work_struct *work)
  812. {
  813. struct hns_roce_mr_free_work *mr_work;
  814. struct ib_wc wc[HNS_ROCE_V1_RESV_QP];
  815. struct hns_roce_free_mr *free_mr;
  816. struct hns_roce_cq *mr_free_cq;
  817. struct hns_roce_v1_priv *priv;
  818. struct hns_roce_dev *hr_dev;
  819. struct hns_roce_mr *hr_mr;
  820. struct hns_roce_qp *hr_qp;
  821. struct device *dev;
  822. unsigned long end =
  823. msecs_to_jiffies(HNS_ROCE_V1_FREE_MR_TIMEOUT_MSECS) + jiffies;
  824. int i;
  825. int ret;
  826. int ne;
  827. mr_work = container_of(work, struct hns_roce_mr_free_work, work);
  828. hr_mr = (struct hns_roce_mr *)mr_work->mr;
  829. hr_dev = to_hr_dev(mr_work->ib_dev);
  830. dev = &hr_dev->pdev->dev;
  831. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  832. free_mr = &priv->free_mr;
  833. mr_free_cq = free_mr->mr_free_cq;
  834. for (i = 0; i < HNS_ROCE_V1_RESV_QP; i++) {
  835. hr_qp = free_mr->mr_free_qp[i];
  836. ret = hns_roce_v1_send_lp_wqe(hr_qp);
  837. if (ret) {
  838. dev_err(dev,
  839. "Send wqe (qp:0x%lx) for mr free failed(%d)!\n",
  840. hr_qp->qpn, ret);
  841. goto free_work;
  842. }
  843. }
  844. ne = HNS_ROCE_V1_RESV_QP;
  845. do {
  846. ret = hns_roce_v1_poll_cq(&mr_free_cq->ib_cq, ne, wc);
  847. if (ret < 0) {
  848. dev_err(dev,
  849. "(qp:0x%lx) starts, Poll cqe failed(%d) for mr 0x%x free! Remain %d cqe\n",
  850. hr_qp->qpn, ret, hr_mr->key, ne);
  851. goto free_work;
  852. }
  853. ne -= ret;
  854. msleep(HNS_ROCE_V1_FREE_MR_WAIT_VALUE);
  855. } while (ne && time_before_eq(jiffies, end));
  856. if (ne != 0)
  857. dev_err(dev,
  858. "Poll cqe for mr 0x%x free timeout! Remain %d cqe\n",
  859. hr_mr->key, ne);
  860. free_work:
  861. if (mr_work->comp_flag)
  862. complete(mr_work->comp);
  863. kfree(mr_work);
  864. }
  865. int hns_roce_v1_dereg_mr(struct hns_roce_dev *hr_dev, struct hns_roce_mr *mr)
  866. {
  867. struct device *dev = &hr_dev->pdev->dev;
  868. struct hns_roce_mr_free_work *mr_work;
  869. struct hns_roce_free_mr *free_mr;
  870. struct hns_roce_v1_priv *priv;
  871. struct completion comp;
  872. unsigned long end =
  873. msecs_to_jiffies(HNS_ROCE_V1_FREE_MR_TIMEOUT_MSECS) + jiffies;
  874. unsigned long start = jiffies;
  875. int npages;
  876. int ret = 0;
  877. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  878. free_mr = &priv->free_mr;
  879. if (mr->enabled) {
  880. if (hns_roce_hw2sw_mpt(hr_dev, NULL, key_to_hw_index(mr->key)
  881. & (hr_dev->caps.num_mtpts - 1)))
  882. dev_warn(dev, "HW2SW_MPT failed!\n");
  883. }
  884. mr_work = kzalloc(sizeof(*mr_work), GFP_KERNEL);
  885. if (!mr_work) {
  886. ret = -ENOMEM;
  887. goto free_mr;
  888. }
  889. INIT_WORK(&(mr_work->work), hns_roce_v1_mr_free_work_fn);
  890. mr_work->ib_dev = &(hr_dev->ib_dev);
  891. mr_work->comp = &comp;
  892. mr_work->comp_flag = 1;
  893. mr_work->mr = (void *)mr;
  894. init_completion(mr_work->comp);
  895. queue_work(free_mr->free_mr_wq, &(mr_work->work));
  896. while (time_before_eq(jiffies, end)) {
  897. if (try_wait_for_completion(&comp))
  898. goto free_mr;
  899. msleep(HNS_ROCE_V1_FREE_MR_WAIT_VALUE);
  900. }
  901. mr_work->comp_flag = 0;
  902. if (try_wait_for_completion(&comp))
  903. goto free_mr;
  904. dev_warn(dev, "Free mr work 0x%x over 50s and failed!\n", mr->key);
  905. ret = -ETIMEDOUT;
  906. free_mr:
  907. dev_dbg(dev, "Free mr 0x%x use 0x%x us.\n",
  908. mr->key, jiffies_to_usecs(jiffies) - jiffies_to_usecs(start));
  909. if (mr->size != ~0ULL) {
  910. npages = ib_umem_page_count(mr->umem);
  911. dma_free_coherent(dev, npages * 8, mr->pbl_buf,
  912. mr->pbl_dma_addr);
  913. }
  914. hns_roce_bitmap_free(&hr_dev->mr_table.mtpt_bitmap,
  915. key_to_hw_index(mr->key), 0);
  916. if (mr->umem)
  917. ib_umem_release(mr->umem);
  918. kfree(mr);
  919. return ret;
  920. }
  921. static void hns_roce_db_free(struct hns_roce_dev *hr_dev)
  922. {
  923. struct device *dev = &hr_dev->pdev->dev;
  924. struct hns_roce_v1_priv *priv;
  925. struct hns_roce_db_table *db;
  926. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  927. db = &priv->db_table;
  928. if (db->sdb_ext_mod) {
  929. dma_free_coherent(dev, HNS_ROCE_V1_EXT_SDB_SIZE,
  930. db->ext_db->sdb_buf_list->buf,
  931. db->ext_db->sdb_buf_list->map);
  932. kfree(db->ext_db->sdb_buf_list);
  933. }
  934. if (db->odb_ext_mod) {
  935. dma_free_coherent(dev, HNS_ROCE_V1_EXT_ODB_SIZE,
  936. db->ext_db->odb_buf_list->buf,
  937. db->ext_db->odb_buf_list->map);
  938. kfree(db->ext_db->odb_buf_list);
  939. }
  940. kfree(db->ext_db);
  941. }
  942. static int hns_roce_raq_init(struct hns_roce_dev *hr_dev)
  943. {
  944. int ret;
  945. int raq_shift = 0;
  946. dma_addr_t addr;
  947. u32 val;
  948. struct hns_roce_v1_priv *priv;
  949. struct hns_roce_raq_table *raq;
  950. struct device *dev = &hr_dev->pdev->dev;
  951. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  952. raq = &priv->raq_table;
  953. raq->e_raq_buf = kzalloc(sizeof(*(raq->e_raq_buf)), GFP_KERNEL);
  954. if (!raq->e_raq_buf)
  955. return -ENOMEM;
  956. raq->e_raq_buf->buf = dma_alloc_coherent(dev, HNS_ROCE_V1_RAQ_SIZE,
  957. &addr, GFP_KERNEL);
  958. if (!raq->e_raq_buf->buf) {
  959. ret = -ENOMEM;
  960. goto err_dma_alloc_raq;
  961. }
  962. raq->e_raq_buf->map = addr;
  963. /* Configure raq extended address. 48bit 4K align*/
  964. roce_write(hr_dev, ROCEE_EXT_RAQ_REG, raq->e_raq_buf->map >> 12);
  965. /* Configure raq_shift */
  966. raq_shift = ilog2(HNS_ROCE_V1_RAQ_SIZE / HNS_ROCE_V1_RAQ_ENTRY);
  967. val = roce_read(hr_dev, ROCEE_EXT_RAQ_H_REG);
  968. roce_set_field(val, ROCEE_EXT_RAQ_H_EXT_RAQ_SHIFT_M,
  969. ROCEE_EXT_RAQ_H_EXT_RAQ_SHIFT_S, raq_shift);
  970. /*
  971. * 44 = 32 + 12, When evaluating addr to hardware, shift 12 because of
  972. * using 4K page, and shift more 32 because of
  973. * caculating the high 32 bit value evaluated to hardware.
  974. */
  975. roce_set_field(val, ROCEE_EXT_RAQ_H_EXT_RAQ_BA_H_M,
  976. ROCEE_EXT_RAQ_H_EXT_RAQ_BA_H_S,
  977. raq->e_raq_buf->map >> 44);
  978. roce_write(hr_dev, ROCEE_EXT_RAQ_H_REG, val);
  979. dev_dbg(dev, "Configure raq_shift 0x%x.\n", val);
  980. /* Configure raq threshold */
  981. val = roce_read(hr_dev, ROCEE_RAQ_WL_REG);
  982. roce_set_field(val, ROCEE_RAQ_WL_ROCEE_RAQ_WL_M,
  983. ROCEE_RAQ_WL_ROCEE_RAQ_WL_S,
  984. HNS_ROCE_V1_EXT_RAQ_WF);
  985. roce_write(hr_dev, ROCEE_RAQ_WL_REG, val);
  986. dev_dbg(dev, "Configure raq_wl 0x%x.\n", val);
  987. /* Enable extend raq */
  988. val = roce_read(hr_dev, ROCEE_WRMS_POL_TIME_INTERVAL_REG);
  989. roce_set_field(val,
  990. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_POL_TIME_INTERVAL_M,
  991. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_POL_TIME_INTERVAL_S,
  992. POL_TIME_INTERVAL_VAL);
  993. roce_set_bit(val, ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_EXT_RAQ_MODE, 1);
  994. roce_set_field(val,
  995. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_RAQ_TIMEOUT_CHK_CFG_M,
  996. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_RAQ_TIMEOUT_CHK_CFG_S,
  997. 2);
  998. roce_set_bit(val,
  999. ROCEE_WRMS_POL_TIME_INTERVAL_WRMS_RAQ_TIMEOUT_CHK_EN_S, 1);
  1000. roce_write(hr_dev, ROCEE_WRMS_POL_TIME_INTERVAL_REG, val);
  1001. dev_dbg(dev, "Configure WrmsPolTimeInterval 0x%x.\n", val);
  1002. /* Enable raq drop */
  1003. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  1004. roce_set_bit(val, ROCEE_GLB_CFG_TRP_RAQ_DROP_EN_S, 1);
  1005. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  1006. dev_dbg(dev, "Configure GlbCfg = 0x%x.\n", val);
  1007. return 0;
  1008. err_dma_alloc_raq:
  1009. kfree(raq->e_raq_buf);
  1010. return ret;
  1011. }
  1012. static void hns_roce_raq_free(struct hns_roce_dev *hr_dev)
  1013. {
  1014. struct device *dev = &hr_dev->pdev->dev;
  1015. struct hns_roce_v1_priv *priv;
  1016. struct hns_roce_raq_table *raq;
  1017. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1018. raq = &priv->raq_table;
  1019. dma_free_coherent(dev, HNS_ROCE_V1_RAQ_SIZE, raq->e_raq_buf->buf,
  1020. raq->e_raq_buf->map);
  1021. kfree(raq->e_raq_buf);
  1022. }
  1023. static void hns_roce_port_enable(struct hns_roce_dev *hr_dev, int enable_flag)
  1024. {
  1025. u32 val;
  1026. if (enable_flag) {
  1027. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  1028. /* Open all ports */
  1029. roce_set_field(val, ROCEE_GLB_CFG_ROCEE_PORT_ST_M,
  1030. ROCEE_GLB_CFG_ROCEE_PORT_ST_S,
  1031. ALL_PORT_VAL_OPEN);
  1032. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  1033. } else {
  1034. val = roce_read(hr_dev, ROCEE_GLB_CFG_REG);
  1035. /* Close all ports */
  1036. roce_set_field(val, ROCEE_GLB_CFG_ROCEE_PORT_ST_M,
  1037. ROCEE_GLB_CFG_ROCEE_PORT_ST_S, 0x0);
  1038. roce_write(hr_dev, ROCEE_GLB_CFG_REG, val);
  1039. }
  1040. }
  1041. static int hns_roce_bt_init(struct hns_roce_dev *hr_dev)
  1042. {
  1043. struct device *dev = &hr_dev->pdev->dev;
  1044. struct hns_roce_v1_priv *priv;
  1045. int ret;
  1046. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1047. priv->bt_table.qpc_buf.buf = dma_alloc_coherent(dev,
  1048. HNS_ROCE_BT_RSV_BUF_SIZE, &priv->bt_table.qpc_buf.map,
  1049. GFP_KERNEL);
  1050. if (!priv->bt_table.qpc_buf.buf)
  1051. return -ENOMEM;
  1052. priv->bt_table.mtpt_buf.buf = dma_alloc_coherent(dev,
  1053. HNS_ROCE_BT_RSV_BUF_SIZE, &priv->bt_table.mtpt_buf.map,
  1054. GFP_KERNEL);
  1055. if (!priv->bt_table.mtpt_buf.buf) {
  1056. ret = -ENOMEM;
  1057. goto err_failed_alloc_mtpt_buf;
  1058. }
  1059. priv->bt_table.cqc_buf.buf = dma_alloc_coherent(dev,
  1060. HNS_ROCE_BT_RSV_BUF_SIZE, &priv->bt_table.cqc_buf.map,
  1061. GFP_KERNEL);
  1062. if (!priv->bt_table.cqc_buf.buf) {
  1063. ret = -ENOMEM;
  1064. goto err_failed_alloc_cqc_buf;
  1065. }
  1066. return 0;
  1067. err_failed_alloc_cqc_buf:
  1068. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  1069. priv->bt_table.mtpt_buf.buf, priv->bt_table.mtpt_buf.map);
  1070. err_failed_alloc_mtpt_buf:
  1071. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  1072. priv->bt_table.qpc_buf.buf, priv->bt_table.qpc_buf.map);
  1073. return ret;
  1074. }
  1075. static void hns_roce_bt_free(struct hns_roce_dev *hr_dev)
  1076. {
  1077. struct device *dev = &hr_dev->pdev->dev;
  1078. struct hns_roce_v1_priv *priv;
  1079. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1080. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  1081. priv->bt_table.cqc_buf.buf, priv->bt_table.cqc_buf.map);
  1082. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  1083. priv->bt_table.mtpt_buf.buf, priv->bt_table.mtpt_buf.map);
  1084. dma_free_coherent(dev, HNS_ROCE_BT_RSV_BUF_SIZE,
  1085. priv->bt_table.qpc_buf.buf, priv->bt_table.qpc_buf.map);
  1086. }
  1087. static int hns_roce_tptr_init(struct hns_roce_dev *hr_dev)
  1088. {
  1089. struct device *dev = &hr_dev->pdev->dev;
  1090. struct hns_roce_buf_list *tptr_buf;
  1091. struct hns_roce_v1_priv *priv;
  1092. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1093. tptr_buf = &priv->tptr_table.tptr_buf;
  1094. /*
  1095. * This buffer will be used for CQ's tptr(tail pointer), also
  1096. * named ci(customer index). Every CQ will use 2 bytes to save
  1097. * cqe ci in hip06. Hardware will read this area to get new ci
  1098. * when the queue is almost full.
  1099. */
  1100. tptr_buf->buf = dma_alloc_coherent(dev, HNS_ROCE_V1_TPTR_BUF_SIZE,
  1101. &tptr_buf->map, GFP_KERNEL);
  1102. if (!tptr_buf->buf)
  1103. return -ENOMEM;
  1104. hr_dev->tptr_dma_addr = tptr_buf->map;
  1105. hr_dev->tptr_size = HNS_ROCE_V1_TPTR_BUF_SIZE;
  1106. return 0;
  1107. }
  1108. static void hns_roce_tptr_free(struct hns_roce_dev *hr_dev)
  1109. {
  1110. struct device *dev = &hr_dev->pdev->dev;
  1111. struct hns_roce_buf_list *tptr_buf;
  1112. struct hns_roce_v1_priv *priv;
  1113. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1114. tptr_buf = &priv->tptr_table.tptr_buf;
  1115. dma_free_coherent(dev, HNS_ROCE_V1_TPTR_BUF_SIZE,
  1116. tptr_buf->buf, tptr_buf->map);
  1117. }
  1118. static int hns_roce_free_mr_init(struct hns_roce_dev *hr_dev)
  1119. {
  1120. struct device *dev = &hr_dev->pdev->dev;
  1121. struct hns_roce_free_mr *free_mr;
  1122. struct hns_roce_v1_priv *priv;
  1123. int ret = 0;
  1124. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1125. free_mr = &priv->free_mr;
  1126. free_mr->free_mr_wq = create_singlethread_workqueue("hns_roce_free_mr");
  1127. if (!free_mr->free_mr_wq) {
  1128. dev_err(dev, "Create free mr workqueue failed!\n");
  1129. return -ENOMEM;
  1130. }
  1131. ret = hns_roce_v1_rsv_lp_qp(hr_dev);
  1132. if (ret) {
  1133. dev_err(dev, "Reserved loop qp failed(%d)!\n", ret);
  1134. flush_workqueue(free_mr->free_mr_wq);
  1135. destroy_workqueue(free_mr->free_mr_wq);
  1136. }
  1137. return ret;
  1138. }
  1139. static void hns_roce_free_mr_free(struct hns_roce_dev *hr_dev)
  1140. {
  1141. struct hns_roce_free_mr *free_mr;
  1142. struct hns_roce_v1_priv *priv;
  1143. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1144. free_mr = &priv->free_mr;
  1145. flush_workqueue(free_mr->free_mr_wq);
  1146. destroy_workqueue(free_mr->free_mr_wq);
  1147. hns_roce_v1_release_lp_qp(hr_dev);
  1148. }
  1149. /**
  1150. * hns_roce_v1_reset - reset RoCE
  1151. * @hr_dev: RoCE device struct pointer
  1152. * @enable: true -- drop reset, false -- reset
  1153. * return 0 - success , negative --fail
  1154. */
  1155. int hns_roce_v1_reset(struct hns_roce_dev *hr_dev, bool dereset)
  1156. {
  1157. struct device_node *dsaf_node;
  1158. struct device *dev = &hr_dev->pdev->dev;
  1159. struct device_node *np = dev->of_node;
  1160. struct fwnode_handle *fwnode;
  1161. int ret;
  1162. /* check if this is DT/ACPI case */
  1163. if (dev_of_node(dev)) {
  1164. dsaf_node = of_parse_phandle(np, "dsaf-handle", 0);
  1165. if (!dsaf_node) {
  1166. dev_err(dev, "could not find dsaf-handle\n");
  1167. return -EINVAL;
  1168. }
  1169. fwnode = &dsaf_node->fwnode;
  1170. } else if (is_acpi_device_node(dev->fwnode)) {
  1171. struct acpi_reference_args args;
  1172. ret = acpi_node_get_property_reference(dev->fwnode,
  1173. "dsaf-handle", 0, &args);
  1174. if (ret) {
  1175. dev_err(dev, "could not find dsaf-handle\n");
  1176. return ret;
  1177. }
  1178. fwnode = acpi_fwnode_handle(args.adev);
  1179. } else {
  1180. dev_err(dev, "cannot read data from DT or ACPI\n");
  1181. return -ENXIO;
  1182. }
  1183. ret = hns_dsaf_roce_reset(fwnode, false);
  1184. if (ret)
  1185. return ret;
  1186. if (dereset) {
  1187. msleep(SLEEP_TIME_INTERVAL);
  1188. ret = hns_dsaf_roce_reset(fwnode, true);
  1189. }
  1190. return ret;
  1191. }
  1192. static int hns_roce_des_qp_init(struct hns_roce_dev *hr_dev)
  1193. {
  1194. struct device *dev = &hr_dev->pdev->dev;
  1195. struct hns_roce_v1_priv *priv;
  1196. struct hns_roce_des_qp *des_qp;
  1197. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1198. des_qp = &priv->des_qp;
  1199. des_qp->requeue_flag = 1;
  1200. des_qp->qp_wq = create_singlethread_workqueue("hns_roce_destroy_qp");
  1201. if (!des_qp->qp_wq) {
  1202. dev_err(dev, "Create destroy qp workqueue failed!\n");
  1203. return -ENOMEM;
  1204. }
  1205. return 0;
  1206. }
  1207. static void hns_roce_des_qp_free(struct hns_roce_dev *hr_dev)
  1208. {
  1209. struct hns_roce_v1_priv *priv;
  1210. struct hns_roce_des_qp *des_qp;
  1211. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1212. des_qp = &priv->des_qp;
  1213. des_qp->requeue_flag = 0;
  1214. flush_workqueue(des_qp->qp_wq);
  1215. destroy_workqueue(des_qp->qp_wq);
  1216. }
  1217. void hns_roce_v1_profile(struct hns_roce_dev *hr_dev)
  1218. {
  1219. int i = 0;
  1220. struct hns_roce_caps *caps = &hr_dev->caps;
  1221. hr_dev->vendor_id = le32_to_cpu(roce_read(hr_dev, ROCEE_VENDOR_ID_REG));
  1222. hr_dev->vendor_part_id = le32_to_cpu(roce_read(hr_dev,
  1223. ROCEE_VENDOR_PART_ID_REG));
  1224. hr_dev->sys_image_guid = le32_to_cpu(roce_read(hr_dev,
  1225. ROCEE_SYS_IMAGE_GUID_L_REG)) |
  1226. ((u64)le32_to_cpu(roce_read(hr_dev,
  1227. ROCEE_SYS_IMAGE_GUID_H_REG)) << 32);
  1228. hr_dev->hw_rev = HNS_ROCE_HW_VER1;
  1229. caps->num_qps = HNS_ROCE_V1_MAX_QP_NUM;
  1230. caps->max_wqes = HNS_ROCE_V1_MAX_WQE_NUM;
  1231. caps->num_cqs = HNS_ROCE_V1_MAX_CQ_NUM;
  1232. caps->max_cqes = HNS_ROCE_V1_MAX_CQE_NUM;
  1233. caps->max_sq_sg = HNS_ROCE_V1_SG_NUM;
  1234. caps->max_rq_sg = HNS_ROCE_V1_SG_NUM;
  1235. caps->max_sq_inline = HNS_ROCE_V1_INLINE_SIZE;
  1236. caps->num_uars = HNS_ROCE_V1_UAR_NUM;
  1237. caps->phy_num_uars = HNS_ROCE_V1_PHY_UAR_NUM;
  1238. caps->num_aeq_vectors = HNS_ROCE_AEQE_VEC_NUM;
  1239. caps->num_comp_vectors = HNS_ROCE_COMP_VEC_NUM;
  1240. caps->num_other_vectors = HNS_ROCE_AEQE_OF_VEC_NUM;
  1241. caps->num_mtpts = HNS_ROCE_V1_MAX_MTPT_NUM;
  1242. caps->num_mtt_segs = HNS_ROCE_V1_MAX_MTT_SEGS;
  1243. caps->num_pds = HNS_ROCE_V1_MAX_PD_NUM;
  1244. caps->max_qp_init_rdma = HNS_ROCE_V1_MAX_QP_INIT_RDMA;
  1245. caps->max_qp_dest_rdma = HNS_ROCE_V1_MAX_QP_DEST_RDMA;
  1246. caps->max_sq_desc_sz = HNS_ROCE_V1_MAX_SQ_DESC_SZ;
  1247. caps->max_rq_desc_sz = HNS_ROCE_V1_MAX_RQ_DESC_SZ;
  1248. caps->qpc_entry_sz = HNS_ROCE_V1_QPC_ENTRY_SIZE;
  1249. caps->irrl_entry_sz = HNS_ROCE_V1_IRRL_ENTRY_SIZE;
  1250. caps->cqc_entry_sz = HNS_ROCE_V1_CQC_ENTRY_SIZE;
  1251. caps->mtpt_entry_sz = HNS_ROCE_V1_MTPT_ENTRY_SIZE;
  1252. caps->mtt_entry_sz = HNS_ROCE_V1_MTT_ENTRY_SIZE;
  1253. caps->cq_entry_sz = HNS_ROCE_V1_CQE_ENTRY_SIZE;
  1254. caps->page_size_cap = HNS_ROCE_V1_PAGE_SIZE_SUPPORT;
  1255. caps->reserved_lkey = 0;
  1256. caps->reserved_pds = 0;
  1257. caps->reserved_mrws = 1;
  1258. caps->reserved_uars = 0;
  1259. caps->reserved_cqs = 0;
  1260. for (i = 0; i < caps->num_ports; i++)
  1261. caps->pkey_table_len[i] = 1;
  1262. for (i = 0; i < caps->num_ports; i++) {
  1263. /* Six ports shared 16 GID in v1 engine */
  1264. if (i >= (HNS_ROCE_V1_GID_NUM % caps->num_ports))
  1265. caps->gid_table_len[i] = HNS_ROCE_V1_GID_NUM /
  1266. caps->num_ports;
  1267. else
  1268. caps->gid_table_len[i] = HNS_ROCE_V1_GID_NUM /
  1269. caps->num_ports + 1;
  1270. }
  1271. for (i = 0; i < caps->num_comp_vectors; i++)
  1272. caps->ceqe_depth[i] = HNS_ROCE_V1_NUM_COMP_EQE;
  1273. caps->aeqe_depth = HNS_ROCE_V1_NUM_ASYNC_EQE;
  1274. caps->local_ca_ack_delay = le32_to_cpu(roce_read(hr_dev,
  1275. ROCEE_ACK_DELAY_REG));
  1276. caps->max_mtu = IB_MTU_2048;
  1277. }
  1278. int hns_roce_v1_init(struct hns_roce_dev *hr_dev)
  1279. {
  1280. int ret;
  1281. u32 val;
  1282. struct device *dev = &hr_dev->pdev->dev;
  1283. /* DMAE user config */
  1284. val = roce_read(hr_dev, ROCEE_DMAE_USER_CFG1_REG);
  1285. roce_set_field(val, ROCEE_DMAE_USER_CFG1_ROCEE_CACHE_TB_CFG_M,
  1286. ROCEE_DMAE_USER_CFG1_ROCEE_CACHE_TB_CFG_S, 0xf);
  1287. roce_set_field(val, ROCEE_DMAE_USER_CFG1_ROCEE_STREAM_ID_TB_CFG_M,
  1288. ROCEE_DMAE_USER_CFG1_ROCEE_STREAM_ID_TB_CFG_S,
  1289. 1 << PAGES_SHIFT_16);
  1290. roce_write(hr_dev, ROCEE_DMAE_USER_CFG1_REG, val);
  1291. val = roce_read(hr_dev, ROCEE_DMAE_USER_CFG2_REG);
  1292. roce_set_field(val, ROCEE_DMAE_USER_CFG2_ROCEE_CACHE_PKT_CFG_M,
  1293. ROCEE_DMAE_USER_CFG2_ROCEE_CACHE_PKT_CFG_S, 0xf);
  1294. roce_set_field(val, ROCEE_DMAE_USER_CFG2_ROCEE_STREAM_ID_PKT_CFG_M,
  1295. ROCEE_DMAE_USER_CFG2_ROCEE_STREAM_ID_PKT_CFG_S,
  1296. 1 << PAGES_SHIFT_16);
  1297. ret = hns_roce_db_init(hr_dev);
  1298. if (ret) {
  1299. dev_err(dev, "doorbell init failed!\n");
  1300. return ret;
  1301. }
  1302. ret = hns_roce_raq_init(hr_dev);
  1303. if (ret) {
  1304. dev_err(dev, "raq init failed!\n");
  1305. goto error_failed_raq_init;
  1306. }
  1307. ret = hns_roce_bt_init(hr_dev);
  1308. if (ret) {
  1309. dev_err(dev, "bt init failed!\n");
  1310. goto error_failed_bt_init;
  1311. }
  1312. ret = hns_roce_tptr_init(hr_dev);
  1313. if (ret) {
  1314. dev_err(dev, "tptr init failed!\n");
  1315. goto error_failed_tptr_init;
  1316. }
  1317. ret = hns_roce_des_qp_init(hr_dev);
  1318. if (ret) {
  1319. dev_err(dev, "des qp init failed!\n");
  1320. goto error_failed_des_qp_init;
  1321. }
  1322. ret = hns_roce_free_mr_init(hr_dev);
  1323. if (ret) {
  1324. dev_err(dev, "free mr init failed!\n");
  1325. goto error_failed_free_mr_init;
  1326. }
  1327. hns_roce_port_enable(hr_dev, HNS_ROCE_PORT_UP);
  1328. return 0;
  1329. error_failed_free_mr_init:
  1330. hns_roce_des_qp_free(hr_dev);
  1331. error_failed_des_qp_init:
  1332. hns_roce_tptr_free(hr_dev);
  1333. error_failed_tptr_init:
  1334. hns_roce_bt_free(hr_dev);
  1335. error_failed_bt_init:
  1336. hns_roce_raq_free(hr_dev);
  1337. error_failed_raq_init:
  1338. hns_roce_db_free(hr_dev);
  1339. return ret;
  1340. }
  1341. void hns_roce_v1_exit(struct hns_roce_dev *hr_dev)
  1342. {
  1343. hns_roce_port_enable(hr_dev, HNS_ROCE_PORT_DOWN);
  1344. hns_roce_free_mr_free(hr_dev);
  1345. hns_roce_des_qp_free(hr_dev);
  1346. hns_roce_tptr_free(hr_dev);
  1347. hns_roce_bt_free(hr_dev);
  1348. hns_roce_raq_free(hr_dev);
  1349. hns_roce_db_free(hr_dev);
  1350. }
  1351. void hns_roce_v1_set_gid(struct hns_roce_dev *hr_dev, u8 port, int gid_index,
  1352. union ib_gid *gid)
  1353. {
  1354. u32 *p = NULL;
  1355. u8 gid_idx = 0;
  1356. gid_idx = hns_get_gid_index(hr_dev, port, gid_index);
  1357. p = (u32 *)&gid->raw[0];
  1358. roce_raw_write(*p, hr_dev->reg_base + ROCEE_PORT_GID_L_0_REG +
  1359. (HNS_ROCE_V1_GID_NUM * gid_idx));
  1360. p = (u32 *)&gid->raw[4];
  1361. roce_raw_write(*p, hr_dev->reg_base + ROCEE_PORT_GID_ML_0_REG +
  1362. (HNS_ROCE_V1_GID_NUM * gid_idx));
  1363. p = (u32 *)&gid->raw[8];
  1364. roce_raw_write(*p, hr_dev->reg_base + ROCEE_PORT_GID_MH_0_REG +
  1365. (HNS_ROCE_V1_GID_NUM * gid_idx));
  1366. p = (u32 *)&gid->raw[0xc];
  1367. roce_raw_write(*p, hr_dev->reg_base + ROCEE_PORT_GID_H_0_REG +
  1368. (HNS_ROCE_V1_GID_NUM * gid_idx));
  1369. }
  1370. void hns_roce_v1_set_mac(struct hns_roce_dev *hr_dev, u8 phy_port, u8 *addr)
  1371. {
  1372. u32 reg_smac_l;
  1373. u16 reg_smac_h;
  1374. u16 *p_h;
  1375. u32 *p;
  1376. u32 val;
  1377. /*
  1378. * When mac changed, loopback may fail
  1379. * because of smac not equal to dmac.
  1380. * We Need to release and create reserved qp again.
  1381. */
  1382. if (hr_dev->hw->dereg_mr && hns_roce_v1_recreate_lp_qp(hr_dev))
  1383. dev_warn(&hr_dev->pdev->dev, "recreate lp qp timeout!\n");
  1384. p = (u32 *)(&addr[0]);
  1385. reg_smac_l = *p;
  1386. roce_raw_write(reg_smac_l, hr_dev->reg_base + ROCEE_SMAC_L_0_REG +
  1387. PHY_PORT_OFFSET * phy_port);
  1388. val = roce_read(hr_dev,
  1389. ROCEE_SMAC_H_0_REG + phy_port * PHY_PORT_OFFSET);
  1390. p_h = (u16 *)(&addr[4]);
  1391. reg_smac_h = *p_h;
  1392. roce_set_field(val, ROCEE_SMAC_H_ROCEE_SMAC_H_M,
  1393. ROCEE_SMAC_H_ROCEE_SMAC_H_S, reg_smac_h);
  1394. roce_write(hr_dev, ROCEE_SMAC_H_0_REG + phy_port * PHY_PORT_OFFSET,
  1395. val);
  1396. }
  1397. void hns_roce_v1_set_mtu(struct hns_roce_dev *hr_dev, u8 phy_port,
  1398. enum ib_mtu mtu)
  1399. {
  1400. u32 val;
  1401. val = roce_read(hr_dev,
  1402. ROCEE_SMAC_H_0_REG + phy_port * PHY_PORT_OFFSET);
  1403. roce_set_field(val, ROCEE_SMAC_H_ROCEE_PORT_MTU_M,
  1404. ROCEE_SMAC_H_ROCEE_PORT_MTU_S, mtu);
  1405. roce_write(hr_dev, ROCEE_SMAC_H_0_REG + phy_port * PHY_PORT_OFFSET,
  1406. val);
  1407. }
  1408. int hns_roce_v1_write_mtpt(void *mb_buf, struct hns_roce_mr *mr,
  1409. unsigned long mtpt_idx)
  1410. {
  1411. struct hns_roce_v1_mpt_entry *mpt_entry;
  1412. struct scatterlist *sg;
  1413. u64 *pages;
  1414. int entry;
  1415. int i;
  1416. /* MPT filled into mailbox buf */
  1417. mpt_entry = (struct hns_roce_v1_mpt_entry *)mb_buf;
  1418. memset(mpt_entry, 0, sizeof(*mpt_entry));
  1419. roce_set_field(mpt_entry->mpt_byte_4, MPT_BYTE_4_KEY_STATE_M,
  1420. MPT_BYTE_4_KEY_STATE_S, KEY_VALID);
  1421. roce_set_field(mpt_entry->mpt_byte_4, MPT_BYTE_4_KEY_M,
  1422. MPT_BYTE_4_KEY_S, mr->key);
  1423. roce_set_field(mpt_entry->mpt_byte_4, MPT_BYTE_4_PAGE_SIZE_M,
  1424. MPT_BYTE_4_PAGE_SIZE_S, MR_SIZE_4K);
  1425. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_MW_TYPE_S, 0);
  1426. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_MW_BIND_ENABLE_S,
  1427. (mr->access & IB_ACCESS_MW_BIND ? 1 : 0));
  1428. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_OWN_S, 0);
  1429. roce_set_field(mpt_entry->mpt_byte_4, MPT_BYTE_4_MEMORY_LOCATION_TYPE_M,
  1430. MPT_BYTE_4_MEMORY_LOCATION_TYPE_S, mr->type);
  1431. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_REMOTE_ATOMIC_S, 0);
  1432. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_LOCAL_WRITE_S,
  1433. (mr->access & IB_ACCESS_LOCAL_WRITE ? 1 : 0));
  1434. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_REMOTE_WRITE_S,
  1435. (mr->access & IB_ACCESS_REMOTE_WRITE ? 1 : 0));
  1436. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_REMOTE_READ_S,
  1437. (mr->access & IB_ACCESS_REMOTE_READ ? 1 : 0));
  1438. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_REMOTE_INVAL_ENABLE_S,
  1439. 0);
  1440. roce_set_bit(mpt_entry->mpt_byte_4, MPT_BYTE_4_ADDRESS_TYPE_S, 0);
  1441. roce_set_field(mpt_entry->mpt_byte_12, MPT_BYTE_12_PBL_ADDR_H_M,
  1442. MPT_BYTE_12_PBL_ADDR_H_S, 0);
  1443. roce_set_field(mpt_entry->mpt_byte_12, MPT_BYTE_12_MW_BIND_COUNTER_M,
  1444. MPT_BYTE_12_MW_BIND_COUNTER_S, 0);
  1445. mpt_entry->virt_addr_l = (u32)mr->iova;
  1446. mpt_entry->virt_addr_h = (u32)(mr->iova >> 32);
  1447. mpt_entry->length = (u32)mr->size;
  1448. roce_set_field(mpt_entry->mpt_byte_28, MPT_BYTE_28_PD_M,
  1449. MPT_BYTE_28_PD_S, mr->pd);
  1450. roce_set_field(mpt_entry->mpt_byte_28, MPT_BYTE_28_L_KEY_IDX_L_M,
  1451. MPT_BYTE_28_L_KEY_IDX_L_S, mtpt_idx);
  1452. roce_set_field(mpt_entry->mpt_byte_64, MPT_BYTE_64_L_KEY_IDX_H_M,
  1453. MPT_BYTE_64_L_KEY_IDX_H_S, mtpt_idx >> MTPT_IDX_SHIFT);
  1454. /* DMA memory register */
  1455. if (mr->type == MR_TYPE_DMA)
  1456. return 0;
  1457. pages = (u64 *) __get_free_page(GFP_KERNEL);
  1458. if (!pages)
  1459. return -ENOMEM;
  1460. i = 0;
  1461. for_each_sg(mr->umem->sg_head.sgl, sg, mr->umem->nmap, entry) {
  1462. pages[i] = ((u64)sg_dma_address(sg)) >> 12;
  1463. /* Directly record to MTPT table firstly 7 entry */
  1464. if (i >= HNS_ROCE_MAX_INNER_MTPT_NUM)
  1465. break;
  1466. i++;
  1467. }
  1468. /* Register user mr */
  1469. for (i = 0; i < HNS_ROCE_MAX_INNER_MTPT_NUM; i++) {
  1470. switch (i) {
  1471. case 0:
  1472. mpt_entry->pa0_l = cpu_to_le32((u32)(pages[i]));
  1473. roce_set_field(mpt_entry->mpt_byte_36,
  1474. MPT_BYTE_36_PA0_H_M,
  1475. MPT_BYTE_36_PA0_H_S,
  1476. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_32)));
  1477. break;
  1478. case 1:
  1479. roce_set_field(mpt_entry->mpt_byte_36,
  1480. MPT_BYTE_36_PA1_L_M,
  1481. MPT_BYTE_36_PA1_L_S,
  1482. cpu_to_le32((u32)(pages[i])));
  1483. roce_set_field(mpt_entry->mpt_byte_40,
  1484. MPT_BYTE_40_PA1_H_M,
  1485. MPT_BYTE_40_PA1_H_S,
  1486. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_24)));
  1487. break;
  1488. case 2:
  1489. roce_set_field(mpt_entry->mpt_byte_40,
  1490. MPT_BYTE_40_PA2_L_M,
  1491. MPT_BYTE_40_PA2_L_S,
  1492. cpu_to_le32((u32)(pages[i])));
  1493. roce_set_field(mpt_entry->mpt_byte_44,
  1494. MPT_BYTE_44_PA2_H_M,
  1495. MPT_BYTE_44_PA2_H_S,
  1496. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_16)));
  1497. break;
  1498. case 3:
  1499. roce_set_field(mpt_entry->mpt_byte_44,
  1500. MPT_BYTE_44_PA3_L_M,
  1501. MPT_BYTE_44_PA3_L_S,
  1502. cpu_to_le32((u32)(pages[i])));
  1503. roce_set_field(mpt_entry->mpt_byte_48,
  1504. MPT_BYTE_48_PA3_H_M,
  1505. MPT_BYTE_48_PA3_H_S,
  1506. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_8)));
  1507. break;
  1508. case 4:
  1509. mpt_entry->pa4_l = cpu_to_le32((u32)(pages[i]));
  1510. roce_set_field(mpt_entry->mpt_byte_56,
  1511. MPT_BYTE_56_PA4_H_M,
  1512. MPT_BYTE_56_PA4_H_S,
  1513. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_32)));
  1514. break;
  1515. case 5:
  1516. roce_set_field(mpt_entry->mpt_byte_56,
  1517. MPT_BYTE_56_PA5_L_M,
  1518. MPT_BYTE_56_PA5_L_S,
  1519. cpu_to_le32((u32)(pages[i])));
  1520. roce_set_field(mpt_entry->mpt_byte_60,
  1521. MPT_BYTE_60_PA5_H_M,
  1522. MPT_BYTE_60_PA5_H_S,
  1523. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_24)));
  1524. break;
  1525. case 6:
  1526. roce_set_field(mpt_entry->mpt_byte_60,
  1527. MPT_BYTE_60_PA6_L_M,
  1528. MPT_BYTE_60_PA6_L_S,
  1529. cpu_to_le32((u32)(pages[i])));
  1530. roce_set_field(mpt_entry->mpt_byte_64,
  1531. MPT_BYTE_64_PA6_H_M,
  1532. MPT_BYTE_64_PA6_H_S,
  1533. cpu_to_le32((u32)(pages[i] >> PAGES_SHIFT_16)));
  1534. break;
  1535. default:
  1536. break;
  1537. }
  1538. }
  1539. free_page((unsigned long) pages);
  1540. mpt_entry->pbl_addr_l = (u32)(mr->pbl_dma_addr);
  1541. roce_set_field(mpt_entry->mpt_byte_12, MPT_BYTE_12_PBL_ADDR_H_M,
  1542. MPT_BYTE_12_PBL_ADDR_H_S,
  1543. ((u32)(mr->pbl_dma_addr >> 32)));
  1544. return 0;
  1545. }
  1546. static void *get_cqe(struct hns_roce_cq *hr_cq, int n)
  1547. {
  1548. return hns_roce_buf_offset(&hr_cq->hr_buf.hr_buf,
  1549. n * HNS_ROCE_V1_CQE_ENTRY_SIZE);
  1550. }
  1551. static void *get_sw_cqe(struct hns_roce_cq *hr_cq, int n)
  1552. {
  1553. struct hns_roce_cqe *hr_cqe = get_cqe(hr_cq, n & hr_cq->ib_cq.cqe);
  1554. /* Get cqe when Owner bit is Conversely with the MSB of cons_idx */
  1555. return (roce_get_bit(hr_cqe->cqe_byte_4, CQE_BYTE_4_OWNER_S) ^
  1556. !!(n & (hr_cq->ib_cq.cqe + 1))) ? hr_cqe : NULL;
  1557. }
  1558. static struct hns_roce_cqe *next_cqe_sw(struct hns_roce_cq *hr_cq)
  1559. {
  1560. return get_sw_cqe(hr_cq, hr_cq->cons_index);
  1561. }
  1562. void hns_roce_v1_cq_set_ci(struct hns_roce_cq *hr_cq, u32 cons_index)
  1563. {
  1564. u32 doorbell[2];
  1565. doorbell[0] = cons_index & ((hr_cq->cq_depth << 1) - 1);
  1566. doorbell[1] = 0;
  1567. roce_set_bit(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_HW_SYNS_S, 1);
  1568. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_M,
  1569. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_S, 3);
  1570. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_M,
  1571. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_S, 0);
  1572. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_M,
  1573. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_S, hr_cq->cqn);
  1574. hns_roce_write64_k(doorbell, hr_cq->cq_db_l);
  1575. }
  1576. static void __hns_roce_v1_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1577. struct hns_roce_srq *srq)
  1578. {
  1579. struct hns_roce_cqe *cqe, *dest;
  1580. u32 prod_index;
  1581. int nfreed = 0;
  1582. u8 owner_bit;
  1583. for (prod_index = hr_cq->cons_index; get_sw_cqe(hr_cq, prod_index);
  1584. ++prod_index) {
  1585. if (prod_index == hr_cq->cons_index + hr_cq->ib_cq.cqe)
  1586. break;
  1587. }
  1588. /*
  1589. * Now backwards through the CQ, removing CQ entries
  1590. * that match our QP by overwriting them with next entries.
  1591. */
  1592. while ((int) --prod_index - (int) hr_cq->cons_index >= 0) {
  1593. cqe = get_cqe(hr_cq, prod_index & hr_cq->ib_cq.cqe);
  1594. if ((roce_get_field(cqe->cqe_byte_16, CQE_BYTE_16_LOCAL_QPN_M,
  1595. CQE_BYTE_16_LOCAL_QPN_S) &
  1596. HNS_ROCE_CQE_QPN_MASK) == qpn) {
  1597. /* In v1 engine, not support SRQ */
  1598. ++nfreed;
  1599. } else if (nfreed) {
  1600. dest = get_cqe(hr_cq, (prod_index + nfreed) &
  1601. hr_cq->ib_cq.cqe);
  1602. owner_bit = roce_get_bit(dest->cqe_byte_4,
  1603. CQE_BYTE_4_OWNER_S);
  1604. memcpy(dest, cqe, sizeof(*cqe));
  1605. roce_set_bit(dest->cqe_byte_4, CQE_BYTE_4_OWNER_S,
  1606. owner_bit);
  1607. }
  1608. }
  1609. if (nfreed) {
  1610. hr_cq->cons_index += nfreed;
  1611. /*
  1612. * Make sure update of buffer contents is done before
  1613. * updating consumer index.
  1614. */
  1615. wmb();
  1616. hns_roce_v1_cq_set_ci(hr_cq, hr_cq->cons_index);
  1617. }
  1618. }
  1619. static void hns_roce_v1_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1620. struct hns_roce_srq *srq)
  1621. {
  1622. spin_lock_irq(&hr_cq->lock);
  1623. __hns_roce_v1_cq_clean(hr_cq, qpn, srq);
  1624. spin_unlock_irq(&hr_cq->lock);
  1625. }
  1626. void hns_roce_v1_write_cqc(struct hns_roce_dev *hr_dev,
  1627. struct hns_roce_cq *hr_cq, void *mb_buf, u64 *mtts,
  1628. dma_addr_t dma_handle, int nent, u32 vector)
  1629. {
  1630. struct hns_roce_cq_context *cq_context = NULL;
  1631. struct hns_roce_buf_list *tptr_buf;
  1632. struct hns_roce_v1_priv *priv;
  1633. dma_addr_t tptr_dma_addr;
  1634. int offset;
  1635. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1636. tptr_buf = &priv->tptr_table.tptr_buf;
  1637. cq_context = mb_buf;
  1638. memset(cq_context, 0, sizeof(*cq_context));
  1639. /* Get the tptr for this CQ. */
  1640. offset = hr_cq->cqn * HNS_ROCE_V1_TPTR_ENTRY_SIZE;
  1641. tptr_dma_addr = tptr_buf->map + offset;
  1642. hr_cq->tptr_addr = (u16 *)(tptr_buf->buf + offset);
  1643. /* Register cq_context members */
  1644. roce_set_field(cq_context->cqc_byte_4,
  1645. CQ_CONTEXT_CQC_BYTE_4_CQC_STATE_M,
  1646. CQ_CONTEXT_CQC_BYTE_4_CQC_STATE_S, CQ_STATE_VALID);
  1647. roce_set_field(cq_context->cqc_byte_4, CQ_CONTEXT_CQC_BYTE_4_CQN_M,
  1648. CQ_CONTEXT_CQC_BYTE_4_CQN_S, hr_cq->cqn);
  1649. cq_context->cqc_byte_4 = cpu_to_le32(cq_context->cqc_byte_4);
  1650. cq_context->cq_bt_l = (u32)dma_handle;
  1651. cq_context->cq_bt_l = cpu_to_le32(cq_context->cq_bt_l);
  1652. roce_set_field(cq_context->cqc_byte_12,
  1653. CQ_CONTEXT_CQC_BYTE_12_CQ_BT_H_M,
  1654. CQ_CONTEXT_CQC_BYTE_12_CQ_BT_H_S,
  1655. ((u64)dma_handle >> 32));
  1656. roce_set_field(cq_context->cqc_byte_12,
  1657. CQ_CONTEXT_CQC_BYTE_12_CQ_CQE_SHIFT_M,
  1658. CQ_CONTEXT_CQC_BYTE_12_CQ_CQE_SHIFT_S,
  1659. ilog2((unsigned int)nent));
  1660. roce_set_field(cq_context->cqc_byte_12, CQ_CONTEXT_CQC_BYTE_12_CEQN_M,
  1661. CQ_CONTEXT_CQC_BYTE_12_CEQN_S, vector);
  1662. cq_context->cqc_byte_12 = cpu_to_le32(cq_context->cqc_byte_12);
  1663. cq_context->cur_cqe_ba0_l = (u32)(mtts[0]);
  1664. cq_context->cur_cqe_ba0_l = cpu_to_le32(cq_context->cur_cqe_ba0_l);
  1665. roce_set_field(cq_context->cqc_byte_20,
  1666. CQ_CONTEXT_CQC_BYTE_20_CUR_CQE_BA0_H_M,
  1667. CQ_CONTEXT_CQC_BYTE_20_CUR_CQE_BA0_H_S,
  1668. cpu_to_le32((mtts[0]) >> 32));
  1669. /* Dedicated hardware, directly set 0 */
  1670. roce_set_field(cq_context->cqc_byte_20,
  1671. CQ_CONTEXT_CQC_BYTE_20_CQ_CUR_INDEX_M,
  1672. CQ_CONTEXT_CQC_BYTE_20_CQ_CUR_INDEX_S, 0);
  1673. /**
  1674. * 44 = 32 + 12, When evaluating addr to hardware, shift 12 because of
  1675. * using 4K page, and shift more 32 because of
  1676. * caculating the high 32 bit value evaluated to hardware.
  1677. */
  1678. roce_set_field(cq_context->cqc_byte_20,
  1679. CQ_CONTEXT_CQC_BYTE_20_CQE_TPTR_ADDR_H_M,
  1680. CQ_CONTEXT_CQC_BYTE_20_CQE_TPTR_ADDR_H_S,
  1681. tptr_dma_addr >> 44);
  1682. cq_context->cqc_byte_20 = cpu_to_le32(cq_context->cqc_byte_20);
  1683. cq_context->cqe_tptr_addr_l = (u32)(tptr_dma_addr >> 12);
  1684. roce_set_field(cq_context->cqc_byte_32,
  1685. CQ_CONTEXT_CQC_BYTE_32_CUR_CQE_BA1_H_M,
  1686. CQ_CONTEXT_CQC_BYTE_32_CUR_CQE_BA1_H_S, 0);
  1687. roce_set_bit(cq_context->cqc_byte_32,
  1688. CQ_CONTEXT_CQC_BYTE_32_SE_FLAG_S, 0);
  1689. roce_set_bit(cq_context->cqc_byte_32,
  1690. CQ_CONTEXT_CQC_BYTE_32_CE_FLAG_S, 0);
  1691. roce_set_bit(cq_context->cqc_byte_32,
  1692. CQ_CONTEXT_CQC_BYTE_32_NOTIFICATION_FLAG_S, 0);
  1693. roce_set_bit(cq_context->cqc_byte_32,
  1694. CQ_CQNTEXT_CQC_BYTE_32_TYPE_OF_COMPLETION_NOTIFICATION_S,
  1695. 0);
  1696. /* The initial value of cq's ci is 0 */
  1697. roce_set_field(cq_context->cqc_byte_32,
  1698. CQ_CONTEXT_CQC_BYTE_32_CQ_CONS_IDX_M,
  1699. CQ_CONTEXT_CQC_BYTE_32_CQ_CONS_IDX_S, 0);
  1700. cq_context->cqc_byte_32 = cpu_to_le32(cq_context->cqc_byte_32);
  1701. }
  1702. int hns_roce_v1_req_notify_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags)
  1703. {
  1704. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1705. u32 notification_flag;
  1706. u32 doorbell[2];
  1707. int ret = 0;
  1708. notification_flag = (flags & IB_CQ_SOLICITED_MASK) ==
  1709. IB_CQ_SOLICITED ? CQ_DB_REQ_NOT : CQ_DB_REQ_NOT_SOL;
  1710. /*
  1711. * flags = 0; Notification Flag = 1, next
  1712. * flags = 1; Notification Flag = 0, solocited
  1713. */
  1714. doorbell[0] = hr_cq->cons_index & ((hr_cq->cq_depth << 1) - 1);
  1715. roce_set_bit(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_HW_SYNS_S, 1);
  1716. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_M,
  1717. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_S, 3);
  1718. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_M,
  1719. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_CMD_MDF_S, 1);
  1720. roce_set_field(doorbell[1], ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_M,
  1721. ROCEE_DB_OTHERS_H_ROCEE_DB_OTH_INP_H_S,
  1722. hr_cq->cqn | notification_flag);
  1723. hns_roce_write64_k(doorbell, hr_cq->cq_db_l);
  1724. return ret;
  1725. }
  1726. static int hns_roce_v1_poll_one(struct hns_roce_cq *hr_cq,
  1727. struct hns_roce_qp **cur_qp, struct ib_wc *wc)
  1728. {
  1729. int qpn;
  1730. int is_send;
  1731. u16 wqe_ctr;
  1732. u32 status;
  1733. u32 opcode;
  1734. struct hns_roce_cqe *cqe;
  1735. struct hns_roce_qp *hr_qp;
  1736. struct hns_roce_wq *wq;
  1737. struct hns_roce_wqe_ctrl_seg *sq_wqe;
  1738. struct hns_roce_dev *hr_dev = to_hr_dev(hr_cq->ib_cq.device);
  1739. struct device *dev = &hr_dev->pdev->dev;
  1740. /* Find cqe according consumer index */
  1741. cqe = next_cqe_sw(hr_cq);
  1742. if (!cqe)
  1743. return -EAGAIN;
  1744. ++hr_cq->cons_index;
  1745. /* Memory barrier */
  1746. rmb();
  1747. /* 0->SQ, 1->RQ */
  1748. is_send = !(roce_get_bit(cqe->cqe_byte_4, CQE_BYTE_4_SQ_RQ_FLAG_S));
  1749. /* Local_qpn in UD cqe is always 1, so it needs to compute new qpn */
  1750. if (roce_get_field(cqe->cqe_byte_16, CQE_BYTE_16_LOCAL_QPN_M,
  1751. CQE_BYTE_16_LOCAL_QPN_S) <= 1) {
  1752. qpn = roce_get_field(cqe->cqe_byte_20, CQE_BYTE_20_PORT_NUM_M,
  1753. CQE_BYTE_20_PORT_NUM_S) +
  1754. roce_get_field(cqe->cqe_byte_16, CQE_BYTE_16_LOCAL_QPN_M,
  1755. CQE_BYTE_16_LOCAL_QPN_S) *
  1756. HNS_ROCE_MAX_PORTS;
  1757. } else {
  1758. qpn = roce_get_field(cqe->cqe_byte_16, CQE_BYTE_16_LOCAL_QPN_M,
  1759. CQE_BYTE_16_LOCAL_QPN_S);
  1760. }
  1761. if (!*cur_qp || (qpn & HNS_ROCE_CQE_QPN_MASK) != (*cur_qp)->qpn) {
  1762. hr_qp = __hns_roce_qp_lookup(hr_dev, qpn);
  1763. if (unlikely(!hr_qp)) {
  1764. dev_err(dev, "CQ %06lx with entry for unknown QPN %06x\n",
  1765. hr_cq->cqn, (qpn & HNS_ROCE_CQE_QPN_MASK));
  1766. return -EINVAL;
  1767. }
  1768. *cur_qp = hr_qp;
  1769. }
  1770. wc->qp = &(*cur_qp)->ibqp;
  1771. wc->vendor_err = 0;
  1772. status = roce_get_field(cqe->cqe_byte_4,
  1773. CQE_BYTE_4_STATUS_OF_THE_OPERATION_M,
  1774. CQE_BYTE_4_STATUS_OF_THE_OPERATION_S) &
  1775. HNS_ROCE_CQE_STATUS_MASK;
  1776. switch (status) {
  1777. case HNS_ROCE_CQE_SUCCESS:
  1778. wc->status = IB_WC_SUCCESS;
  1779. break;
  1780. case HNS_ROCE_CQE_SYNDROME_LOCAL_LENGTH_ERR:
  1781. wc->status = IB_WC_LOC_LEN_ERR;
  1782. break;
  1783. case HNS_ROCE_CQE_SYNDROME_LOCAL_QP_OP_ERR:
  1784. wc->status = IB_WC_LOC_QP_OP_ERR;
  1785. break;
  1786. case HNS_ROCE_CQE_SYNDROME_LOCAL_PROT_ERR:
  1787. wc->status = IB_WC_LOC_PROT_ERR;
  1788. break;
  1789. case HNS_ROCE_CQE_SYNDROME_WR_FLUSH_ERR:
  1790. wc->status = IB_WC_WR_FLUSH_ERR;
  1791. break;
  1792. case HNS_ROCE_CQE_SYNDROME_MEM_MANAGE_OPERATE_ERR:
  1793. wc->status = IB_WC_MW_BIND_ERR;
  1794. break;
  1795. case HNS_ROCE_CQE_SYNDROME_BAD_RESP_ERR:
  1796. wc->status = IB_WC_BAD_RESP_ERR;
  1797. break;
  1798. case HNS_ROCE_CQE_SYNDROME_LOCAL_ACCESS_ERR:
  1799. wc->status = IB_WC_LOC_ACCESS_ERR;
  1800. break;
  1801. case HNS_ROCE_CQE_SYNDROME_REMOTE_INVAL_REQ_ERR:
  1802. wc->status = IB_WC_REM_INV_REQ_ERR;
  1803. break;
  1804. case HNS_ROCE_CQE_SYNDROME_REMOTE_ACCESS_ERR:
  1805. wc->status = IB_WC_REM_ACCESS_ERR;
  1806. break;
  1807. case HNS_ROCE_CQE_SYNDROME_REMOTE_OP_ERR:
  1808. wc->status = IB_WC_REM_OP_ERR;
  1809. break;
  1810. case HNS_ROCE_CQE_SYNDROME_TRANSPORT_RETRY_EXC_ERR:
  1811. wc->status = IB_WC_RETRY_EXC_ERR;
  1812. break;
  1813. case HNS_ROCE_CQE_SYNDROME_RNR_RETRY_EXC_ERR:
  1814. wc->status = IB_WC_RNR_RETRY_EXC_ERR;
  1815. break;
  1816. default:
  1817. wc->status = IB_WC_GENERAL_ERR;
  1818. break;
  1819. }
  1820. /* CQE status error, directly return */
  1821. if (wc->status != IB_WC_SUCCESS)
  1822. return 0;
  1823. if (is_send) {
  1824. /* SQ conrespond to CQE */
  1825. sq_wqe = get_send_wqe(*cur_qp, roce_get_field(cqe->cqe_byte_4,
  1826. CQE_BYTE_4_WQE_INDEX_M,
  1827. CQE_BYTE_4_WQE_INDEX_S)&
  1828. ((*cur_qp)->sq.wqe_cnt-1));
  1829. switch (sq_wqe->flag & HNS_ROCE_WQE_OPCODE_MASK) {
  1830. case HNS_ROCE_WQE_OPCODE_SEND:
  1831. wc->opcode = IB_WC_SEND;
  1832. break;
  1833. case HNS_ROCE_WQE_OPCODE_RDMA_READ:
  1834. wc->opcode = IB_WC_RDMA_READ;
  1835. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  1836. break;
  1837. case HNS_ROCE_WQE_OPCODE_RDMA_WRITE:
  1838. wc->opcode = IB_WC_RDMA_WRITE;
  1839. break;
  1840. case HNS_ROCE_WQE_OPCODE_LOCAL_INV:
  1841. wc->opcode = IB_WC_LOCAL_INV;
  1842. break;
  1843. case HNS_ROCE_WQE_OPCODE_UD_SEND:
  1844. wc->opcode = IB_WC_SEND;
  1845. break;
  1846. default:
  1847. wc->status = IB_WC_GENERAL_ERR;
  1848. break;
  1849. }
  1850. wc->wc_flags = (sq_wqe->flag & HNS_ROCE_WQE_IMM ?
  1851. IB_WC_WITH_IMM : 0);
  1852. wq = &(*cur_qp)->sq;
  1853. if ((*cur_qp)->sq_signal_bits) {
  1854. /*
  1855. * If sg_signal_bit is 1,
  1856. * firstly tail pointer updated to wqe
  1857. * which current cqe correspond to
  1858. */
  1859. wqe_ctr = (u16)roce_get_field(cqe->cqe_byte_4,
  1860. CQE_BYTE_4_WQE_INDEX_M,
  1861. CQE_BYTE_4_WQE_INDEX_S);
  1862. wq->tail += (wqe_ctr - (u16)wq->tail) &
  1863. (wq->wqe_cnt - 1);
  1864. }
  1865. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  1866. ++wq->tail;
  1867. } else {
  1868. /* RQ conrespond to CQE */
  1869. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  1870. opcode = roce_get_field(cqe->cqe_byte_4,
  1871. CQE_BYTE_4_OPERATION_TYPE_M,
  1872. CQE_BYTE_4_OPERATION_TYPE_S) &
  1873. HNS_ROCE_CQE_OPCODE_MASK;
  1874. switch (opcode) {
  1875. case HNS_ROCE_OPCODE_RDMA_WITH_IMM_RECEIVE:
  1876. wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  1877. wc->wc_flags = IB_WC_WITH_IMM;
  1878. wc->ex.imm_data = le32_to_cpu(cqe->immediate_data);
  1879. break;
  1880. case HNS_ROCE_OPCODE_SEND_DATA_RECEIVE:
  1881. if (roce_get_bit(cqe->cqe_byte_4,
  1882. CQE_BYTE_4_IMM_INDICATOR_S)) {
  1883. wc->opcode = IB_WC_RECV;
  1884. wc->wc_flags = IB_WC_WITH_IMM;
  1885. wc->ex.imm_data = le32_to_cpu(
  1886. cqe->immediate_data);
  1887. } else {
  1888. wc->opcode = IB_WC_RECV;
  1889. wc->wc_flags = 0;
  1890. }
  1891. break;
  1892. default:
  1893. wc->status = IB_WC_GENERAL_ERR;
  1894. break;
  1895. }
  1896. /* Update tail pointer, record wr_id */
  1897. wq = &(*cur_qp)->rq;
  1898. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  1899. ++wq->tail;
  1900. wc->sl = (u8)roce_get_field(cqe->cqe_byte_20, CQE_BYTE_20_SL_M,
  1901. CQE_BYTE_20_SL_S);
  1902. wc->src_qp = (u8)roce_get_field(cqe->cqe_byte_20,
  1903. CQE_BYTE_20_REMOTE_QPN_M,
  1904. CQE_BYTE_20_REMOTE_QPN_S);
  1905. wc->wc_flags |= (roce_get_bit(cqe->cqe_byte_20,
  1906. CQE_BYTE_20_GRH_PRESENT_S) ?
  1907. IB_WC_GRH : 0);
  1908. wc->pkey_index = (u16)roce_get_field(cqe->cqe_byte_28,
  1909. CQE_BYTE_28_P_KEY_IDX_M,
  1910. CQE_BYTE_28_P_KEY_IDX_S);
  1911. }
  1912. return 0;
  1913. }
  1914. int hns_roce_v1_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
  1915. {
  1916. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1917. struct hns_roce_qp *cur_qp = NULL;
  1918. unsigned long flags;
  1919. int npolled;
  1920. int ret = 0;
  1921. spin_lock_irqsave(&hr_cq->lock, flags);
  1922. for (npolled = 0; npolled < num_entries; ++npolled) {
  1923. ret = hns_roce_v1_poll_one(hr_cq, &cur_qp, wc + npolled);
  1924. if (ret)
  1925. break;
  1926. }
  1927. if (npolled) {
  1928. *hr_cq->tptr_addr = hr_cq->cons_index &
  1929. ((hr_cq->cq_depth << 1) - 1);
  1930. /* Memroy barrier */
  1931. wmb();
  1932. hns_roce_v1_cq_set_ci(hr_cq, hr_cq->cons_index);
  1933. }
  1934. spin_unlock_irqrestore(&hr_cq->lock, flags);
  1935. if (ret == 0 || ret == -EAGAIN)
  1936. return npolled;
  1937. else
  1938. return ret;
  1939. }
  1940. int hns_roce_v1_clear_hem(struct hns_roce_dev *hr_dev,
  1941. struct hns_roce_hem_table *table, int obj)
  1942. {
  1943. struct device *dev = &hr_dev->pdev->dev;
  1944. struct hns_roce_v1_priv *priv;
  1945. unsigned long end = 0, flags = 0;
  1946. uint32_t bt_cmd_val[2] = {0};
  1947. void __iomem *bt_cmd;
  1948. u64 bt_ba = 0;
  1949. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  1950. switch (table->type) {
  1951. case HEM_TYPE_QPC:
  1952. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_M,
  1953. ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_S, HEM_TYPE_QPC);
  1954. bt_ba = priv->bt_table.qpc_buf.map >> 12;
  1955. break;
  1956. case HEM_TYPE_MTPT:
  1957. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_M,
  1958. ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_S, HEM_TYPE_MTPT);
  1959. bt_ba = priv->bt_table.mtpt_buf.map >> 12;
  1960. break;
  1961. case HEM_TYPE_CQC:
  1962. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_M,
  1963. ROCEE_BT_CMD_H_ROCEE_BT_CMD_MDF_S, HEM_TYPE_CQC);
  1964. bt_ba = priv->bt_table.cqc_buf.map >> 12;
  1965. break;
  1966. case HEM_TYPE_SRQC:
  1967. dev_dbg(dev, "HEM_TYPE_SRQC not support.\n");
  1968. return -EINVAL;
  1969. default:
  1970. return 0;
  1971. }
  1972. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_IN_MDF_M,
  1973. ROCEE_BT_CMD_H_ROCEE_BT_CMD_IN_MDF_S, obj);
  1974. roce_set_bit(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_S, 0);
  1975. roce_set_bit(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_HW_SYNS_S, 1);
  1976. spin_lock_irqsave(&hr_dev->bt_cmd_lock, flags);
  1977. bt_cmd = hr_dev->reg_base + ROCEE_BT_CMD_H_REG;
  1978. end = msecs_to_jiffies(HW_SYNC_TIMEOUT_MSECS) + jiffies;
  1979. while (1) {
  1980. if (readl(bt_cmd) >> BT_CMD_SYNC_SHIFT) {
  1981. if (!(time_before(jiffies, end))) {
  1982. dev_err(dev, "Write bt_cmd err,hw_sync is not zero.\n");
  1983. spin_unlock_irqrestore(&hr_dev->bt_cmd_lock,
  1984. flags);
  1985. return -EBUSY;
  1986. }
  1987. } else {
  1988. break;
  1989. }
  1990. msleep(HW_SYNC_SLEEP_TIME_INTERVAL);
  1991. }
  1992. bt_cmd_val[0] = (uint32_t)bt_ba;
  1993. roce_set_field(bt_cmd_val[1], ROCEE_BT_CMD_H_ROCEE_BT_CMD_BA_H_M,
  1994. ROCEE_BT_CMD_H_ROCEE_BT_CMD_BA_H_S, bt_ba >> 32);
  1995. hns_roce_write64_k(bt_cmd_val, hr_dev->reg_base + ROCEE_BT_CMD_L_REG);
  1996. spin_unlock_irqrestore(&hr_dev->bt_cmd_lock, flags);
  1997. return 0;
  1998. }
  1999. static int hns_roce_v1_qp_modify(struct hns_roce_dev *hr_dev,
  2000. struct hns_roce_mtt *mtt,
  2001. enum hns_roce_qp_state cur_state,
  2002. enum hns_roce_qp_state new_state,
  2003. struct hns_roce_qp_context *context,
  2004. struct hns_roce_qp *hr_qp)
  2005. {
  2006. static const u16
  2007. op[HNS_ROCE_QP_NUM_STATE][HNS_ROCE_QP_NUM_STATE] = {
  2008. [HNS_ROCE_QP_STATE_RST] = {
  2009. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  2010. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  2011. [HNS_ROCE_QP_STATE_INIT] = HNS_ROCE_CMD_RST2INIT_QP,
  2012. },
  2013. [HNS_ROCE_QP_STATE_INIT] = {
  2014. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  2015. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  2016. /* Note: In v1 engine, HW doesn't support RST2INIT.
  2017. * We use RST2INIT cmd instead of INIT2INIT.
  2018. */
  2019. [HNS_ROCE_QP_STATE_INIT] = HNS_ROCE_CMD_RST2INIT_QP,
  2020. [HNS_ROCE_QP_STATE_RTR] = HNS_ROCE_CMD_INIT2RTR_QP,
  2021. },
  2022. [HNS_ROCE_QP_STATE_RTR] = {
  2023. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  2024. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  2025. [HNS_ROCE_QP_STATE_RTS] = HNS_ROCE_CMD_RTR2RTS_QP,
  2026. },
  2027. [HNS_ROCE_QP_STATE_RTS] = {
  2028. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  2029. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  2030. [HNS_ROCE_QP_STATE_RTS] = HNS_ROCE_CMD_RTS2RTS_QP,
  2031. [HNS_ROCE_QP_STATE_SQD] = HNS_ROCE_CMD_RTS2SQD_QP,
  2032. },
  2033. [HNS_ROCE_QP_STATE_SQD] = {
  2034. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  2035. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  2036. [HNS_ROCE_QP_STATE_RTS] = HNS_ROCE_CMD_SQD2RTS_QP,
  2037. [HNS_ROCE_QP_STATE_SQD] = HNS_ROCE_CMD_SQD2SQD_QP,
  2038. },
  2039. [HNS_ROCE_QP_STATE_ERR] = {
  2040. [HNS_ROCE_QP_STATE_RST] = HNS_ROCE_CMD_2RST_QP,
  2041. [HNS_ROCE_QP_STATE_ERR] = HNS_ROCE_CMD_2ERR_QP,
  2042. }
  2043. };
  2044. struct hns_roce_cmd_mailbox *mailbox;
  2045. struct device *dev = &hr_dev->pdev->dev;
  2046. int ret = 0;
  2047. if (cur_state >= HNS_ROCE_QP_NUM_STATE ||
  2048. new_state >= HNS_ROCE_QP_NUM_STATE ||
  2049. !op[cur_state][new_state]) {
  2050. dev_err(dev, "[modify_qp]not support state %d to %d\n",
  2051. cur_state, new_state);
  2052. return -EINVAL;
  2053. }
  2054. if (op[cur_state][new_state] == HNS_ROCE_CMD_2RST_QP)
  2055. return hns_roce_cmd_mbox(hr_dev, 0, 0, hr_qp->qpn, 2,
  2056. HNS_ROCE_CMD_2RST_QP,
  2057. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2058. if (op[cur_state][new_state] == HNS_ROCE_CMD_2ERR_QP)
  2059. return hns_roce_cmd_mbox(hr_dev, 0, 0, hr_qp->qpn, 2,
  2060. HNS_ROCE_CMD_2ERR_QP,
  2061. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2062. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2063. if (IS_ERR(mailbox))
  2064. return PTR_ERR(mailbox);
  2065. memcpy(mailbox->buf, context, sizeof(*context));
  2066. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_qp->qpn, 0,
  2067. op[cur_state][new_state],
  2068. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2069. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2070. return ret;
  2071. }
  2072. static int hns_roce_v1_m_sqp(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
  2073. int attr_mask, enum ib_qp_state cur_state,
  2074. enum ib_qp_state new_state)
  2075. {
  2076. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2077. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2078. struct hns_roce_sqp_context *context;
  2079. struct device *dev = &hr_dev->pdev->dev;
  2080. dma_addr_t dma_handle = 0;
  2081. int rq_pa_start;
  2082. u32 reg_val;
  2083. u64 *mtts;
  2084. u32 *addr;
  2085. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2086. if (!context)
  2087. return -ENOMEM;
  2088. /* Search QP buf's MTTs */
  2089. mtts = hns_roce_table_find(&hr_dev->mr_table.mtt_table,
  2090. hr_qp->mtt.first_seg, &dma_handle);
  2091. if (!mtts) {
  2092. dev_err(dev, "qp buf pa find failed\n");
  2093. goto out;
  2094. }
  2095. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2096. roce_set_field(context->qp1c_bytes_4,
  2097. QP1C_BYTES_4_SQ_WQE_SHIFT_M,
  2098. QP1C_BYTES_4_SQ_WQE_SHIFT_S,
  2099. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2100. roce_set_field(context->qp1c_bytes_4,
  2101. QP1C_BYTES_4_RQ_WQE_SHIFT_M,
  2102. QP1C_BYTES_4_RQ_WQE_SHIFT_S,
  2103. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  2104. roce_set_field(context->qp1c_bytes_4, QP1C_BYTES_4_PD_M,
  2105. QP1C_BYTES_4_PD_S, to_hr_pd(ibqp->pd)->pdn);
  2106. context->sq_rq_bt_l = (u32)(dma_handle);
  2107. roce_set_field(context->qp1c_bytes_12,
  2108. QP1C_BYTES_12_SQ_RQ_BT_H_M,
  2109. QP1C_BYTES_12_SQ_RQ_BT_H_S,
  2110. ((u32)(dma_handle >> 32)));
  2111. roce_set_field(context->qp1c_bytes_16, QP1C_BYTES_16_RQ_HEAD_M,
  2112. QP1C_BYTES_16_RQ_HEAD_S, hr_qp->rq.head);
  2113. roce_set_field(context->qp1c_bytes_16, QP1C_BYTES_16_PORT_NUM_M,
  2114. QP1C_BYTES_16_PORT_NUM_S, hr_qp->phy_port);
  2115. roce_set_bit(context->qp1c_bytes_16,
  2116. QP1C_BYTES_16_SIGNALING_TYPE_S,
  2117. hr_qp->sq_signal_bits);
  2118. roce_set_bit(context->qp1c_bytes_16, QP1C_BYTES_16_RQ_BA_FLG_S,
  2119. 1);
  2120. roce_set_bit(context->qp1c_bytes_16, QP1C_BYTES_16_SQ_BA_FLG_S,
  2121. 1);
  2122. roce_set_bit(context->qp1c_bytes_16, QP1C_BYTES_16_QP1_ERR_S,
  2123. 0);
  2124. roce_set_field(context->qp1c_bytes_20, QP1C_BYTES_20_SQ_HEAD_M,
  2125. QP1C_BYTES_20_SQ_HEAD_S, hr_qp->sq.head);
  2126. roce_set_field(context->qp1c_bytes_20, QP1C_BYTES_20_PKEY_IDX_M,
  2127. QP1C_BYTES_20_PKEY_IDX_S, attr->pkey_index);
  2128. rq_pa_start = (u32)hr_qp->rq.offset / PAGE_SIZE;
  2129. context->cur_rq_wqe_ba_l = (u32)(mtts[rq_pa_start]);
  2130. roce_set_field(context->qp1c_bytes_28,
  2131. QP1C_BYTES_28_CUR_RQ_WQE_BA_H_M,
  2132. QP1C_BYTES_28_CUR_RQ_WQE_BA_H_S,
  2133. (mtts[rq_pa_start]) >> 32);
  2134. roce_set_field(context->qp1c_bytes_28,
  2135. QP1C_BYTES_28_RQ_CUR_IDX_M,
  2136. QP1C_BYTES_28_RQ_CUR_IDX_S, 0);
  2137. roce_set_field(context->qp1c_bytes_32,
  2138. QP1C_BYTES_32_RX_CQ_NUM_M,
  2139. QP1C_BYTES_32_RX_CQ_NUM_S,
  2140. to_hr_cq(ibqp->recv_cq)->cqn);
  2141. roce_set_field(context->qp1c_bytes_32,
  2142. QP1C_BYTES_32_TX_CQ_NUM_M,
  2143. QP1C_BYTES_32_TX_CQ_NUM_S,
  2144. to_hr_cq(ibqp->send_cq)->cqn);
  2145. context->cur_sq_wqe_ba_l = (u32)mtts[0];
  2146. roce_set_field(context->qp1c_bytes_40,
  2147. QP1C_BYTES_40_CUR_SQ_WQE_BA_H_M,
  2148. QP1C_BYTES_40_CUR_SQ_WQE_BA_H_S,
  2149. (mtts[0]) >> 32);
  2150. roce_set_field(context->qp1c_bytes_40,
  2151. QP1C_BYTES_40_SQ_CUR_IDX_M,
  2152. QP1C_BYTES_40_SQ_CUR_IDX_S, 0);
  2153. /* Copy context to QP1C register */
  2154. addr = (u32 *)(hr_dev->reg_base + ROCEE_QP1C_CFG0_0_REG +
  2155. hr_qp->phy_port * sizeof(*context));
  2156. writel(context->qp1c_bytes_4, addr);
  2157. writel(context->sq_rq_bt_l, addr + 1);
  2158. writel(context->qp1c_bytes_12, addr + 2);
  2159. writel(context->qp1c_bytes_16, addr + 3);
  2160. writel(context->qp1c_bytes_20, addr + 4);
  2161. writel(context->cur_rq_wqe_ba_l, addr + 5);
  2162. writel(context->qp1c_bytes_28, addr + 6);
  2163. writel(context->qp1c_bytes_32, addr + 7);
  2164. writel(context->cur_sq_wqe_ba_l, addr + 8);
  2165. writel(context->qp1c_bytes_40, addr + 9);
  2166. }
  2167. /* Modify QP1C status */
  2168. reg_val = roce_read(hr_dev, ROCEE_QP1C_CFG0_0_REG +
  2169. hr_qp->phy_port * sizeof(*context));
  2170. roce_set_field(reg_val, ROCEE_QP1C_CFG0_0_ROCEE_QP1C_QP_ST_M,
  2171. ROCEE_QP1C_CFG0_0_ROCEE_QP1C_QP_ST_S, new_state);
  2172. roce_write(hr_dev, ROCEE_QP1C_CFG0_0_REG +
  2173. hr_qp->phy_port * sizeof(*context), reg_val);
  2174. hr_qp->state = new_state;
  2175. if (new_state == IB_QPS_RESET) {
  2176. hns_roce_v1_cq_clean(to_hr_cq(ibqp->recv_cq), hr_qp->qpn,
  2177. ibqp->srq ? to_hr_srq(ibqp->srq) : NULL);
  2178. if (ibqp->send_cq != ibqp->recv_cq)
  2179. hns_roce_v1_cq_clean(to_hr_cq(ibqp->send_cq),
  2180. hr_qp->qpn, NULL);
  2181. hr_qp->rq.head = 0;
  2182. hr_qp->rq.tail = 0;
  2183. hr_qp->sq.head = 0;
  2184. hr_qp->sq.tail = 0;
  2185. hr_qp->sq_next_wqe = 0;
  2186. }
  2187. kfree(context);
  2188. return 0;
  2189. out:
  2190. kfree(context);
  2191. return -EINVAL;
  2192. }
  2193. static int hns_roce_v1_m_qp(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
  2194. int attr_mask, enum ib_qp_state cur_state,
  2195. enum ib_qp_state new_state)
  2196. {
  2197. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2198. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2199. struct device *dev = &hr_dev->pdev->dev;
  2200. struct hns_roce_qp_context *context;
  2201. const struct ib_global_route *grh = rdma_ah_read_grh(&attr->ah_attr);
  2202. dma_addr_t dma_handle_2 = 0;
  2203. dma_addr_t dma_handle = 0;
  2204. uint32_t doorbell[2] = {0};
  2205. int rq_pa_start = 0;
  2206. u64 *mtts_2 = NULL;
  2207. int ret = -EINVAL;
  2208. u64 *mtts = NULL;
  2209. int port;
  2210. u8 port_num;
  2211. u8 *dmac;
  2212. u8 *smac;
  2213. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2214. if (!context)
  2215. return -ENOMEM;
  2216. /* Search qp buf's mtts */
  2217. mtts = hns_roce_table_find(&hr_dev->mr_table.mtt_table,
  2218. hr_qp->mtt.first_seg, &dma_handle);
  2219. if (mtts == NULL) {
  2220. dev_err(dev, "qp buf pa find failed\n");
  2221. goto out;
  2222. }
  2223. /* Search IRRL's mtts */
  2224. mtts_2 = hns_roce_table_find(&hr_dev->qp_table.irrl_table, hr_qp->qpn,
  2225. &dma_handle_2);
  2226. if (mtts_2 == NULL) {
  2227. dev_err(dev, "qp irrl_table find failed\n");
  2228. goto out;
  2229. }
  2230. /*
  2231. * Reset to init
  2232. * Mandatory param:
  2233. * IB_QP_STATE | IB_QP_PKEY_INDEX | IB_QP_PORT | IB_QP_ACCESS_FLAGS
  2234. * Optional param: NA
  2235. */
  2236. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2237. roce_set_field(context->qpc_bytes_4,
  2238. QP_CONTEXT_QPC_BYTES_4_TRANSPORT_SERVICE_TYPE_M,
  2239. QP_CONTEXT_QPC_BYTES_4_TRANSPORT_SERVICE_TYPE_S,
  2240. to_hr_qp_type(hr_qp->ibqp.qp_type));
  2241. roce_set_bit(context->qpc_bytes_4,
  2242. QP_CONTEXT_QPC_BYTE_4_ENABLE_FPMR_S, 0);
  2243. roce_set_bit(context->qpc_bytes_4,
  2244. QP_CONTEXT_QPC_BYTE_4_RDMA_READ_ENABLE_S,
  2245. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_READ));
  2246. roce_set_bit(context->qpc_bytes_4,
  2247. QP_CONTEXT_QPC_BYTE_4_RDMA_WRITE_ENABLE_S,
  2248. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
  2249. );
  2250. roce_set_bit(context->qpc_bytes_4,
  2251. QP_CONTEXT_QPC_BYTE_4_ATOMIC_OPERATION_ENABLE_S,
  2252. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC)
  2253. );
  2254. roce_set_bit(context->qpc_bytes_4,
  2255. QP_CONTEXT_QPC_BYTE_4_RDMAR_USE_S, 1);
  2256. roce_set_field(context->qpc_bytes_4,
  2257. QP_CONTEXT_QPC_BYTES_4_SQ_WQE_SHIFT_M,
  2258. QP_CONTEXT_QPC_BYTES_4_SQ_WQE_SHIFT_S,
  2259. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2260. roce_set_field(context->qpc_bytes_4,
  2261. QP_CONTEXT_QPC_BYTES_4_RQ_WQE_SHIFT_M,
  2262. QP_CONTEXT_QPC_BYTES_4_RQ_WQE_SHIFT_S,
  2263. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  2264. roce_set_field(context->qpc_bytes_4,
  2265. QP_CONTEXT_QPC_BYTES_4_PD_M,
  2266. QP_CONTEXT_QPC_BYTES_4_PD_S,
  2267. to_hr_pd(ibqp->pd)->pdn);
  2268. hr_qp->access_flags = attr->qp_access_flags;
  2269. roce_set_field(context->qpc_bytes_8,
  2270. QP_CONTEXT_QPC_BYTES_8_TX_COMPLETION_M,
  2271. QP_CONTEXT_QPC_BYTES_8_TX_COMPLETION_S,
  2272. to_hr_cq(ibqp->send_cq)->cqn);
  2273. roce_set_field(context->qpc_bytes_8,
  2274. QP_CONTEXT_QPC_BYTES_8_RX_COMPLETION_M,
  2275. QP_CONTEXT_QPC_BYTES_8_RX_COMPLETION_S,
  2276. to_hr_cq(ibqp->recv_cq)->cqn);
  2277. if (ibqp->srq)
  2278. roce_set_field(context->qpc_bytes_12,
  2279. QP_CONTEXT_QPC_BYTES_12_SRQ_NUMBER_M,
  2280. QP_CONTEXT_QPC_BYTES_12_SRQ_NUMBER_S,
  2281. to_hr_srq(ibqp->srq)->srqn);
  2282. roce_set_field(context->qpc_bytes_12,
  2283. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_M,
  2284. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_S,
  2285. attr->pkey_index);
  2286. hr_qp->pkey_index = attr->pkey_index;
  2287. roce_set_field(context->qpc_bytes_16,
  2288. QP_CONTEXT_QPC_BYTES_16_QP_NUM_M,
  2289. QP_CONTEXT_QPC_BYTES_16_QP_NUM_S, hr_qp->qpn);
  2290. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2291. roce_set_field(context->qpc_bytes_4,
  2292. QP_CONTEXT_QPC_BYTES_4_TRANSPORT_SERVICE_TYPE_M,
  2293. QP_CONTEXT_QPC_BYTES_4_TRANSPORT_SERVICE_TYPE_S,
  2294. to_hr_qp_type(hr_qp->ibqp.qp_type));
  2295. roce_set_bit(context->qpc_bytes_4,
  2296. QP_CONTEXT_QPC_BYTE_4_ENABLE_FPMR_S, 0);
  2297. if (attr_mask & IB_QP_ACCESS_FLAGS) {
  2298. roce_set_bit(context->qpc_bytes_4,
  2299. QP_CONTEXT_QPC_BYTE_4_RDMA_READ_ENABLE_S,
  2300. !!(attr->qp_access_flags &
  2301. IB_ACCESS_REMOTE_READ));
  2302. roce_set_bit(context->qpc_bytes_4,
  2303. QP_CONTEXT_QPC_BYTE_4_RDMA_WRITE_ENABLE_S,
  2304. !!(attr->qp_access_flags &
  2305. IB_ACCESS_REMOTE_WRITE));
  2306. } else {
  2307. roce_set_bit(context->qpc_bytes_4,
  2308. QP_CONTEXT_QPC_BYTE_4_RDMA_READ_ENABLE_S,
  2309. !!(hr_qp->access_flags &
  2310. IB_ACCESS_REMOTE_READ));
  2311. roce_set_bit(context->qpc_bytes_4,
  2312. QP_CONTEXT_QPC_BYTE_4_RDMA_WRITE_ENABLE_S,
  2313. !!(hr_qp->access_flags &
  2314. IB_ACCESS_REMOTE_WRITE));
  2315. }
  2316. roce_set_bit(context->qpc_bytes_4,
  2317. QP_CONTEXT_QPC_BYTE_4_RDMAR_USE_S, 1);
  2318. roce_set_field(context->qpc_bytes_4,
  2319. QP_CONTEXT_QPC_BYTES_4_SQ_WQE_SHIFT_M,
  2320. QP_CONTEXT_QPC_BYTES_4_SQ_WQE_SHIFT_S,
  2321. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2322. roce_set_field(context->qpc_bytes_4,
  2323. QP_CONTEXT_QPC_BYTES_4_RQ_WQE_SHIFT_M,
  2324. QP_CONTEXT_QPC_BYTES_4_RQ_WQE_SHIFT_S,
  2325. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  2326. roce_set_field(context->qpc_bytes_4,
  2327. QP_CONTEXT_QPC_BYTES_4_PD_M,
  2328. QP_CONTEXT_QPC_BYTES_4_PD_S,
  2329. to_hr_pd(ibqp->pd)->pdn);
  2330. roce_set_field(context->qpc_bytes_8,
  2331. QP_CONTEXT_QPC_BYTES_8_TX_COMPLETION_M,
  2332. QP_CONTEXT_QPC_BYTES_8_TX_COMPLETION_S,
  2333. to_hr_cq(ibqp->send_cq)->cqn);
  2334. roce_set_field(context->qpc_bytes_8,
  2335. QP_CONTEXT_QPC_BYTES_8_RX_COMPLETION_M,
  2336. QP_CONTEXT_QPC_BYTES_8_RX_COMPLETION_S,
  2337. to_hr_cq(ibqp->recv_cq)->cqn);
  2338. if (ibqp->srq)
  2339. roce_set_field(context->qpc_bytes_12,
  2340. QP_CONTEXT_QPC_BYTES_12_SRQ_NUMBER_M,
  2341. QP_CONTEXT_QPC_BYTES_12_SRQ_NUMBER_S,
  2342. to_hr_srq(ibqp->srq)->srqn);
  2343. if (attr_mask & IB_QP_PKEY_INDEX)
  2344. roce_set_field(context->qpc_bytes_12,
  2345. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_M,
  2346. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_S,
  2347. attr->pkey_index);
  2348. else
  2349. roce_set_field(context->qpc_bytes_12,
  2350. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_M,
  2351. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_S,
  2352. hr_qp->pkey_index);
  2353. roce_set_field(context->qpc_bytes_16,
  2354. QP_CONTEXT_QPC_BYTES_16_QP_NUM_M,
  2355. QP_CONTEXT_QPC_BYTES_16_QP_NUM_S, hr_qp->qpn);
  2356. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2357. if ((attr_mask & IB_QP_ALT_PATH) ||
  2358. (attr_mask & IB_QP_ACCESS_FLAGS) ||
  2359. (attr_mask & IB_QP_PKEY_INDEX) ||
  2360. (attr_mask & IB_QP_QKEY)) {
  2361. dev_err(dev, "INIT2RTR attr_mask error\n");
  2362. goto out;
  2363. }
  2364. dmac = (u8 *)attr->ah_attr.roce.dmac;
  2365. context->sq_rq_bt_l = (u32)(dma_handle);
  2366. roce_set_field(context->qpc_bytes_24,
  2367. QP_CONTEXT_QPC_BYTES_24_SQ_RQ_BT_H_M,
  2368. QP_CONTEXT_QPC_BYTES_24_SQ_RQ_BT_H_S,
  2369. ((u32)(dma_handle >> 32)));
  2370. roce_set_bit(context->qpc_bytes_24,
  2371. QP_CONTEXT_QPC_BYTE_24_REMOTE_ENABLE_E2E_CREDITS_S,
  2372. 1);
  2373. roce_set_field(context->qpc_bytes_24,
  2374. QP_CONTEXT_QPC_BYTES_24_MINIMUM_RNR_NAK_TIMER_M,
  2375. QP_CONTEXT_QPC_BYTES_24_MINIMUM_RNR_NAK_TIMER_S,
  2376. attr->min_rnr_timer);
  2377. context->irrl_ba_l = (u32)(dma_handle_2);
  2378. roce_set_field(context->qpc_bytes_32,
  2379. QP_CONTEXT_QPC_BYTES_32_IRRL_BA_H_M,
  2380. QP_CONTEXT_QPC_BYTES_32_IRRL_BA_H_S,
  2381. ((u32)(dma_handle_2 >> 32)) &
  2382. QP_CONTEXT_QPC_BYTES_32_IRRL_BA_H_M);
  2383. roce_set_field(context->qpc_bytes_32,
  2384. QP_CONTEXT_QPC_BYTES_32_MIG_STATE_M,
  2385. QP_CONTEXT_QPC_BYTES_32_MIG_STATE_S, 0);
  2386. roce_set_bit(context->qpc_bytes_32,
  2387. QP_CONTEXT_QPC_BYTE_32_LOCAL_ENABLE_E2E_CREDITS_S,
  2388. 1);
  2389. roce_set_bit(context->qpc_bytes_32,
  2390. QP_CONTEXT_QPC_BYTE_32_SIGNALING_TYPE_S,
  2391. hr_qp->sq_signal_bits);
  2392. port = (attr_mask & IB_QP_PORT) ? (attr->port_num - 1) :
  2393. hr_qp->port;
  2394. smac = (u8 *)hr_dev->dev_addr[port];
  2395. /* when dmac equals smac or loop_idc is 1, it should loopback */
  2396. if (ether_addr_equal_unaligned(dmac, smac) ||
  2397. hr_dev->loop_idc == 0x1)
  2398. roce_set_bit(context->qpc_bytes_32,
  2399. QP_CONTEXT_QPC_BYTE_32_LOOPBACK_INDICATOR_S, 1);
  2400. roce_set_bit(context->qpc_bytes_32,
  2401. QP_CONTEXT_QPC_BYTE_32_GLOBAL_HEADER_S,
  2402. rdma_ah_get_ah_flags(&attr->ah_attr));
  2403. roce_set_field(context->qpc_bytes_32,
  2404. QP_CONTEXT_QPC_BYTES_32_RESPONDER_RESOURCES_M,
  2405. QP_CONTEXT_QPC_BYTES_32_RESPONDER_RESOURCES_S,
  2406. ilog2((unsigned int)attr->max_dest_rd_atomic));
  2407. roce_set_field(context->qpc_bytes_36,
  2408. QP_CONTEXT_QPC_BYTES_36_DEST_QP_M,
  2409. QP_CONTEXT_QPC_BYTES_36_DEST_QP_S,
  2410. attr->dest_qp_num);
  2411. /* Configure GID index */
  2412. port_num = rdma_ah_get_port_num(&attr->ah_attr);
  2413. roce_set_field(context->qpc_bytes_36,
  2414. QP_CONTEXT_QPC_BYTES_36_SGID_INDEX_M,
  2415. QP_CONTEXT_QPC_BYTES_36_SGID_INDEX_S,
  2416. hns_get_gid_index(hr_dev,
  2417. port_num - 1,
  2418. grh->sgid_index));
  2419. memcpy(&(context->dmac_l), dmac, 4);
  2420. roce_set_field(context->qpc_bytes_44,
  2421. QP_CONTEXT_QPC_BYTES_44_DMAC_H_M,
  2422. QP_CONTEXT_QPC_BYTES_44_DMAC_H_S,
  2423. *((u16 *)(&dmac[4])));
  2424. roce_set_field(context->qpc_bytes_44,
  2425. QP_CONTEXT_QPC_BYTES_44_MAXIMUM_STATIC_RATE_M,
  2426. QP_CONTEXT_QPC_BYTES_44_MAXIMUM_STATIC_RATE_S,
  2427. rdma_ah_get_static_rate(&attr->ah_attr));
  2428. roce_set_field(context->qpc_bytes_44,
  2429. QP_CONTEXT_QPC_BYTES_44_HOPLMT_M,
  2430. QP_CONTEXT_QPC_BYTES_44_HOPLMT_S,
  2431. grh->hop_limit);
  2432. roce_set_field(context->qpc_bytes_48,
  2433. QP_CONTEXT_QPC_BYTES_48_FLOWLABEL_M,
  2434. QP_CONTEXT_QPC_BYTES_48_FLOWLABEL_S,
  2435. grh->flow_label);
  2436. roce_set_field(context->qpc_bytes_48,
  2437. QP_CONTEXT_QPC_BYTES_48_TCLASS_M,
  2438. QP_CONTEXT_QPC_BYTES_48_TCLASS_S,
  2439. grh->traffic_class);
  2440. roce_set_field(context->qpc_bytes_48,
  2441. QP_CONTEXT_QPC_BYTES_48_MTU_M,
  2442. QP_CONTEXT_QPC_BYTES_48_MTU_S, attr->path_mtu);
  2443. memcpy(context->dgid, grh->dgid.raw,
  2444. sizeof(grh->dgid.raw));
  2445. dev_dbg(dev, "dmac:%x :%lx\n", context->dmac_l,
  2446. roce_get_field(context->qpc_bytes_44,
  2447. QP_CONTEXT_QPC_BYTES_44_DMAC_H_M,
  2448. QP_CONTEXT_QPC_BYTES_44_DMAC_H_S));
  2449. roce_set_field(context->qpc_bytes_68,
  2450. QP_CONTEXT_QPC_BYTES_68_RQ_HEAD_M,
  2451. QP_CONTEXT_QPC_BYTES_68_RQ_HEAD_S,
  2452. hr_qp->rq.head);
  2453. roce_set_field(context->qpc_bytes_68,
  2454. QP_CONTEXT_QPC_BYTES_68_RQ_CUR_INDEX_M,
  2455. QP_CONTEXT_QPC_BYTES_68_RQ_CUR_INDEX_S, 0);
  2456. rq_pa_start = (u32)hr_qp->rq.offset / PAGE_SIZE;
  2457. context->cur_rq_wqe_ba_l = (u32)(mtts[rq_pa_start]);
  2458. roce_set_field(context->qpc_bytes_76,
  2459. QP_CONTEXT_QPC_BYTES_76_CUR_RQ_WQE_BA_H_M,
  2460. QP_CONTEXT_QPC_BYTES_76_CUR_RQ_WQE_BA_H_S,
  2461. mtts[rq_pa_start] >> 32);
  2462. roce_set_field(context->qpc_bytes_76,
  2463. QP_CONTEXT_QPC_BYTES_76_RX_REQ_MSN_M,
  2464. QP_CONTEXT_QPC_BYTES_76_RX_REQ_MSN_S, 0);
  2465. context->rx_rnr_time = 0;
  2466. roce_set_field(context->qpc_bytes_84,
  2467. QP_CONTEXT_QPC_BYTES_84_LAST_ACK_PSN_M,
  2468. QP_CONTEXT_QPC_BYTES_84_LAST_ACK_PSN_S,
  2469. attr->rq_psn - 1);
  2470. roce_set_field(context->qpc_bytes_84,
  2471. QP_CONTEXT_QPC_BYTES_84_TRRL_HEAD_M,
  2472. QP_CONTEXT_QPC_BYTES_84_TRRL_HEAD_S, 0);
  2473. roce_set_field(context->qpc_bytes_88,
  2474. QP_CONTEXT_QPC_BYTES_88_RX_REQ_EPSN_M,
  2475. QP_CONTEXT_QPC_BYTES_88_RX_REQ_EPSN_S,
  2476. attr->rq_psn);
  2477. roce_set_bit(context->qpc_bytes_88,
  2478. QP_CONTEXT_QPC_BYTES_88_RX_REQ_PSN_ERR_FLAG_S, 0);
  2479. roce_set_bit(context->qpc_bytes_88,
  2480. QP_CONTEXT_QPC_BYTES_88_RX_LAST_OPCODE_FLG_S, 0);
  2481. roce_set_field(context->qpc_bytes_88,
  2482. QP_CONTEXT_QPC_BYTES_88_RQ_REQ_LAST_OPERATION_TYPE_M,
  2483. QP_CONTEXT_QPC_BYTES_88_RQ_REQ_LAST_OPERATION_TYPE_S,
  2484. 0);
  2485. roce_set_field(context->qpc_bytes_88,
  2486. QP_CONTEXT_QPC_BYTES_88_RQ_REQ_RDMA_WR_FLAG_M,
  2487. QP_CONTEXT_QPC_BYTES_88_RQ_REQ_RDMA_WR_FLAG_S,
  2488. 0);
  2489. context->dma_length = 0;
  2490. context->r_key = 0;
  2491. context->va_l = 0;
  2492. context->va_h = 0;
  2493. roce_set_field(context->qpc_bytes_108,
  2494. QP_CONTEXT_QPC_BYTES_108_TRRL_SDB_PSN_M,
  2495. QP_CONTEXT_QPC_BYTES_108_TRRL_SDB_PSN_S, 0);
  2496. roce_set_bit(context->qpc_bytes_108,
  2497. QP_CONTEXT_QPC_BYTES_108_TRRL_SDB_PSN_FLG_S, 0);
  2498. roce_set_bit(context->qpc_bytes_108,
  2499. QP_CONTEXT_QPC_BYTES_108_TRRL_TDB_PSN_FLG_S, 0);
  2500. roce_set_field(context->qpc_bytes_112,
  2501. QP_CONTEXT_QPC_BYTES_112_TRRL_TDB_PSN_M,
  2502. QP_CONTEXT_QPC_BYTES_112_TRRL_TDB_PSN_S, 0);
  2503. roce_set_field(context->qpc_bytes_112,
  2504. QP_CONTEXT_QPC_BYTES_112_TRRL_TAIL_M,
  2505. QP_CONTEXT_QPC_BYTES_112_TRRL_TAIL_S, 0);
  2506. /* For chip resp ack */
  2507. roce_set_field(context->qpc_bytes_156,
  2508. QP_CONTEXT_QPC_BYTES_156_PORT_NUM_M,
  2509. QP_CONTEXT_QPC_BYTES_156_PORT_NUM_S,
  2510. hr_qp->phy_port);
  2511. roce_set_field(context->qpc_bytes_156,
  2512. QP_CONTEXT_QPC_BYTES_156_SL_M,
  2513. QP_CONTEXT_QPC_BYTES_156_SL_S,
  2514. rdma_ah_get_sl(&attr->ah_attr));
  2515. hr_qp->sl = rdma_ah_get_sl(&attr->ah_attr);
  2516. } else if (cur_state == IB_QPS_RTR &&
  2517. new_state == IB_QPS_RTS) {
  2518. /* If exist optional param, return error */
  2519. if ((attr_mask & IB_QP_ALT_PATH) ||
  2520. (attr_mask & IB_QP_ACCESS_FLAGS) ||
  2521. (attr_mask & IB_QP_QKEY) ||
  2522. (attr_mask & IB_QP_PATH_MIG_STATE) ||
  2523. (attr_mask & IB_QP_CUR_STATE) ||
  2524. (attr_mask & IB_QP_MIN_RNR_TIMER)) {
  2525. dev_err(dev, "RTR2RTS attr_mask error\n");
  2526. goto out;
  2527. }
  2528. context->rx_cur_sq_wqe_ba_l = (u32)(mtts[0]);
  2529. roce_set_field(context->qpc_bytes_120,
  2530. QP_CONTEXT_QPC_BYTES_120_RX_CUR_SQ_WQE_BA_H_M,
  2531. QP_CONTEXT_QPC_BYTES_120_RX_CUR_SQ_WQE_BA_H_S,
  2532. (mtts[0]) >> 32);
  2533. roce_set_field(context->qpc_bytes_124,
  2534. QP_CONTEXT_QPC_BYTES_124_RX_ACK_MSN_M,
  2535. QP_CONTEXT_QPC_BYTES_124_RX_ACK_MSN_S, 0);
  2536. roce_set_field(context->qpc_bytes_124,
  2537. QP_CONTEXT_QPC_BYTES_124_IRRL_MSG_IDX_M,
  2538. QP_CONTEXT_QPC_BYTES_124_IRRL_MSG_IDX_S, 0);
  2539. roce_set_field(context->qpc_bytes_128,
  2540. QP_CONTEXT_QPC_BYTES_128_RX_ACK_EPSN_M,
  2541. QP_CONTEXT_QPC_BYTES_128_RX_ACK_EPSN_S,
  2542. attr->sq_psn);
  2543. roce_set_bit(context->qpc_bytes_128,
  2544. QP_CONTEXT_QPC_BYTES_128_RX_ACK_PSN_ERR_FLG_S, 0);
  2545. roce_set_field(context->qpc_bytes_128,
  2546. QP_CONTEXT_QPC_BYTES_128_ACK_LAST_OPERATION_TYPE_M,
  2547. QP_CONTEXT_QPC_BYTES_128_ACK_LAST_OPERATION_TYPE_S,
  2548. 0);
  2549. roce_set_bit(context->qpc_bytes_128,
  2550. QP_CONTEXT_QPC_BYTES_128_IRRL_PSN_VLD_FLG_S, 0);
  2551. roce_set_field(context->qpc_bytes_132,
  2552. QP_CONTEXT_QPC_BYTES_132_IRRL_PSN_M,
  2553. QP_CONTEXT_QPC_BYTES_132_IRRL_PSN_S, 0);
  2554. roce_set_field(context->qpc_bytes_132,
  2555. QP_CONTEXT_QPC_BYTES_132_IRRL_TAIL_M,
  2556. QP_CONTEXT_QPC_BYTES_132_IRRL_TAIL_S, 0);
  2557. roce_set_field(context->qpc_bytes_136,
  2558. QP_CONTEXT_QPC_BYTES_136_RETRY_MSG_PSN_M,
  2559. QP_CONTEXT_QPC_BYTES_136_RETRY_MSG_PSN_S,
  2560. attr->sq_psn);
  2561. roce_set_field(context->qpc_bytes_136,
  2562. QP_CONTEXT_QPC_BYTES_136_RETRY_MSG_FPKT_PSN_L_M,
  2563. QP_CONTEXT_QPC_BYTES_136_RETRY_MSG_FPKT_PSN_L_S,
  2564. attr->sq_psn);
  2565. roce_set_field(context->qpc_bytes_140,
  2566. QP_CONTEXT_QPC_BYTES_140_RETRY_MSG_FPKT_PSN_H_M,
  2567. QP_CONTEXT_QPC_BYTES_140_RETRY_MSG_FPKT_PSN_H_S,
  2568. (attr->sq_psn >> SQ_PSN_SHIFT));
  2569. roce_set_field(context->qpc_bytes_140,
  2570. QP_CONTEXT_QPC_BYTES_140_RETRY_MSG_MSN_M,
  2571. QP_CONTEXT_QPC_BYTES_140_RETRY_MSG_MSN_S, 0);
  2572. roce_set_bit(context->qpc_bytes_140,
  2573. QP_CONTEXT_QPC_BYTES_140_RNR_RETRY_FLG_S, 0);
  2574. roce_set_field(context->qpc_bytes_148,
  2575. QP_CONTEXT_QPC_BYTES_148_CHECK_FLAG_M,
  2576. QP_CONTEXT_QPC_BYTES_148_CHECK_FLAG_S, 0);
  2577. roce_set_field(context->qpc_bytes_148,
  2578. QP_CONTEXT_QPC_BYTES_148_RETRY_COUNT_M,
  2579. QP_CONTEXT_QPC_BYTES_148_RETRY_COUNT_S,
  2580. attr->retry_cnt);
  2581. roce_set_field(context->qpc_bytes_148,
  2582. QP_CONTEXT_QPC_BYTES_148_RNR_RETRY_COUNT_M,
  2583. QP_CONTEXT_QPC_BYTES_148_RNR_RETRY_COUNT_S,
  2584. attr->rnr_retry);
  2585. roce_set_field(context->qpc_bytes_148,
  2586. QP_CONTEXT_QPC_BYTES_148_LSN_M,
  2587. QP_CONTEXT_QPC_BYTES_148_LSN_S, 0x100);
  2588. context->rnr_retry = 0;
  2589. roce_set_field(context->qpc_bytes_156,
  2590. QP_CONTEXT_QPC_BYTES_156_RETRY_COUNT_INIT_M,
  2591. QP_CONTEXT_QPC_BYTES_156_RETRY_COUNT_INIT_S,
  2592. attr->retry_cnt);
  2593. if (attr->timeout < 0x12) {
  2594. dev_info(dev, "ack timeout value(0x%x) must bigger than 0x12.\n",
  2595. attr->timeout);
  2596. roce_set_field(context->qpc_bytes_156,
  2597. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_M,
  2598. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_S,
  2599. 0x12);
  2600. } else {
  2601. roce_set_field(context->qpc_bytes_156,
  2602. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_M,
  2603. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_S,
  2604. attr->timeout);
  2605. }
  2606. roce_set_field(context->qpc_bytes_156,
  2607. QP_CONTEXT_QPC_BYTES_156_RNR_RETRY_COUNT_INIT_M,
  2608. QP_CONTEXT_QPC_BYTES_156_RNR_RETRY_COUNT_INIT_S,
  2609. attr->rnr_retry);
  2610. roce_set_field(context->qpc_bytes_156,
  2611. QP_CONTEXT_QPC_BYTES_156_PORT_NUM_M,
  2612. QP_CONTEXT_QPC_BYTES_156_PORT_NUM_S,
  2613. hr_qp->phy_port);
  2614. roce_set_field(context->qpc_bytes_156,
  2615. QP_CONTEXT_QPC_BYTES_156_SL_M,
  2616. QP_CONTEXT_QPC_BYTES_156_SL_S,
  2617. rdma_ah_get_sl(&attr->ah_attr));
  2618. hr_qp->sl = rdma_ah_get_sl(&attr->ah_attr);
  2619. roce_set_field(context->qpc_bytes_156,
  2620. QP_CONTEXT_QPC_BYTES_156_INITIATOR_DEPTH_M,
  2621. QP_CONTEXT_QPC_BYTES_156_INITIATOR_DEPTH_S,
  2622. ilog2((unsigned int)attr->max_rd_atomic));
  2623. roce_set_field(context->qpc_bytes_156,
  2624. QP_CONTEXT_QPC_BYTES_156_ACK_REQ_IND_M,
  2625. QP_CONTEXT_QPC_BYTES_156_ACK_REQ_IND_S, 0);
  2626. context->pkt_use_len = 0;
  2627. roce_set_field(context->qpc_bytes_164,
  2628. QP_CONTEXT_QPC_BYTES_164_SQ_PSN_M,
  2629. QP_CONTEXT_QPC_BYTES_164_SQ_PSN_S, attr->sq_psn);
  2630. roce_set_field(context->qpc_bytes_164,
  2631. QP_CONTEXT_QPC_BYTES_164_IRRL_HEAD_M,
  2632. QP_CONTEXT_QPC_BYTES_164_IRRL_HEAD_S, 0);
  2633. roce_set_field(context->qpc_bytes_168,
  2634. QP_CONTEXT_QPC_BYTES_168_RETRY_SQ_PSN_M,
  2635. QP_CONTEXT_QPC_BYTES_168_RETRY_SQ_PSN_S,
  2636. attr->sq_psn);
  2637. roce_set_field(context->qpc_bytes_168,
  2638. QP_CONTEXT_QPC_BYTES_168_SGE_USE_FLA_M,
  2639. QP_CONTEXT_QPC_BYTES_168_SGE_USE_FLA_S, 0);
  2640. roce_set_field(context->qpc_bytes_168,
  2641. QP_CONTEXT_QPC_BYTES_168_DB_TYPE_M,
  2642. QP_CONTEXT_QPC_BYTES_168_DB_TYPE_S, 0);
  2643. roce_set_bit(context->qpc_bytes_168,
  2644. QP_CONTEXT_QPC_BYTES_168_MSG_LP_IND_S, 0);
  2645. roce_set_bit(context->qpc_bytes_168,
  2646. QP_CONTEXT_QPC_BYTES_168_CSDB_LP_IND_S, 0);
  2647. roce_set_bit(context->qpc_bytes_168,
  2648. QP_CONTEXT_QPC_BYTES_168_QP_ERR_FLG_S, 0);
  2649. context->sge_use_len = 0;
  2650. roce_set_field(context->qpc_bytes_176,
  2651. QP_CONTEXT_QPC_BYTES_176_DB_CUR_INDEX_M,
  2652. QP_CONTEXT_QPC_BYTES_176_DB_CUR_INDEX_S, 0);
  2653. roce_set_field(context->qpc_bytes_176,
  2654. QP_CONTEXT_QPC_BYTES_176_RETRY_DB_CUR_INDEX_M,
  2655. QP_CONTEXT_QPC_BYTES_176_RETRY_DB_CUR_INDEX_S,
  2656. 0);
  2657. roce_set_field(context->qpc_bytes_180,
  2658. QP_CONTEXT_QPC_BYTES_180_SQ_CUR_INDEX_M,
  2659. QP_CONTEXT_QPC_BYTES_180_SQ_CUR_INDEX_S, 0);
  2660. roce_set_field(context->qpc_bytes_180,
  2661. QP_CONTEXT_QPC_BYTES_180_SQ_HEAD_M,
  2662. QP_CONTEXT_QPC_BYTES_180_SQ_HEAD_S, 0);
  2663. context->tx_cur_sq_wqe_ba_l = (u32)(mtts[0]);
  2664. roce_set_field(context->qpc_bytes_188,
  2665. QP_CONTEXT_QPC_BYTES_188_TX_CUR_SQ_WQE_BA_H_M,
  2666. QP_CONTEXT_QPC_BYTES_188_TX_CUR_SQ_WQE_BA_H_S,
  2667. (mtts[0]) >> 32);
  2668. roce_set_bit(context->qpc_bytes_188,
  2669. QP_CONTEXT_QPC_BYTES_188_PKT_RETRY_FLG_S, 0);
  2670. roce_set_field(context->qpc_bytes_188,
  2671. QP_CONTEXT_QPC_BYTES_188_TX_RETRY_CUR_INDEX_M,
  2672. QP_CONTEXT_QPC_BYTES_188_TX_RETRY_CUR_INDEX_S,
  2673. 0);
  2674. } else if (!((cur_state == IB_QPS_INIT && new_state == IB_QPS_RESET) ||
  2675. (cur_state == IB_QPS_INIT && new_state == IB_QPS_ERR) ||
  2676. (cur_state == IB_QPS_RTR && new_state == IB_QPS_RESET) ||
  2677. (cur_state == IB_QPS_RTR && new_state == IB_QPS_ERR) ||
  2678. (cur_state == IB_QPS_RTS && new_state == IB_QPS_RESET) ||
  2679. (cur_state == IB_QPS_RTS && new_state == IB_QPS_ERR) ||
  2680. (cur_state == IB_QPS_ERR && new_state == IB_QPS_RESET) ||
  2681. (cur_state == IB_QPS_ERR && new_state == IB_QPS_ERR))) {
  2682. dev_err(dev, "not support this status migration\n");
  2683. goto out;
  2684. }
  2685. /* Every status migrate must change state */
  2686. roce_set_field(context->qpc_bytes_144,
  2687. QP_CONTEXT_QPC_BYTES_144_QP_STATE_M,
  2688. QP_CONTEXT_QPC_BYTES_144_QP_STATE_S, new_state);
  2689. /* SW pass context to HW */
  2690. ret = hns_roce_v1_qp_modify(hr_dev, &hr_qp->mtt,
  2691. to_hns_roce_state(cur_state),
  2692. to_hns_roce_state(new_state), context,
  2693. hr_qp);
  2694. if (ret) {
  2695. dev_err(dev, "hns_roce_qp_modify failed\n");
  2696. goto out;
  2697. }
  2698. /*
  2699. * Use rst2init to instead of init2init with drv,
  2700. * need to hw to flash RQ HEAD by DB again
  2701. */
  2702. if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2703. /* Memory barrier */
  2704. wmb();
  2705. roce_set_field(doorbell[0], RQ_DOORBELL_U32_4_RQ_HEAD_M,
  2706. RQ_DOORBELL_U32_4_RQ_HEAD_S, hr_qp->rq.head);
  2707. roce_set_field(doorbell[1], RQ_DOORBELL_U32_8_QPN_M,
  2708. RQ_DOORBELL_U32_8_QPN_S, hr_qp->qpn);
  2709. roce_set_field(doorbell[1], RQ_DOORBELL_U32_8_CMD_M,
  2710. RQ_DOORBELL_U32_8_CMD_S, 1);
  2711. roce_set_bit(doorbell[1], RQ_DOORBELL_U32_8_HW_SYNC_S, 1);
  2712. if (ibqp->uobject) {
  2713. hr_qp->rq.db_reg_l = hr_dev->reg_base +
  2714. ROCEE_DB_OTHERS_L_0_REG +
  2715. DB_REG_OFFSET * hr_dev->priv_uar.index;
  2716. }
  2717. hns_roce_write64_k(doorbell, hr_qp->rq.db_reg_l);
  2718. }
  2719. hr_qp->state = new_state;
  2720. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2721. hr_qp->resp_depth = attr->max_dest_rd_atomic;
  2722. if (attr_mask & IB_QP_PORT) {
  2723. hr_qp->port = attr->port_num - 1;
  2724. hr_qp->phy_port = hr_dev->iboe.phy_port[hr_qp->port];
  2725. }
  2726. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  2727. hns_roce_v1_cq_clean(to_hr_cq(ibqp->recv_cq), hr_qp->qpn,
  2728. ibqp->srq ? to_hr_srq(ibqp->srq) : NULL);
  2729. if (ibqp->send_cq != ibqp->recv_cq)
  2730. hns_roce_v1_cq_clean(to_hr_cq(ibqp->send_cq),
  2731. hr_qp->qpn, NULL);
  2732. hr_qp->rq.head = 0;
  2733. hr_qp->rq.tail = 0;
  2734. hr_qp->sq.head = 0;
  2735. hr_qp->sq.tail = 0;
  2736. hr_qp->sq_next_wqe = 0;
  2737. }
  2738. out:
  2739. kfree(context);
  2740. return ret;
  2741. }
  2742. int hns_roce_v1_modify_qp(struct ib_qp *ibqp, const struct ib_qp_attr *attr,
  2743. int attr_mask, enum ib_qp_state cur_state,
  2744. enum ib_qp_state new_state)
  2745. {
  2746. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI)
  2747. return hns_roce_v1_m_sqp(ibqp, attr, attr_mask, cur_state,
  2748. new_state);
  2749. else
  2750. return hns_roce_v1_m_qp(ibqp, attr, attr_mask, cur_state,
  2751. new_state);
  2752. }
  2753. static enum ib_qp_state to_ib_qp_state(enum hns_roce_qp_state state)
  2754. {
  2755. switch (state) {
  2756. case HNS_ROCE_QP_STATE_RST:
  2757. return IB_QPS_RESET;
  2758. case HNS_ROCE_QP_STATE_INIT:
  2759. return IB_QPS_INIT;
  2760. case HNS_ROCE_QP_STATE_RTR:
  2761. return IB_QPS_RTR;
  2762. case HNS_ROCE_QP_STATE_RTS:
  2763. return IB_QPS_RTS;
  2764. case HNS_ROCE_QP_STATE_SQD:
  2765. return IB_QPS_SQD;
  2766. case HNS_ROCE_QP_STATE_ERR:
  2767. return IB_QPS_ERR;
  2768. default:
  2769. return IB_QPS_ERR;
  2770. }
  2771. }
  2772. static int hns_roce_v1_query_qpc(struct hns_roce_dev *hr_dev,
  2773. struct hns_roce_qp *hr_qp,
  2774. struct hns_roce_qp_context *hr_context)
  2775. {
  2776. struct hns_roce_cmd_mailbox *mailbox;
  2777. int ret;
  2778. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2779. if (IS_ERR(mailbox))
  2780. return PTR_ERR(mailbox);
  2781. ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, hr_qp->qpn, 0,
  2782. HNS_ROCE_CMD_QUERY_QP,
  2783. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2784. if (!ret)
  2785. memcpy(hr_context, mailbox->buf, sizeof(*hr_context));
  2786. else
  2787. dev_err(&hr_dev->pdev->dev, "QUERY QP cmd process error\n");
  2788. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2789. return ret;
  2790. }
  2791. static int hns_roce_v1_q_sqp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  2792. int qp_attr_mask,
  2793. struct ib_qp_init_attr *qp_init_attr)
  2794. {
  2795. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2796. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2797. struct hns_roce_sqp_context context;
  2798. u32 addr;
  2799. mutex_lock(&hr_qp->mutex);
  2800. if (hr_qp->state == IB_QPS_RESET) {
  2801. qp_attr->qp_state = IB_QPS_RESET;
  2802. goto done;
  2803. }
  2804. addr = ROCEE_QP1C_CFG0_0_REG +
  2805. hr_qp->port * sizeof(struct hns_roce_sqp_context);
  2806. context.qp1c_bytes_4 = roce_read(hr_dev, addr);
  2807. context.sq_rq_bt_l = roce_read(hr_dev, addr + 1);
  2808. context.qp1c_bytes_12 = roce_read(hr_dev, addr + 2);
  2809. context.qp1c_bytes_16 = roce_read(hr_dev, addr + 3);
  2810. context.qp1c_bytes_20 = roce_read(hr_dev, addr + 4);
  2811. context.cur_rq_wqe_ba_l = roce_read(hr_dev, addr + 5);
  2812. context.qp1c_bytes_28 = roce_read(hr_dev, addr + 6);
  2813. context.qp1c_bytes_32 = roce_read(hr_dev, addr + 7);
  2814. context.cur_sq_wqe_ba_l = roce_read(hr_dev, addr + 8);
  2815. context.qp1c_bytes_40 = roce_read(hr_dev, addr + 9);
  2816. hr_qp->state = roce_get_field(context.qp1c_bytes_4,
  2817. QP1C_BYTES_4_QP_STATE_M,
  2818. QP1C_BYTES_4_QP_STATE_S);
  2819. qp_attr->qp_state = hr_qp->state;
  2820. qp_attr->path_mtu = IB_MTU_256;
  2821. qp_attr->path_mig_state = IB_MIG_ARMED;
  2822. qp_attr->qkey = QKEY_VAL;
  2823. qp_attr->rq_psn = 0;
  2824. qp_attr->sq_psn = 0;
  2825. qp_attr->dest_qp_num = 1;
  2826. qp_attr->qp_access_flags = 6;
  2827. qp_attr->pkey_index = roce_get_field(context.qp1c_bytes_20,
  2828. QP1C_BYTES_20_PKEY_IDX_M,
  2829. QP1C_BYTES_20_PKEY_IDX_S);
  2830. qp_attr->port_num = hr_qp->port + 1;
  2831. qp_attr->sq_draining = 0;
  2832. qp_attr->max_rd_atomic = 0;
  2833. qp_attr->max_dest_rd_atomic = 0;
  2834. qp_attr->min_rnr_timer = 0;
  2835. qp_attr->timeout = 0;
  2836. qp_attr->retry_cnt = 0;
  2837. qp_attr->rnr_retry = 0;
  2838. qp_attr->alt_timeout = 0;
  2839. done:
  2840. qp_attr->cur_qp_state = qp_attr->qp_state;
  2841. qp_attr->cap.max_recv_wr = hr_qp->rq.wqe_cnt;
  2842. qp_attr->cap.max_recv_sge = hr_qp->rq.max_gs;
  2843. qp_attr->cap.max_send_wr = hr_qp->sq.wqe_cnt;
  2844. qp_attr->cap.max_send_sge = hr_qp->sq.max_gs;
  2845. qp_attr->cap.max_inline_data = 0;
  2846. qp_init_attr->cap = qp_attr->cap;
  2847. qp_init_attr->create_flags = 0;
  2848. mutex_unlock(&hr_qp->mutex);
  2849. return 0;
  2850. }
  2851. static int hns_roce_v1_q_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  2852. int qp_attr_mask,
  2853. struct ib_qp_init_attr *qp_init_attr)
  2854. {
  2855. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2856. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2857. struct device *dev = &hr_dev->pdev->dev;
  2858. struct hns_roce_qp_context *context;
  2859. int tmp_qp_state = 0;
  2860. int ret = 0;
  2861. int state;
  2862. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2863. if (!context)
  2864. return -ENOMEM;
  2865. memset(qp_attr, 0, sizeof(*qp_attr));
  2866. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  2867. mutex_lock(&hr_qp->mutex);
  2868. if (hr_qp->state == IB_QPS_RESET) {
  2869. qp_attr->qp_state = IB_QPS_RESET;
  2870. goto done;
  2871. }
  2872. ret = hns_roce_v1_query_qpc(hr_dev, hr_qp, context);
  2873. if (ret) {
  2874. dev_err(dev, "query qpc error\n");
  2875. ret = -EINVAL;
  2876. goto out;
  2877. }
  2878. state = roce_get_field(context->qpc_bytes_144,
  2879. QP_CONTEXT_QPC_BYTES_144_QP_STATE_M,
  2880. QP_CONTEXT_QPC_BYTES_144_QP_STATE_S);
  2881. tmp_qp_state = (int)to_ib_qp_state((enum hns_roce_qp_state)state);
  2882. if (tmp_qp_state == -1) {
  2883. dev_err(dev, "to_ib_qp_state error\n");
  2884. ret = -EINVAL;
  2885. goto out;
  2886. }
  2887. hr_qp->state = (u8)tmp_qp_state;
  2888. qp_attr->qp_state = (enum ib_qp_state)hr_qp->state;
  2889. qp_attr->path_mtu = (enum ib_mtu)roce_get_field(context->qpc_bytes_48,
  2890. QP_CONTEXT_QPC_BYTES_48_MTU_M,
  2891. QP_CONTEXT_QPC_BYTES_48_MTU_S);
  2892. qp_attr->path_mig_state = IB_MIG_ARMED;
  2893. if (hr_qp->ibqp.qp_type == IB_QPT_UD)
  2894. qp_attr->qkey = QKEY_VAL;
  2895. qp_attr->rq_psn = roce_get_field(context->qpc_bytes_88,
  2896. QP_CONTEXT_QPC_BYTES_88_RX_REQ_EPSN_M,
  2897. QP_CONTEXT_QPC_BYTES_88_RX_REQ_EPSN_S);
  2898. qp_attr->sq_psn = (u32)roce_get_field(context->qpc_bytes_164,
  2899. QP_CONTEXT_QPC_BYTES_164_SQ_PSN_M,
  2900. QP_CONTEXT_QPC_BYTES_164_SQ_PSN_S);
  2901. qp_attr->dest_qp_num = (u8)roce_get_field(context->qpc_bytes_36,
  2902. QP_CONTEXT_QPC_BYTES_36_DEST_QP_M,
  2903. QP_CONTEXT_QPC_BYTES_36_DEST_QP_S);
  2904. qp_attr->qp_access_flags = ((roce_get_bit(context->qpc_bytes_4,
  2905. QP_CONTEXT_QPC_BYTE_4_RDMA_READ_ENABLE_S)) << 2) |
  2906. ((roce_get_bit(context->qpc_bytes_4,
  2907. QP_CONTEXT_QPC_BYTE_4_RDMA_WRITE_ENABLE_S)) << 1) |
  2908. ((roce_get_bit(context->qpc_bytes_4,
  2909. QP_CONTEXT_QPC_BYTE_4_ATOMIC_OPERATION_ENABLE_S)) << 3);
  2910. if (hr_qp->ibqp.qp_type == IB_QPT_RC ||
  2911. hr_qp->ibqp.qp_type == IB_QPT_UC) {
  2912. struct ib_global_route *grh =
  2913. rdma_ah_retrieve_grh(&qp_attr->ah_attr);
  2914. rdma_ah_set_sl(&qp_attr->ah_attr,
  2915. roce_get_field(context->qpc_bytes_156,
  2916. QP_CONTEXT_QPC_BYTES_156_SL_M,
  2917. QP_CONTEXT_QPC_BYTES_156_SL_S));
  2918. rdma_ah_set_ah_flags(&qp_attr->ah_attr, IB_AH_GRH);
  2919. grh->flow_label =
  2920. roce_get_field(context->qpc_bytes_48,
  2921. QP_CONTEXT_QPC_BYTES_48_FLOWLABEL_M,
  2922. QP_CONTEXT_QPC_BYTES_48_FLOWLABEL_S);
  2923. grh->sgid_index =
  2924. roce_get_field(context->qpc_bytes_36,
  2925. QP_CONTEXT_QPC_BYTES_36_SGID_INDEX_M,
  2926. QP_CONTEXT_QPC_BYTES_36_SGID_INDEX_S);
  2927. grh->hop_limit =
  2928. roce_get_field(context->qpc_bytes_44,
  2929. QP_CONTEXT_QPC_BYTES_44_HOPLMT_M,
  2930. QP_CONTEXT_QPC_BYTES_44_HOPLMT_S);
  2931. grh->traffic_class =
  2932. roce_get_field(context->qpc_bytes_48,
  2933. QP_CONTEXT_QPC_BYTES_48_TCLASS_M,
  2934. QP_CONTEXT_QPC_BYTES_48_TCLASS_S);
  2935. memcpy(grh->dgid.raw, context->dgid,
  2936. sizeof(grh->dgid.raw));
  2937. }
  2938. qp_attr->pkey_index = roce_get_field(context->qpc_bytes_12,
  2939. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_M,
  2940. QP_CONTEXT_QPC_BYTES_12_P_KEY_INDEX_S);
  2941. qp_attr->port_num = hr_qp->port + 1;
  2942. qp_attr->sq_draining = 0;
  2943. qp_attr->max_rd_atomic = roce_get_field(context->qpc_bytes_156,
  2944. QP_CONTEXT_QPC_BYTES_156_INITIATOR_DEPTH_M,
  2945. QP_CONTEXT_QPC_BYTES_156_INITIATOR_DEPTH_S);
  2946. qp_attr->max_dest_rd_atomic = roce_get_field(context->qpc_bytes_32,
  2947. QP_CONTEXT_QPC_BYTES_32_RESPONDER_RESOURCES_M,
  2948. QP_CONTEXT_QPC_BYTES_32_RESPONDER_RESOURCES_S);
  2949. qp_attr->min_rnr_timer = (u8)(roce_get_field(context->qpc_bytes_24,
  2950. QP_CONTEXT_QPC_BYTES_24_MINIMUM_RNR_NAK_TIMER_M,
  2951. QP_CONTEXT_QPC_BYTES_24_MINIMUM_RNR_NAK_TIMER_S));
  2952. qp_attr->timeout = (u8)(roce_get_field(context->qpc_bytes_156,
  2953. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_M,
  2954. QP_CONTEXT_QPC_BYTES_156_ACK_TIMEOUT_S));
  2955. qp_attr->retry_cnt = roce_get_field(context->qpc_bytes_148,
  2956. QP_CONTEXT_QPC_BYTES_148_RETRY_COUNT_M,
  2957. QP_CONTEXT_QPC_BYTES_148_RETRY_COUNT_S);
  2958. qp_attr->rnr_retry = context->rnr_retry;
  2959. done:
  2960. qp_attr->cur_qp_state = qp_attr->qp_state;
  2961. qp_attr->cap.max_recv_wr = hr_qp->rq.wqe_cnt;
  2962. qp_attr->cap.max_recv_sge = hr_qp->rq.max_gs;
  2963. if (!ibqp->uobject) {
  2964. qp_attr->cap.max_send_wr = hr_qp->sq.wqe_cnt;
  2965. qp_attr->cap.max_send_sge = hr_qp->sq.max_gs;
  2966. } else {
  2967. qp_attr->cap.max_send_wr = 0;
  2968. qp_attr->cap.max_send_sge = 0;
  2969. }
  2970. qp_init_attr->cap = qp_attr->cap;
  2971. out:
  2972. mutex_unlock(&hr_qp->mutex);
  2973. kfree(context);
  2974. return ret;
  2975. }
  2976. int hns_roce_v1_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  2977. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  2978. {
  2979. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2980. return hr_qp->doorbell_qpn <= 1 ?
  2981. hns_roce_v1_q_sqp(ibqp, qp_attr, qp_attr_mask, qp_init_attr) :
  2982. hns_roce_v1_q_qp(ibqp, qp_attr, qp_attr_mask, qp_init_attr);
  2983. }
  2984. static int check_qp_db_process_status(struct hns_roce_dev *hr_dev,
  2985. struct hns_roce_qp *hr_qp,
  2986. u32 sdb_issue_ptr,
  2987. u32 *sdb_inv_cnt,
  2988. u32 *wait_stage)
  2989. {
  2990. struct device *dev = &hr_dev->pdev->dev;
  2991. u32 sdb_retry_cnt, old_retry;
  2992. u32 sdb_send_ptr, old_send;
  2993. u32 success_flags = 0;
  2994. u32 cur_cnt, old_cnt;
  2995. unsigned long end;
  2996. u32 send_ptr;
  2997. u32 inv_cnt;
  2998. u32 tsp_st;
  2999. if (*wait_stage > HNS_ROCE_V1_DB_STAGE2 ||
  3000. *wait_stage < HNS_ROCE_V1_DB_STAGE1) {
  3001. dev_err(dev, "QP(0x%lx) db status wait stage(%d) error!\n",
  3002. hr_qp->qpn, *wait_stage);
  3003. return -EINVAL;
  3004. }
  3005. /* Calculate the total timeout for the entire verification process */
  3006. end = msecs_to_jiffies(HNS_ROCE_V1_CHECK_DB_TIMEOUT_MSECS) + jiffies;
  3007. if (*wait_stage == HNS_ROCE_V1_DB_STAGE1) {
  3008. /* Query db process status, until hw process completely */
  3009. sdb_send_ptr = roce_read(hr_dev, ROCEE_SDB_SEND_PTR_REG);
  3010. while (roce_hw_index_cmp_lt(sdb_send_ptr, sdb_issue_ptr,
  3011. ROCEE_SDB_PTR_CMP_BITS)) {
  3012. if (!time_before(jiffies, end)) {
  3013. dev_dbg(dev, "QP(0x%lx) db process stage1 timeout. issue 0x%x send 0x%x.\n",
  3014. hr_qp->qpn, sdb_issue_ptr,
  3015. sdb_send_ptr);
  3016. return 0;
  3017. }
  3018. msleep(HNS_ROCE_V1_CHECK_DB_SLEEP_MSECS);
  3019. sdb_send_ptr = roce_read(hr_dev,
  3020. ROCEE_SDB_SEND_PTR_REG);
  3021. }
  3022. if (roce_get_field(sdb_issue_ptr,
  3023. ROCEE_SDB_ISSUE_PTR_SDB_ISSUE_PTR_M,
  3024. ROCEE_SDB_ISSUE_PTR_SDB_ISSUE_PTR_S) ==
  3025. roce_get_field(sdb_send_ptr,
  3026. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_M,
  3027. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S)) {
  3028. old_send = roce_read(hr_dev, ROCEE_SDB_SEND_PTR_REG);
  3029. old_retry = roce_read(hr_dev, ROCEE_SDB_RETRY_CNT_REG);
  3030. do {
  3031. tsp_st = roce_read(hr_dev, ROCEE_TSP_BP_ST_REG);
  3032. if (roce_get_bit(tsp_st,
  3033. ROCEE_TSP_BP_ST_QH_FIFO_ENTRY_S) == 1) {
  3034. *wait_stage = HNS_ROCE_V1_DB_WAIT_OK;
  3035. return 0;
  3036. }
  3037. if (!time_before(jiffies, end)) {
  3038. dev_dbg(dev, "QP(0x%lx) db process stage1 timeout when send ptr equals issue ptr.\n"
  3039. "issue 0x%x send 0x%x.\n",
  3040. hr_qp->qpn, sdb_issue_ptr,
  3041. sdb_send_ptr);
  3042. return 0;
  3043. }
  3044. msleep(HNS_ROCE_V1_CHECK_DB_SLEEP_MSECS);
  3045. sdb_send_ptr = roce_read(hr_dev,
  3046. ROCEE_SDB_SEND_PTR_REG);
  3047. sdb_retry_cnt = roce_read(hr_dev,
  3048. ROCEE_SDB_RETRY_CNT_REG);
  3049. cur_cnt = roce_get_field(sdb_send_ptr,
  3050. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_M,
  3051. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S) +
  3052. roce_get_field(sdb_retry_cnt,
  3053. ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_M,
  3054. ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_S);
  3055. if (!roce_get_bit(tsp_st,
  3056. ROCEE_CNT_CLR_CE_CNT_CLR_CE_S)) {
  3057. old_cnt = roce_get_field(old_send,
  3058. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_M,
  3059. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S) +
  3060. roce_get_field(old_retry,
  3061. ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_M,
  3062. ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_S);
  3063. if (cur_cnt - old_cnt > SDB_ST_CMP_VAL)
  3064. success_flags = 1;
  3065. } else {
  3066. old_cnt = roce_get_field(old_send,
  3067. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_M,
  3068. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S);
  3069. if (cur_cnt - old_cnt > SDB_ST_CMP_VAL)
  3070. success_flags = 1;
  3071. else {
  3072. send_ptr = roce_get_field(old_send,
  3073. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_M,
  3074. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S) +
  3075. roce_get_field(sdb_retry_cnt,
  3076. ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_M,
  3077. ROCEE_SDB_RETRY_CNT_SDB_RETRY_CT_S);
  3078. roce_set_field(old_send,
  3079. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_M,
  3080. ROCEE_SDB_SEND_PTR_SDB_SEND_PTR_S,
  3081. send_ptr);
  3082. }
  3083. }
  3084. } while (!success_flags);
  3085. }
  3086. *wait_stage = HNS_ROCE_V1_DB_STAGE2;
  3087. /* Get list pointer */
  3088. *sdb_inv_cnt = roce_read(hr_dev, ROCEE_SDB_INV_CNT_REG);
  3089. dev_dbg(dev, "QP(0x%lx) db process stage2. inv cnt = 0x%x.\n",
  3090. hr_qp->qpn, *sdb_inv_cnt);
  3091. }
  3092. if (*wait_stage == HNS_ROCE_V1_DB_STAGE2) {
  3093. /* Query db's list status, until hw reversal */
  3094. inv_cnt = roce_read(hr_dev, ROCEE_SDB_INV_CNT_REG);
  3095. while (roce_hw_index_cmp_lt(inv_cnt,
  3096. *sdb_inv_cnt + SDB_INV_CNT_OFFSET,
  3097. ROCEE_SDB_CNT_CMP_BITS)) {
  3098. if (!time_before(jiffies, end)) {
  3099. dev_dbg(dev, "QP(0x%lx) db process stage2 timeout. inv cnt 0x%x.\n",
  3100. hr_qp->qpn, inv_cnt);
  3101. return 0;
  3102. }
  3103. msleep(HNS_ROCE_V1_CHECK_DB_SLEEP_MSECS);
  3104. inv_cnt = roce_read(hr_dev, ROCEE_SDB_INV_CNT_REG);
  3105. }
  3106. *wait_stage = HNS_ROCE_V1_DB_WAIT_OK;
  3107. }
  3108. return 0;
  3109. }
  3110. static int check_qp_reset_state(struct hns_roce_dev *hr_dev,
  3111. struct hns_roce_qp *hr_qp,
  3112. struct hns_roce_qp_work *qp_work_entry,
  3113. int *is_timeout)
  3114. {
  3115. struct device *dev = &hr_dev->pdev->dev;
  3116. u32 sdb_issue_ptr;
  3117. int ret;
  3118. if (hr_qp->state != IB_QPS_RESET) {
  3119. /* Set qp to ERR, waiting for hw complete processing all dbs */
  3120. ret = hns_roce_v1_modify_qp(&hr_qp->ibqp, NULL, 0, hr_qp->state,
  3121. IB_QPS_ERR);
  3122. if (ret) {
  3123. dev_err(dev, "Modify QP(0x%lx) to ERR failed!\n",
  3124. hr_qp->qpn);
  3125. return ret;
  3126. }
  3127. /* Record issued doorbell */
  3128. sdb_issue_ptr = roce_read(hr_dev, ROCEE_SDB_ISSUE_PTR_REG);
  3129. qp_work_entry->sdb_issue_ptr = sdb_issue_ptr;
  3130. qp_work_entry->db_wait_stage = HNS_ROCE_V1_DB_STAGE1;
  3131. /* Query db process status, until hw process completely */
  3132. ret = check_qp_db_process_status(hr_dev, hr_qp, sdb_issue_ptr,
  3133. &qp_work_entry->sdb_inv_cnt,
  3134. &qp_work_entry->db_wait_stage);
  3135. if (ret) {
  3136. dev_err(dev, "Check QP(0x%lx) db process status failed!\n",
  3137. hr_qp->qpn);
  3138. return ret;
  3139. }
  3140. if (qp_work_entry->db_wait_stage != HNS_ROCE_V1_DB_WAIT_OK) {
  3141. qp_work_entry->sche_cnt = 0;
  3142. *is_timeout = 1;
  3143. return 0;
  3144. }
  3145. /* Modify qp to reset before destroying qp */
  3146. ret = hns_roce_v1_modify_qp(&hr_qp->ibqp, NULL, 0, hr_qp->state,
  3147. IB_QPS_RESET);
  3148. if (ret) {
  3149. dev_err(dev, "Modify QP(0x%lx) to RST failed!\n",
  3150. hr_qp->qpn);
  3151. return ret;
  3152. }
  3153. }
  3154. return 0;
  3155. }
  3156. static void hns_roce_v1_destroy_qp_work_fn(struct work_struct *work)
  3157. {
  3158. struct hns_roce_qp_work *qp_work_entry;
  3159. struct hns_roce_v1_priv *priv;
  3160. struct hns_roce_dev *hr_dev;
  3161. struct hns_roce_qp *hr_qp;
  3162. struct device *dev;
  3163. int ret;
  3164. qp_work_entry = container_of(work, struct hns_roce_qp_work, work);
  3165. hr_dev = to_hr_dev(qp_work_entry->ib_dev);
  3166. dev = &hr_dev->pdev->dev;
  3167. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  3168. hr_qp = qp_work_entry->qp;
  3169. dev_dbg(dev, "Schedule destroy QP(0x%lx) work.\n", hr_qp->qpn);
  3170. qp_work_entry->sche_cnt++;
  3171. /* Query db process status, until hw process completely */
  3172. ret = check_qp_db_process_status(hr_dev, hr_qp,
  3173. qp_work_entry->sdb_issue_ptr,
  3174. &qp_work_entry->sdb_inv_cnt,
  3175. &qp_work_entry->db_wait_stage);
  3176. if (ret) {
  3177. dev_err(dev, "Check QP(0x%lx) db process status failed!\n",
  3178. hr_qp->qpn);
  3179. return;
  3180. }
  3181. if (qp_work_entry->db_wait_stage != HNS_ROCE_V1_DB_WAIT_OK &&
  3182. priv->des_qp.requeue_flag) {
  3183. queue_work(priv->des_qp.qp_wq, work);
  3184. return;
  3185. }
  3186. /* Modify qp to reset before destroying qp */
  3187. ret = hns_roce_v1_modify_qp(&hr_qp->ibqp, NULL, 0, hr_qp->state,
  3188. IB_QPS_RESET);
  3189. if (ret) {
  3190. dev_err(dev, "Modify QP(0x%lx) to RST failed!\n", hr_qp->qpn);
  3191. return;
  3192. }
  3193. hns_roce_qp_remove(hr_dev, hr_qp);
  3194. hns_roce_qp_free(hr_dev, hr_qp);
  3195. if (hr_qp->ibqp.qp_type == IB_QPT_RC) {
  3196. /* RC QP, release QPN */
  3197. hns_roce_release_range_qp(hr_dev, hr_qp->qpn, 1);
  3198. kfree(hr_qp);
  3199. } else
  3200. kfree(hr_to_hr_sqp(hr_qp));
  3201. kfree(qp_work_entry);
  3202. dev_dbg(dev, "Accomplished destroy QP(0x%lx) work.\n", hr_qp->qpn);
  3203. }
  3204. int hns_roce_v1_destroy_qp(struct ib_qp *ibqp)
  3205. {
  3206. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  3207. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  3208. struct device *dev = &hr_dev->pdev->dev;
  3209. struct hns_roce_qp_work qp_work_entry;
  3210. struct hns_roce_qp_work *qp_work;
  3211. struct hns_roce_v1_priv *priv;
  3212. struct hns_roce_cq *send_cq, *recv_cq;
  3213. int is_user = !!ibqp->pd->uobject;
  3214. int is_timeout = 0;
  3215. int ret;
  3216. ret = check_qp_reset_state(hr_dev, hr_qp, &qp_work_entry, &is_timeout);
  3217. if (ret) {
  3218. dev_err(dev, "QP reset state check failed(%d)!\n", ret);
  3219. return ret;
  3220. }
  3221. send_cq = to_hr_cq(hr_qp->ibqp.send_cq);
  3222. recv_cq = to_hr_cq(hr_qp->ibqp.recv_cq);
  3223. hns_roce_lock_cqs(send_cq, recv_cq);
  3224. if (!is_user) {
  3225. __hns_roce_v1_cq_clean(recv_cq, hr_qp->qpn, hr_qp->ibqp.srq ?
  3226. to_hr_srq(hr_qp->ibqp.srq) : NULL);
  3227. if (send_cq != recv_cq)
  3228. __hns_roce_v1_cq_clean(send_cq, hr_qp->qpn, NULL);
  3229. }
  3230. hns_roce_unlock_cqs(send_cq, recv_cq);
  3231. if (!is_timeout) {
  3232. hns_roce_qp_remove(hr_dev, hr_qp);
  3233. hns_roce_qp_free(hr_dev, hr_qp);
  3234. /* RC QP, release QPN */
  3235. if (hr_qp->ibqp.qp_type == IB_QPT_RC)
  3236. hns_roce_release_range_qp(hr_dev, hr_qp->qpn, 1);
  3237. }
  3238. hns_roce_mtt_cleanup(hr_dev, &hr_qp->mtt);
  3239. if (is_user)
  3240. ib_umem_release(hr_qp->umem);
  3241. else {
  3242. kfree(hr_qp->sq.wrid);
  3243. kfree(hr_qp->rq.wrid);
  3244. hns_roce_buf_free(hr_dev, hr_qp->buff_size, &hr_qp->hr_buf);
  3245. }
  3246. if (!is_timeout) {
  3247. if (hr_qp->ibqp.qp_type == IB_QPT_RC)
  3248. kfree(hr_qp);
  3249. else
  3250. kfree(hr_to_hr_sqp(hr_qp));
  3251. } else {
  3252. qp_work = kzalloc(sizeof(*qp_work), GFP_KERNEL);
  3253. if (!qp_work)
  3254. return -ENOMEM;
  3255. INIT_WORK(&qp_work->work, hns_roce_v1_destroy_qp_work_fn);
  3256. qp_work->ib_dev = &hr_dev->ib_dev;
  3257. qp_work->qp = hr_qp;
  3258. qp_work->db_wait_stage = qp_work_entry.db_wait_stage;
  3259. qp_work->sdb_issue_ptr = qp_work_entry.sdb_issue_ptr;
  3260. qp_work->sdb_inv_cnt = qp_work_entry.sdb_inv_cnt;
  3261. qp_work->sche_cnt = qp_work_entry.sche_cnt;
  3262. priv = (struct hns_roce_v1_priv *)hr_dev->hw->priv;
  3263. queue_work(priv->des_qp.qp_wq, &qp_work->work);
  3264. dev_dbg(dev, "Begin destroy QP(0x%lx) work.\n", hr_qp->qpn);
  3265. }
  3266. return 0;
  3267. }
  3268. int hns_roce_v1_destroy_cq(struct ib_cq *ibcq)
  3269. {
  3270. struct hns_roce_dev *hr_dev = to_hr_dev(ibcq->device);
  3271. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  3272. struct device *dev = &hr_dev->pdev->dev;
  3273. u32 cqe_cnt_ori;
  3274. u32 cqe_cnt_cur;
  3275. u32 cq_buf_size;
  3276. int wait_time = 0;
  3277. int ret = 0;
  3278. hns_roce_free_cq(hr_dev, hr_cq);
  3279. /*
  3280. * Before freeing cq buffer, we need to ensure that the outstanding CQE
  3281. * have been written by checking the CQE counter.
  3282. */
  3283. cqe_cnt_ori = roce_read(hr_dev, ROCEE_SCAEP_WR_CQE_CNT);
  3284. while (1) {
  3285. if (roce_read(hr_dev, ROCEE_CAEP_CQE_WCMD_EMPTY) &
  3286. HNS_ROCE_CQE_WCMD_EMPTY_BIT)
  3287. break;
  3288. cqe_cnt_cur = roce_read(hr_dev, ROCEE_SCAEP_WR_CQE_CNT);
  3289. if ((cqe_cnt_cur - cqe_cnt_ori) >= HNS_ROCE_MIN_CQE_CNT)
  3290. break;
  3291. msleep(HNS_ROCE_EACH_FREE_CQ_WAIT_MSECS);
  3292. if (wait_time > HNS_ROCE_MAX_FREE_CQ_WAIT_CNT) {
  3293. dev_warn(dev, "Destroy cq 0x%lx timeout!\n",
  3294. hr_cq->cqn);
  3295. ret = -ETIMEDOUT;
  3296. break;
  3297. }
  3298. wait_time++;
  3299. }
  3300. hns_roce_mtt_cleanup(hr_dev, &hr_cq->hr_buf.hr_mtt);
  3301. if (ibcq->uobject)
  3302. ib_umem_release(hr_cq->umem);
  3303. else {
  3304. /* Free the buff of stored cq */
  3305. cq_buf_size = (ibcq->cqe + 1) * hr_dev->caps.cq_entry_sz;
  3306. hns_roce_buf_free(hr_dev, cq_buf_size, &hr_cq->hr_buf.hr_buf);
  3307. }
  3308. kfree(hr_cq);
  3309. return ret;
  3310. }
  3311. struct hns_roce_v1_priv hr_v1_priv;
  3312. struct hns_roce_hw hns_roce_hw_v1 = {
  3313. .reset = hns_roce_v1_reset,
  3314. .hw_profile = hns_roce_v1_profile,
  3315. .hw_init = hns_roce_v1_init,
  3316. .hw_exit = hns_roce_v1_exit,
  3317. .set_gid = hns_roce_v1_set_gid,
  3318. .set_mac = hns_roce_v1_set_mac,
  3319. .set_mtu = hns_roce_v1_set_mtu,
  3320. .write_mtpt = hns_roce_v1_write_mtpt,
  3321. .write_cqc = hns_roce_v1_write_cqc,
  3322. .clear_hem = hns_roce_v1_clear_hem,
  3323. .modify_qp = hns_roce_v1_modify_qp,
  3324. .query_qp = hns_roce_v1_query_qp,
  3325. .destroy_qp = hns_roce_v1_destroy_qp,
  3326. .post_send = hns_roce_v1_post_send,
  3327. .post_recv = hns_roce_v1_post_recv,
  3328. .req_notify_cq = hns_roce_v1_req_notify_cq,
  3329. .poll_cq = hns_roce_v1_poll_cq,
  3330. .dereg_mr = hns_roce_v1_dereg_mr,
  3331. .destroy_cq = hns_roce_v1_destroy_cq,
  3332. .priv = &hr_v1_priv,
  3333. };