iw_cxgb4.h 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022
  1. /*
  2. * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. * - Redistributions in binary form must reproduce the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer in the documentation and/or other materials
  20. * provided with the distribution.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  23. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  24. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  25. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  26. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  27. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  28. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  29. * SOFTWARE.
  30. */
  31. #ifndef __IW_CXGB4_H__
  32. #define __IW_CXGB4_H__
  33. #include <linux/mutex.h>
  34. #include <linux/list.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/idr.h>
  37. #include <linux/completion.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/sched/mm.h>
  40. #include <linux/pci.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/inet.h>
  43. #include <linux/wait.h>
  44. #include <linux/kref.h>
  45. #include <linux/timer.h>
  46. #include <linux/io.h>
  47. #include <linux/workqueue.h>
  48. #include <asm/byteorder.h>
  49. #include <net/net_namespace.h>
  50. #include <rdma/ib_verbs.h>
  51. #include <rdma/iw_cm.h>
  52. #include <rdma/rdma_netlink.h>
  53. #include <rdma/iw_portmap.h>
  54. #include "cxgb4.h"
  55. #include "cxgb4_uld.h"
  56. #include "l2t.h"
  57. #include <rdma/cxgb4-abi.h>
  58. #define DRV_NAME "iw_cxgb4"
  59. #define MOD DRV_NAME ":"
  60. #ifdef pr_fmt
  61. #undef pr_fmt
  62. #endif
  63. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  64. #include "t4.h"
  65. #define PBL_OFF(rdev_p, a) ((a) - (rdev_p)->lldi.vr->pbl.start)
  66. #define RQT_OFF(rdev_p, a) ((a) - (rdev_p)->lldi.vr->rq.start)
  67. static inline void *cplhdr(struct sk_buff *skb)
  68. {
  69. return skb->data;
  70. }
  71. #define C4IW_ID_TABLE_F_RANDOM 1 /* Pseudo-randomize the id's returned */
  72. #define C4IW_ID_TABLE_F_EMPTY 2 /* Table is initially empty */
  73. struct c4iw_id_table {
  74. u32 flags;
  75. u32 start; /* logical minimal id */
  76. u32 last; /* hint for find */
  77. u32 max;
  78. spinlock_t lock;
  79. unsigned long *table;
  80. };
  81. struct c4iw_resource {
  82. struct c4iw_id_table tpt_table;
  83. struct c4iw_id_table qid_table;
  84. struct c4iw_id_table pdid_table;
  85. };
  86. struct c4iw_qid_list {
  87. struct list_head entry;
  88. u32 qid;
  89. };
  90. struct c4iw_dev_ucontext {
  91. struct list_head qpids;
  92. struct list_head cqids;
  93. struct mutex lock;
  94. struct kref kref;
  95. };
  96. enum c4iw_rdev_flags {
  97. T4_FATAL_ERROR = (1<<0),
  98. T4_STATUS_PAGE_DISABLED = (1<<1),
  99. };
  100. struct c4iw_stat {
  101. u64 total;
  102. u64 cur;
  103. u64 max;
  104. u64 fail;
  105. };
  106. struct c4iw_stats {
  107. struct mutex lock;
  108. struct c4iw_stat qid;
  109. struct c4iw_stat pd;
  110. struct c4iw_stat stag;
  111. struct c4iw_stat pbl;
  112. struct c4iw_stat rqt;
  113. struct c4iw_stat ocqp;
  114. u64 db_full;
  115. u64 db_empty;
  116. u64 db_drop;
  117. u64 db_state_transitions;
  118. u64 db_fc_interruptions;
  119. u64 tcam_full;
  120. u64 act_ofld_conn_fails;
  121. u64 pas_ofld_conn_fails;
  122. u64 neg_adv;
  123. };
  124. struct c4iw_hw_queue {
  125. int t4_eq_status_entries;
  126. int t4_max_eq_size;
  127. int t4_max_iq_size;
  128. int t4_max_rq_size;
  129. int t4_max_sq_size;
  130. int t4_max_qp_depth;
  131. int t4_max_cq_depth;
  132. int t4_stat_len;
  133. };
  134. struct wr_log_entry {
  135. struct timespec post_host_ts;
  136. struct timespec poll_host_ts;
  137. u64 post_sge_ts;
  138. u64 cqe_sge_ts;
  139. u64 poll_sge_ts;
  140. u16 qid;
  141. u16 wr_id;
  142. u8 opcode;
  143. u8 valid;
  144. };
  145. struct c4iw_rdev {
  146. struct c4iw_resource resource;
  147. u32 qpmask;
  148. u32 cqmask;
  149. struct c4iw_dev_ucontext uctx;
  150. struct gen_pool *pbl_pool;
  151. struct gen_pool *rqt_pool;
  152. struct gen_pool *ocqp_pool;
  153. u32 flags;
  154. struct cxgb4_lld_info lldi;
  155. unsigned long bar2_pa;
  156. void __iomem *bar2_kva;
  157. unsigned long oc_mw_pa;
  158. void __iomem *oc_mw_kva;
  159. struct c4iw_stats stats;
  160. struct c4iw_hw_queue hw_queue;
  161. struct t4_dev_status_page *status_page;
  162. atomic_t wr_log_idx;
  163. struct wr_log_entry *wr_log;
  164. int wr_log_size;
  165. struct workqueue_struct *free_workq;
  166. };
  167. static inline int c4iw_fatal_error(struct c4iw_rdev *rdev)
  168. {
  169. return rdev->flags & T4_FATAL_ERROR;
  170. }
  171. static inline int c4iw_num_stags(struct c4iw_rdev *rdev)
  172. {
  173. return (int)(rdev->lldi.vr->stag.size >> 5);
  174. }
  175. #define C4IW_WR_TO (60*HZ)
  176. struct c4iw_wr_wait {
  177. struct completion completion;
  178. int ret;
  179. };
  180. static inline void c4iw_init_wr_wait(struct c4iw_wr_wait *wr_waitp)
  181. {
  182. wr_waitp->ret = 0;
  183. init_completion(&wr_waitp->completion);
  184. }
  185. static inline void c4iw_wake_up(struct c4iw_wr_wait *wr_waitp, int ret)
  186. {
  187. wr_waitp->ret = ret;
  188. complete(&wr_waitp->completion);
  189. }
  190. static inline int c4iw_wait_for_reply(struct c4iw_rdev *rdev,
  191. struct c4iw_wr_wait *wr_waitp,
  192. u32 hwtid, u32 qpid,
  193. const char *func)
  194. {
  195. int ret;
  196. if (c4iw_fatal_error(rdev)) {
  197. wr_waitp->ret = -EIO;
  198. goto out;
  199. }
  200. ret = wait_for_completion_timeout(&wr_waitp->completion, C4IW_WR_TO);
  201. if (!ret) {
  202. pr_debug("%s - Device %s not responding (disabling device) - tid %u qpid %u\n",
  203. func, pci_name(rdev->lldi.pdev), hwtid, qpid);
  204. rdev->flags |= T4_FATAL_ERROR;
  205. wr_waitp->ret = -EIO;
  206. }
  207. out:
  208. if (wr_waitp->ret)
  209. pr_debug("%s: FW reply %d tid %u qpid %u\n",
  210. pci_name(rdev->lldi.pdev), wr_waitp->ret, hwtid, qpid);
  211. return wr_waitp->ret;
  212. }
  213. enum db_state {
  214. NORMAL = 0,
  215. FLOW_CONTROL = 1,
  216. RECOVERY = 2,
  217. STOPPED = 3
  218. };
  219. struct c4iw_dev {
  220. struct ib_device ibdev;
  221. struct c4iw_rdev rdev;
  222. u32 device_cap_flags;
  223. struct idr cqidr;
  224. struct idr qpidr;
  225. struct idr mmidr;
  226. spinlock_t lock;
  227. struct mutex db_mutex;
  228. struct dentry *debugfs_root;
  229. enum db_state db_state;
  230. struct idr hwtid_idr;
  231. struct idr atid_idr;
  232. struct idr stid_idr;
  233. struct list_head db_fc_list;
  234. u32 avail_ird;
  235. wait_queue_head_t wait;
  236. };
  237. static inline struct c4iw_dev *to_c4iw_dev(struct ib_device *ibdev)
  238. {
  239. return container_of(ibdev, struct c4iw_dev, ibdev);
  240. }
  241. static inline struct c4iw_dev *rdev_to_c4iw_dev(struct c4iw_rdev *rdev)
  242. {
  243. return container_of(rdev, struct c4iw_dev, rdev);
  244. }
  245. static inline struct c4iw_cq *get_chp(struct c4iw_dev *rhp, u32 cqid)
  246. {
  247. return idr_find(&rhp->cqidr, cqid);
  248. }
  249. static inline struct c4iw_qp *get_qhp(struct c4iw_dev *rhp, u32 qpid)
  250. {
  251. return idr_find(&rhp->qpidr, qpid);
  252. }
  253. static inline struct c4iw_mr *get_mhp(struct c4iw_dev *rhp, u32 mmid)
  254. {
  255. return idr_find(&rhp->mmidr, mmid);
  256. }
  257. static inline int _insert_handle(struct c4iw_dev *rhp, struct idr *idr,
  258. void *handle, u32 id, int lock)
  259. {
  260. int ret;
  261. if (lock) {
  262. idr_preload(GFP_KERNEL);
  263. spin_lock_irq(&rhp->lock);
  264. }
  265. ret = idr_alloc(idr, handle, id, id + 1, GFP_ATOMIC);
  266. if (lock) {
  267. spin_unlock_irq(&rhp->lock);
  268. idr_preload_end();
  269. }
  270. BUG_ON(ret == -ENOSPC);
  271. return ret < 0 ? ret : 0;
  272. }
  273. static inline int insert_handle(struct c4iw_dev *rhp, struct idr *idr,
  274. void *handle, u32 id)
  275. {
  276. return _insert_handle(rhp, idr, handle, id, 1);
  277. }
  278. static inline int insert_handle_nolock(struct c4iw_dev *rhp, struct idr *idr,
  279. void *handle, u32 id)
  280. {
  281. return _insert_handle(rhp, idr, handle, id, 0);
  282. }
  283. static inline void _remove_handle(struct c4iw_dev *rhp, struct idr *idr,
  284. u32 id, int lock)
  285. {
  286. if (lock)
  287. spin_lock_irq(&rhp->lock);
  288. idr_remove(idr, id);
  289. if (lock)
  290. spin_unlock_irq(&rhp->lock);
  291. }
  292. static inline void remove_handle(struct c4iw_dev *rhp, struct idr *idr, u32 id)
  293. {
  294. _remove_handle(rhp, idr, id, 1);
  295. }
  296. static inline void remove_handle_nolock(struct c4iw_dev *rhp,
  297. struct idr *idr, u32 id)
  298. {
  299. _remove_handle(rhp, idr, id, 0);
  300. }
  301. extern uint c4iw_max_read_depth;
  302. static inline int cur_max_read_depth(struct c4iw_dev *dev)
  303. {
  304. return min(dev->rdev.lldi.max_ordird_qp, c4iw_max_read_depth);
  305. }
  306. struct c4iw_pd {
  307. struct ib_pd ibpd;
  308. u32 pdid;
  309. struct c4iw_dev *rhp;
  310. };
  311. static inline struct c4iw_pd *to_c4iw_pd(struct ib_pd *ibpd)
  312. {
  313. return container_of(ibpd, struct c4iw_pd, ibpd);
  314. }
  315. struct tpt_attributes {
  316. u64 len;
  317. u64 va_fbo;
  318. enum fw_ri_mem_perms perms;
  319. u32 stag;
  320. u32 pdid;
  321. u32 qpid;
  322. u32 pbl_addr;
  323. u32 pbl_size;
  324. u32 state:1;
  325. u32 type:2;
  326. u32 rsvd:1;
  327. u32 remote_invaliate_disable:1;
  328. u32 zbva:1;
  329. u32 mw_bind_enable:1;
  330. u32 page_size:5;
  331. };
  332. struct c4iw_mr {
  333. struct ib_mr ibmr;
  334. struct ib_umem *umem;
  335. struct c4iw_dev *rhp;
  336. struct sk_buff *dereg_skb;
  337. u64 kva;
  338. struct tpt_attributes attr;
  339. u64 *mpl;
  340. dma_addr_t mpl_addr;
  341. u32 max_mpl_len;
  342. u32 mpl_len;
  343. };
  344. static inline struct c4iw_mr *to_c4iw_mr(struct ib_mr *ibmr)
  345. {
  346. return container_of(ibmr, struct c4iw_mr, ibmr);
  347. }
  348. struct c4iw_mw {
  349. struct ib_mw ibmw;
  350. struct c4iw_dev *rhp;
  351. struct sk_buff *dereg_skb;
  352. u64 kva;
  353. struct tpt_attributes attr;
  354. };
  355. static inline struct c4iw_mw *to_c4iw_mw(struct ib_mw *ibmw)
  356. {
  357. return container_of(ibmw, struct c4iw_mw, ibmw);
  358. }
  359. struct c4iw_cq {
  360. struct ib_cq ibcq;
  361. struct c4iw_dev *rhp;
  362. struct sk_buff *destroy_skb;
  363. struct t4_cq cq;
  364. spinlock_t lock;
  365. spinlock_t comp_handler_lock;
  366. atomic_t refcnt;
  367. wait_queue_head_t wait;
  368. };
  369. static inline struct c4iw_cq *to_c4iw_cq(struct ib_cq *ibcq)
  370. {
  371. return container_of(ibcq, struct c4iw_cq, ibcq);
  372. }
  373. struct c4iw_mpa_attributes {
  374. u8 initiator;
  375. u8 recv_marker_enabled;
  376. u8 xmit_marker_enabled;
  377. u8 crc_enabled;
  378. u8 enhanced_rdma_conn;
  379. u8 version;
  380. u8 p2p_type;
  381. };
  382. struct c4iw_qp_attributes {
  383. u32 scq;
  384. u32 rcq;
  385. u32 sq_num_entries;
  386. u32 rq_num_entries;
  387. u32 sq_max_sges;
  388. u32 sq_max_sges_rdma_write;
  389. u32 rq_max_sges;
  390. u32 state;
  391. u8 enable_rdma_read;
  392. u8 enable_rdma_write;
  393. u8 enable_bind;
  394. u8 enable_mmid0_fastreg;
  395. u32 max_ord;
  396. u32 max_ird;
  397. u32 pd;
  398. u32 next_state;
  399. char terminate_buffer[52];
  400. u32 terminate_msg_len;
  401. u8 is_terminate_local;
  402. struct c4iw_mpa_attributes mpa_attr;
  403. struct c4iw_ep *llp_stream_handle;
  404. u8 layer_etype;
  405. u8 ecode;
  406. u16 sq_db_inc;
  407. u16 rq_db_inc;
  408. u8 send_term;
  409. };
  410. struct c4iw_qp {
  411. struct ib_qp ibqp;
  412. struct list_head db_fc_entry;
  413. struct c4iw_dev *rhp;
  414. struct c4iw_ep *ep;
  415. struct c4iw_qp_attributes attr;
  416. struct t4_wq wq;
  417. spinlock_t lock;
  418. struct mutex mutex;
  419. struct kref kref;
  420. wait_queue_head_t wait;
  421. struct timer_list timer;
  422. int sq_sig_all;
  423. struct work_struct free_work;
  424. struct c4iw_ucontext *ucontext;
  425. };
  426. static inline struct c4iw_qp *to_c4iw_qp(struct ib_qp *ibqp)
  427. {
  428. return container_of(ibqp, struct c4iw_qp, ibqp);
  429. }
  430. struct c4iw_ucontext {
  431. struct ib_ucontext ibucontext;
  432. struct c4iw_dev_ucontext uctx;
  433. u32 key;
  434. spinlock_t mmap_lock;
  435. struct list_head mmaps;
  436. struct kref kref;
  437. };
  438. static inline struct c4iw_ucontext *to_c4iw_ucontext(struct ib_ucontext *c)
  439. {
  440. return container_of(c, struct c4iw_ucontext, ibucontext);
  441. }
  442. void _c4iw_free_ucontext(struct kref *kref);
  443. static inline void c4iw_put_ucontext(struct c4iw_ucontext *ucontext)
  444. {
  445. kref_put(&ucontext->kref, _c4iw_free_ucontext);
  446. }
  447. static inline void c4iw_get_ucontext(struct c4iw_ucontext *ucontext)
  448. {
  449. kref_get(&ucontext->kref);
  450. }
  451. struct c4iw_mm_entry {
  452. struct list_head entry;
  453. u64 addr;
  454. u32 key;
  455. unsigned len;
  456. };
  457. static inline struct c4iw_mm_entry *remove_mmap(struct c4iw_ucontext *ucontext,
  458. u32 key, unsigned len)
  459. {
  460. struct list_head *pos, *nxt;
  461. struct c4iw_mm_entry *mm;
  462. spin_lock(&ucontext->mmap_lock);
  463. list_for_each_safe(pos, nxt, &ucontext->mmaps) {
  464. mm = list_entry(pos, struct c4iw_mm_entry, entry);
  465. if (mm->key == key && mm->len == len) {
  466. list_del_init(&mm->entry);
  467. spin_unlock(&ucontext->mmap_lock);
  468. pr_debug("%s key 0x%x addr 0x%llx len %d\n",
  469. __func__, key,
  470. (unsigned long long)mm->addr, mm->len);
  471. return mm;
  472. }
  473. }
  474. spin_unlock(&ucontext->mmap_lock);
  475. return NULL;
  476. }
  477. static inline void insert_mmap(struct c4iw_ucontext *ucontext,
  478. struct c4iw_mm_entry *mm)
  479. {
  480. spin_lock(&ucontext->mmap_lock);
  481. pr_debug("%s key 0x%x addr 0x%llx len %d\n",
  482. __func__, mm->key, (unsigned long long)mm->addr, mm->len);
  483. list_add_tail(&mm->entry, &ucontext->mmaps);
  484. spin_unlock(&ucontext->mmap_lock);
  485. }
  486. enum c4iw_qp_attr_mask {
  487. C4IW_QP_ATTR_NEXT_STATE = 1 << 0,
  488. C4IW_QP_ATTR_SQ_DB = 1<<1,
  489. C4IW_QP_ATTR_RQ_DB = 1<<2,
  490. C4IW_QP_ATTR_ENABLE_RDMA_READ = 1 << 7,
  491. C4IW_QP_ATTR_ENABLE_RDMA_WRITE = 1 << 8,
  492. C4IW_QP_ATTR_ENABLE_RDMA_BIND = 1 << 9,
  493. C4IW_QP_ATTR_MAX_ORD = 1 << 11,
  494. C4IW_QP_ATTR_MAX_IRD = 1 << 12,
  495. C4IW_QP_ATTR_LLP_STREAM_HANDLE = 1 << 22,
  496. C4IW_QP_ATTR_STREAM_MSG_BUFFER = 1 << 23,
  497. C4IW_QP_ATTR_MPA_ATTR = 1 << 24,
  498. C4IW_QP_ATTR_QP_CONTEXT_ACTIVATE = 1 << 25,
  499. C4IW_QP_ATTR_VALID_MODIFY = (C4IW_QP_ATTR_ENABLE_RDMA_READ |
  500. C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
  501. C4IW_QP_ATTR_MAX_ORD |
  502. C4IW_QP_ATTR_MAX_IRD |
  503. C4IW_QP_ATTR_LLP_STREAM_HANDLE |
  504. C4IW_QP_ATTR_STREAM_MSG_BUFFER |
  505. C4IW_QP_ATTR_MPA_ATTR |
  506. C4IW_QP_ATTR_QP_CONTEXT_ACTIVATE)
  507. };
  508. int c4iw_modify_qp(struct c4iw_dev *rhp,
  509. struct c4iw_qp *qhp,
  510. enum c4iw_qp_attr_mask mask,
  511. struct c4iw_qp_attributes *attrs,
  512. int internal);
  513. enum c4iw_qp_state {
  514. C4IW_QP_STATE_IDLE,
  515. C4IW_QP_STATE_RTS,
  516. C4IW_QP_STATE_ERROR,
  517. C4IW_QP_STATE_TERMINATE,
  518. C4IW_QP_STATE_CLOSING,
  519. C4IW_QP_STATE_TOT
  520. };
  521. static inline int c4iw_convert_state(enum ib_qp_state ib_state)
  522. {
  523. switch (ib_state) {
  524. case IB_QPS_RESET:
  525. case IB_QPS_INIT:
  526. return C4IW_QP_STATE_IDLE;
  527. case IB_QPS_RTS:
  528. return C4IW_QP_STATE_RTS;
  529. case IB_QPS_SQD:
  530. return C4IW_QP_STATE_CLOSING;
  531. case IB_QPS_SQE:
  532. return C4IW_QP_STATE_TERMINATE;
  533. case IB_QPS_ERR:
  534. return C4IW_QP_STATE_ERROR;
  535. default:
  536. return -1;
  537. }
  538. }
  539. static inline int to_ib_qp_state(int c4iw_qp_state)
  540. {
  541. switch (c4iw_qp_state) {
  542. case C4IW_QP_STATE_IDLE:
  543. return IB_QPS_INIT;
  544. case C4IW_QP_STATE_RTS:
  545. return IB_QPS_RTS;
  546. case C4IW_QP_STATE_CLOSING:
  547. return IB_QPS_SQD;
  548. case C4IW_QP_STATE_TERMINATE:
  549. return IB_QPS_SQE;
  550. case C4IW_QP_STATE_ERROR:
  551. return IB_QPS_ERR;
  552. }
  553. return IB_QPS_ERR;
  554. }
  555. #define C4IW_DRAIN_OPCODE FW_RI_SGE_EC_CR_RETURN
  556. static inline u32 c4iw_ib_to_tpt_access(int a)
  557. {
  558. return (a & IB_ACCESS_REMOTE_WRITE ? FW_RI_MEM_ACCESS_REM_WRITE : 0) |
  559. (a & IB_ACCESS_REMOTE_READ ? FW_RI_MEM_ACCESS_REM_READ : 0) |
  560. (a & IB_ACCESS_LOCAL_WRITE ? FW_RI_MEM_ACCESS_LOCAL_WRITE : 0) |
  561. FW_RI_MEM_ACCESS_LOCAL_READ;
  562. }
  563. static inline u32 c4iw_ib_to_tpt_bind_access(int acc)
  564. {
  565. return (acc & IB_ACCESS_REMOTE_WRITE ? FW_RI_MEM_ACCESS_REM_WRITE : 0) |
  566. (acc & IB_ACCESS_REMOTE_READ ? FW_RI_MEM_ACCESS_REM_READ : 0);
  567. }
  568. enum c4iw_mmid_state {
  569. C4IW_STAG_STATE_VALID,
  570. C4IW_STAG_STATE_INVALID
  571. };
  572. #define C4IW_NODE_DESC "cxgb4 Chelsio Communications"
  573. #define MPA_KEY_REQ "MPA ID Req Frame"
  574. #define MPA_KEY_REP "MPA ID Rep Frame"
  575. #define MPA_MAX_PRIVATE_DATA 256
  576. #define MPA_ENHANCED_RDMA_CONN 0x10
  577. #define MPA_REJECT 0x20
  578. #define MPA_CRC 0x40
  579. #define MPA_MARKERS 0x80
  580. #define MPA_FLAGS_MASK 0xE0
  581. #define MPA_V2_PEER2PEER_MODEL 0x8000
  582. #define MPA_V2_ZERO_LEN_FPDU_RTR 0x4000
  583. #define MPA_V2_RDMA_WRITE_RTR 0x8000
  584. #define MPA_V2_RDMA_READ_RTR 0x4000
  585. #define MPA_V2_IRD_ORD_MASK 0x3FFF
  586. #define c4iw_put_ep(ep) { \
  587. pr_debug("put_ep (via %s:%u) ep %p refcnt %d\n", \
  588. __func__, __LINE__, \
  589. ep, kref_read(&((ep)->kref))); \
  590. WARN_ON(kref_read(&((ep)->kref)) < 1); \
  591. kref_put(&((ep)->kref), _c4iw_free_ep); \
  592. }
  593. #define c4iw_get_ep(ep) { \
  594. pr_debug("get_ep (via %s:%u) ep %p, refcnt %d\n", \
  595. __func__, __LINE__, \
  596. ep, kref_read(&((ep)->kref))); \
  597. kref_get(&((ep)->kref)); \
  598. }
  599. void _c4iw_free_ep(struct kref *kref);
  600. struct mpa_message {
  601. u8 key[16];
  602. u8 flags;
  603. u8 revision;
  604. __be16 private_data_size;
  605. u8 private_data[0];
  606. };
  607. struct mpa_v2_conn_params {
  608. __be16 ird;
  609. __be16 ord;
  610. };
  611. struct terminate_message {
  612. u8 layer_etype;
  613. u8 ecode;
  614. __be16 hdrct_rsvd;
  615. u8 len_hdrs[0];
  616. };
  617. #define TERM_MAX_LENGTH (sizeof(struct terminate_message) + 2 + 18 + 28)
  618. enum c4iw_layers_types {
  619. LAYER_RDMAP = 0x00,
  620. LAYER_DDP = 0x10,
  621. LAYER_MPA = 0x20,
  622. RDMAP_LOCAL_CATA = 0x00,
  623. RDMAP_REMOTE_PROT = 0x01,
  624. RDMAP_REMOTE_OP = 0x02,
  625. DDP_LOCAL_CATA = 0x00,
  626. DDP_TAGGED_ERR = 0x01,
  627. DDP_UNTAGGED_ERR = 0x02,
  628. DDP_LLP = 0x03
  629. };
  630. enum c4iw_rdma_ecodes {
  631. RDMAP_INV_STAG = 0x00,
  632. RDMAP_BASE_BOUNDS = 0x01,
  633. RDMAP_ACC_VIOL = 0x02,
  634. RDMAP_STAG_NOT_ASSOC = 0x03,
  635. RDMAP_TO_WRAP = 0x04,
  636. RDMAP_INV_VERS = 0x05,
  637. RDMAP_INV_OPCODE = 0x06,
  638. RDMAP_STREAM_CATA = 0x07,
  639. RDMAP_GLOBAL_CATA = 0x08,
  640. RDMAP_CANT_INV_STAG = 0x09,
  641. RDMAP_UNSPECIFIED = 0xff
  642. };
  643. enum c4iw_ddp_ecodes {
  644. DDPT_INV_STAG = 0x00,
  645. DDPT_BASE_BOUNDS = 0x01,
  646. DDPT_STAG_NOT_ASSOC = 0x02,
  647. DDPT_TO_WRAP = 0x03,
  648. DDPT_INV_VERS = 0x04,
  649. DDPU_INV_QN = 0x01,
  650. DDPU_INV_MSN_NOBUF = 0x02,
  651. DDPU_INV_MSN_RANGE = 0x03,
  652. DDPU_INV_MO = 0x04,
  653. DDPU_MSG_TOOBIG = 0x05,
  654. DDPU_INV_VERS = 0x06
  655. };
  656. enum c4iw_mpa_ecodes {
  657. MPA_CRC_ERR = 0x02,
  658. MPA_MARKER_ERR = 0x03,
  659. MPA_LOCAL_CATA = 0x05,
  660. MPA_INSUFF_IRD = 0x06,
  661. MPA_NOMATCH_RTR = 0x07,
  662. };
  663. enum c4iw_ep_state {
  664. IDLE = 0,
  665. LISTEN,
  666. CONNECTING,
  667. MPA_REQ_WAIT,
  668. MPA_REQ_SENT,
  669. MPA_REQ_RCVD,
  670. MPA_REP_SENT,
  671. FPDU_MODE,
  672. ABORTING,
  673. CLOSING,
  674. MORIBUND,
  675. DEAD,
  676. };
  677. enum c4iw_ep_flags {
  678. PEER_ABORT_IN_PROGRESS = 0,
  679. ABORT_REQ_IN_PROGRESS = 1,
  680. RELEASE_RESOURCES = 2,
  681. CLOSE_SENT = 3,
  682. TIMEOUT = 4,
  683. QP_REFERENCED = 5,
  684. STOP_MPA_TIMER = 7,
  685. };
  686. enum c4iw_ep_history {
  687. ACT_OPEN_REQ = 0,
  688. ACT_OFLD_CONN = 1,
  689. ACT_OPEN_RPL = 2,
  690. ACT_ESTAB = 3,
  691. PASS_ACCEPT_REQ = 4,
  692. PASS_ESTAB = 5,
  693. ABORT_UPCALL = 6,
  694. ESTAB_UPCALL = 7,
  695. CLOSE_UPCALL = 8,
  696. ULP_ACCEPT = 9,
  697. ULP_REJECT = 10,
  698. TIMEDOUT = 11,
  699. PEER_ABORT = 12,
  700. PEER_CLOSE = 13,
  701. CONNREQ_UPCALL = 14,
  702. ABORT_CONN = 15,
  703. DISCONN_UPCALL = 16,
  704. EP_DISC_CLOSE = 17,
  705. EP_DISC_ABORT = 18,
  706. CONN_RPL_UPCALL = 19,
  707. ACT_RETRY_NOMEM = 20,
  708. ACT_RETRY_INUSE = 21,
  709. CLOSE_CON_RPL = 22,
  710. EP_DISC_FAIL = 24,
  711. QP_REFED = 25,
  712. QP_DEREFED = 26,
  713. CM_ID_REFED = 27,
  714. CM_ID_DEREFED = 28,
  715. };
  716. enum conn_pre_alloc_buffers {
  717. CN_ABORT_REQ_BUF,
  718. CN_ABORT_RPL_BUF,
  719. CN_CLOSE_CON_REQ_BUF,
  720. CN_DESTROY_BUF,
  721. CN_FLOWC_BUF,
  722. CN_MAX_CON_BUF
  723. };
  724. #define FLOWC_LEN 80
  725. union cpl_wr_size {
  726. struct cpl_abort_req abrt_req;
  727. struct cpl_abort_rpl abrt_rpl;
  728. struct fw_ri_wr ri_req;
  729. struct cpl_close_con_req close_req;
  730. char flowc_buf[FLOWC_LEN];
  731. };
  732. struct c4iw_ep_common {
  733. struct iw_cm_id *cm_id;
  734. struct c4iw_qp *qp;
  735. struct c4iw_dev *dev;
  736. struct sk_buff_head ep_skb_list;
  737. enum c4iw_ep_state state;
  738. struct kref kref;
  739. struct mutex mutex;
  740. struct sockaddr_storage local_addr;
  741. struct sockaddr_storage remote_addr;
  742. struct c4iw_wr_wait wr_wait;
  743. unsigned long flags;
  744. unsigned long history;
  745. };
  746. struct c4iw_listen_ep {
  747. struct c4iw_ep_common com;
  748. unsigned int stid;
  749. int backlog;
  750. };
  751. struct c4iw_ep_stats {
  752. unsigned connect_neg_adv;
  753. unsigned abort_neg_adv;
  754. };
  755. struct c4iw_ep {
  756. struct c4iw_ep_common com;
  757. struct c4iw_ep *parent_ep;
  758. struct timer_list timer;
  759. struct list_head entry;
  760. unsigned int atid;
  761. u32 hwtid;
  762. u32 snd_seq;
  763. u32 rcv_seq;
  764. struct l2t_entry *l2t;
  765. struct dst_entry *dst;
  766. struct sk_buff *mpa_skb;
  767. struct c4iw_mpa_attributes mpa_attr;
  768. u8 mpa_pkt[sizeof(struct mpa_message) + MPA_MAX_PRIVATE_DATA];
  769. unsigned int mpa_pkt_len;
  770. u32 ird;
  771. u32 ord;
  772. u32 smac_idx;
  773. u32 tx_chan;
  774. u32 mtu;
  775. u16 mss;
  776. u16 emss;
  777. u16 plen;
  778. u16 rss_qid;
  779. u16 txq_idx;
  780. u16 ctrlq_idx;
  781. u8 tos;
  782. u8 retry_with_mpa_v1;
  783. u8 tried_with_mpa_v1;
  784. unsigned int retry_count;
  785. int snd_win;
  786. int rcv_win;
  787. struct c4iw_ep_stats stats;
  788. };
  789. static inline struct c4iw_ep *to_ep(struct iw_cm_id *cm_id)
  790. {
  791. return cm_id->provider_data;
  792. }
  793. static inline struct c4iw_listen_ep *to_listen_ep(struct iw_cm_id *cm_id)
  794. {
  795. return cm_id->provider_data;
  796. }
  797. static inline int ocqp_supported(const struct cxgb4_lld_info *infop)
  798. {
  799. #if defined(__i386__) || defined(__x86_64__) || defined(CONFIG_PPC64)
  800. return infop->vr->ocq.size > 0;
  801. #else
  802. return 0;
  803. #endif
  804. }
  805. u32 c4iw_id_alloc(struct c4iw_id_table *alloc);
  806. void c4iw_id_free(struct c4iw_id_table *alloc, u32 obj);
  807. int c4iw_id_table_alloc(struct c4iw_id_table *alloc, u32 start, u32 num,
  808. u32 reserved, u32 flags);
  809. void c4iw_id_table_free(struct c4iw_id_table *alloc);
  810. typedef int (*c4iw_handler_func)(struct c4iw_dev *dev, struct sk_buff *skb);
  811. int c4iw_ep_redirect(void *ctx, struct dst_entry *old, struct dst_entry *new,
  812. struct l2t_entry *l2t);
  813. void c4iw_put_qpid(struct c4iw_rdev *rdev, u32 qpid,
  814. struct c4iw_dev_ucontext *uctx);
  815. u32 c4iw_get_resource(struct c4iw_id_table *id_table);
  816. void c4iw_put_resource(struct c4iw_id_table *id_table, u32 entry);
  817. int c4iw_init_resource(struct c4iw_rdev *rdev, u32 nr_tpt, u32 nr_pdid);
  818. int c4iw_init_ctrl_qp(struct c4iw_rdev *rdev);
  819. int c4iw_pblpool_create(struct c4iw_rdev *rdev);
  820. int c4iw_rqtpool_create(struct c4iw_rdev *rdev);
  821. int c4iw_ocqp_pool_create(struct c4iw_rdev *rdev);
  822. void c4iw_pblpool_destroy(struct c4iw_rdev *rdev);
  823. void c4iw_rqtpool_destroy(struct c4iw_rdev *rdev);
  824. void c4iw_ocqp_pool_destroy(struct c4iw_rdev *rdev);
  825. void c4iw_destroy_resource(struct c4iw_resource *rscp);
  826. int c4iw_destroy_ctrl_qp(struct c4iw_rdev *rdev);
  827. int c4iw_register_device(struct c4iw_dev *dev);
  828. void c4iw_unregister_device(struct c4iw_dev *dev);
  829. int __init c4iw_cm_init(void);
  830. void c4iw_cm_term(void);
  831. void c4iw_release_dev_ucontext(struct c4iw_rdev *rdev,
  832. struct c4iw_dev_ucontext *uctx);
  833. void c4iw_init_dev_ucontext(struct c4iw_rdev *rdev,
  834. struct c4iw_dev_ucontext *uctx);
  835. int c4iw_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
  836. int c4iw_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  837. struct ib_send_wr **bad_wr);
  838. int c4iw_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  839. struct ib_recv_wr **bad_wr);
  840. int c4iw_connect(struct iw_cm_id *cm_id, struct iw_cm_conn_param *conn_param);
  841. int c4iw_create_listen(struct iw_cm_id *cm_id, int backlog);
  842. int c4iw_destroy_listen(struct iw_cm_id *cm_id);
  843. int c4iw_accept_cr(struct iw_cm_id *cm_id, struct iw_cm_conn_param *conn_param);
  844. int c4iw_reject_cr(struct iw_cm_id *cm_id, const void *pdata, u8 pdata_len);
  845. void c4iw_qp_add_ref(struct ib_qp *qp);
  846. void c4iw_qp_rem_ref(struct ib_qp *qp);
  847. struct ib_mr *c4iw_alloc_mr(struct ib_pd *pd,
  848. enum ib_mr_type mr_type,
  849. u32 max_num_sg);
  850. int c4iw_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
  851. unsigned int *sg_offset);
  852. int c4iw_dealloc_mw(struct ib_mw *mw);
  853. struct ib_mw *c4iw_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
  854. struct ib_udata *udata);
  855. struct ib_mr *c4iw_reg_user_mr(struct ib_pd *pd, u64 start,
  856. u64 length, u64 virt, int acc,
  857. struct ib_udata *udata);
  858. struct ib_mr *c4iw_get_dma_mr(struct ib_pd *pd, int acc);
  859. int c4iw_dereg_mr(struct ib_mr *ib_mr);
  860. int c4iw_destroy_cq(struct ib_cq *ib_cq);
  861. struct ib_cq *c4iw_create_cq(struct ib_device *ibdev,
  862. const struct ib_cq_init_attr *attr,
  863. struct ib_ucontext *ib_context,
  864. struct ib_udata *udata);
  865. int c4iw_resize_cq(struct ib_cq *cq, int cqe, struct ib_udata *udata);
  866. int c4iw_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
  867. int c4iw_destroy_qp(struct ib_qp *ib_qp);
  868. struct ib_qp *c4iw_create_qp(struct ib_pd *pd,
  869. struct ib_qp_init_attr *attrs,
  870. struct ib_udata *udata);
  871. int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  872. int attr_mask, struct ib_udata *udata);
  873. int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  874. int attr_mask, struct ib_qp_init_attr *init_attr);
  875. struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn);
  876. u32 c4iw_rqtpool_alloc(struct c4iw_rdev *rdev, int size);
  877. void c4iw_rqtpool_free(struct c4iw_rdev *rdev, u32 addr, int size);
  878. u32 c4iw_pblpool_alloc(struct c4iw_rdev *rdev, int size);
  879. void c4iw_pblpool_free(struct c4iw_rdev *rdev, u32 addr, int size);
  880. u32 c4iw_ocqp_pool_alloc(struct c4iw_rdev *rdev, int size);
  881. void c4iw_ocqp_pool_free(struct c4iw_rdev *rdev, u32 addr, int size);
  882. int c4iw_ofld_send(struct c4iw_rdev *rdev, struct sk_buff *skb);
  883. void c4iw_flush_hw_cq(struct c4iw_cq *chp);
  884. void c4iw_count_rcqes(struct t4_cq *cq, struct t4_wq *wq, int *count);
  885. int c4iw_ep_disconnect(struct c4iw_ep *ep, int abrupt, gfp_t gfp);
  886. int c4iw_flush_rq(struct t4_wq *wq, struct t4_cq *cq, int count);
  887. int c4iw_flush_sq(struct c4iw_qp *qhp);
  888. int c4iw_ev_handler(struct c4iw_dev *rnicp, u32 qid);
  889. u16 c4iw_rqes_posted(struct c4iw_qp *qhp);
  890. int c4iw_post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe);
  891. u32 c4iw_get_cqid(struct c4iw_rdev *rdev, struct c4iw_dev_ucontext *uctx);
  892. void c4iw_put_cqid(struct c4iw_rdev *rdev, u32 qid,
  893. struct c4iw_dev_ucontext *uctx);
  894. u32 c4iw_get_qpid(struct c4iw_rdev *rdev, struct c4iw_dev_ucontext *uctx);
  895. void c4iw_put_qpid(struct c4iw_rdev *rdev, u32 qid,
  896. struct c4iw_dev_ucontext *uctx);
  897. void c4iw_ev_dispatch(struct c4iw_dev *dev, struct t4_cqe *err_cqe);
  898. extern struct cxgb4_client t4c_client;
  899. extern c4iw_handler_func c4iw_handlers[NUM_CPL_CMDS];
  900. void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
  901. enum cxgb4_bar2_qtype qtype,
  902. unsigned int *pbar2_qid, u64 *pbar2_pa);
  903. extern void c4iw_log_wr_stats(struct t4_wq *wq, struct t4_cqe *cqe);
  904. extern int c4iw_wr_log;
  905. extern int db_fc_threshold;
  906. extern int db_coalescing_threshold;
  907. extern int use_dsgl;
  908. void c4iw_invalidate_mr(struct c4iw_dev *rhp, u32 rkey);
  909. #endif