dss.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/io.h>
  26. #include <linux/export.h>
  27. #include <linux/err.h>
  28. #include <linux/delay.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/clk.h>
  31. #include <linux/pinctrl/consumer.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/pm_runtime.h>
  34. #include <linux/gfp.h>
  35. #include <linux/sizes.h>
  36. #include <linux/mfd/syscon.h>
  37. #include <linux/regmap.h>
  38. #include <linux/of.h>
  39. #include <linux/of_graph.h>
  40. #include <linux/regulator/consumer.h>
  41. #include <linux/suspend.h>
  42. #include <linux/component.h>
  43. #include "omapdss.h"
  44. #include "dss.h"
  45. #include "dss_features.h"
  46. #define DSS_SZ_REGS SZ_512
  47. struct dss_reg {
  48. u16 idx;
  49. };
  50. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  51. #define DSS_REVISION DSS_REG(0x0000)
  52. #define DSS_SYSCONFIG DSS_REG(0x0010)
  53. #define DSS_SYSSTATUS DSS_REG(0x0014)
  54. #define DSS_CONTROL DSS_REG(0x0040)
  55. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  56. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  57. #define DSS_SDI_STATUS DSS_REG(0x005C)
  58. #define REG_GET(idx, start, end) \
  59. FLD_GET(dss_read_reg(idx), start, end)
  60. #define REG_FLD_MOD(idx, val, start, end) \
  61. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  62. struct dss_features {
  63. u8 fck_div_max;
  64. u8 dss_fck_multiplier;
  65. const char *parent_clk_name;
  66. const enum omap_display_type *ports;
  67. int num_ports;
  68. int (*dpi_select_source)(int port, enum omap_channel channel);
  69. int (*select_lcd_source)(enum omap_channel channel,
  70. enum dss_clk_source clk_src);
  71. };
  72. static struct {
  73. struct platform_device *pdev;
  74. void __iomem *base;
  75. struct regmap *syscon_pll_ctrl;
  76. u32 syscon_pll_ctrl_offset;
  77. struct clk *parent_clk;
  78. struct clk *dss_clk;
  79. unsigned long dss_clk_rate;
  80. unsigned long cache_req_pck;
  81. unsigned long cache_prate;
  82. struct dispc_clock_info cache_dispc_cinfo;
  83. enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  84. enum dss_clk_source dispc_clk_source;
  85. enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  86. bool ctx_valid;
  87. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  88. const struct dss_features *feat;
  89. struct dss_pll *video1_pll;
  90. struct dss_pll *video2_pll;
  91. } dss;
  92. static const char * const dss_generic_clk_source_names[] = {
  93. [DSS_CLK_SRC_FCK] = "FCK",
  94. [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
  95. [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
  96. [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
  97. [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
  98. [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
  99. [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
  100. [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
  101. };
  102. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  103. {
  104. __raw_writel(val, dss.base + idx.idx);
  105. }
  106. static inline u32 dss_read_reg(const struct dss_reg idx)
  107. {
  108. return __raw_readl(dss.base + idx.idx);
  109. }
  110. #define SR(reg) \
  111. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  112. #define RR(reg) \
  113. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  114. static void dss_save_context(void)
  115. {
  116. DSSDBG("dss_save_context\n");
  117. SR(CONTROL);
  118. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  119. OMAP_DISPLAY_TYPE_SDI) {
  120. SR(SDI_CONTROL);
  121. SR(PLL_CONTROL);
  122. }
  123. dss.ctx_valid = true;
  124. DSSDBG("context saved\n");
  125. }
  126. static void dss_restore_context(void)
  127. {
  128. DSSDBG("dss_restore_context\n");
  129. if (!dss.ctx_valid)
  130. return;
  131. RR(CONTROL);
  132. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  133. OMAP_DISPLAY_TYPE_SDI) {
  134. RR(SDI_CONTROL);
  135. RR(PLL_CONTROL);
  136. }
  137. DSSDBG("context restored\n");
  138. }
  139. #undef SR
  140. #undef RR
  141. void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
  142. {
  143. unsigned shift;
  144. unsigned val;
  145. if (!dss.syscon_pll_ctrl)
  146. return;
  147. val = !enable;
  148. switch (pll_id) {
  149. case DSS_PLL_VIDEO1:
  150. shift = 0;
  151. break;
  152. case DSS_PLL_VIDEO2:
  153. shift = 1;
  154. break;
  155. case DSS_PLL_HDMI:
  156. shift = 2;
  157. break;
  158. default:
  159. DSSERR("illegal DSS PLL ID %d\n", pll_id);
  160. return;
  161. }
  162. regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
  163. 1 << shift, val << shift);
  164. }
  165. static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
  166. enum omap_channel channel)
  167. {
  168. unsigned shift, val;
  169. if (!dss.syscon_pll_ctrl)
  170. return -EINVAL;
  171. switch (channel) {
  172. case OMAP_DSS_CHANNEL_LCD:
  173. shift = 3;
  174. switch (clk_src) {
  175. case DSS_CLK_SRC_PLL1_1:
  176. val = 0; break;
  177. case DSS_CLK_SRC_HDMI_PLL:
  178. val = 1; break;
  179. default:
  180. DSSERR("error in PLL mux config for LCD\n");
  181. return -EINVAL;
  182. }
  183. break;
  184. case OMAP_DSS_CHANNEL_LCD2:
  185. shift = 5;
  186. switch (clk_src) {
  187. case DSS_CLK_SRC_PLL1_3:
  188. val = 0; break;
  189. case DSS_CLK_SRC_PLL2_3:
  190. val = 1; break;
  191. case DSS_CLK_SRC_HDMI_PLL:
  192. val = 2; break;
  193. default:
  194. DSSERR("error in PLL mux config for LCD2\n");
  195. return -EINVAL;
  196. }
  197. break;
  198. case OMAP_DSS_CHANNEL_LCD3:
  199. shift = 7;
  200. switch (clk_src) {
  201. case DSS_CLK_SRC_PLL2_1:
  202. val = 0; break;
  203. case DSS_CLK_SRC_PLL1_3:
  204. val = 1; break;
  205. case DSS_CLK_SRC_HDMI_PLL:
  206. val = 2; break;
  207. default:
  208. DSSERR("error in PLL mux config for LCD3\n");
  209. return -EINVAL;
  210. }
  211. break;
  212. default:
  213. DSSERR("error in PLL mux config\n");
  214. return -EINVAL;
  215. }
  216. regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
  217. 0x3 << shift, val << shift);
  218. return 0;
  219. }
  220. void dss_sdi_init(int datapairs)
  221. {
  222. u32 l;
  223. BUG_ON(datapairs > 3 || datapairs < 1);
  224. l = dss_read_reg(DSS_SDI_CONTROL);
  225. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  226. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  227. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  228. dss_write_reg(DSS_SDI_CONTROL, l);
  229. l = dss_read_reg(DSS_PLL_CONTROL);
  230. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  231. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  232. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  233. dss_write_reg(DSS_PLL_CONTROL, l);
  234. }
  235. int dss_sdi_enable(void)
  236. {
  237. unsigned long timeout;
  238. dispc_pck_free_enable(1);
  239. /* Reset SDI PLL */
  240. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  241. udelay(1); /* wait 2x PCLK */
  242. /* Lock SDI PLL */
  243. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  244. /* Waiting for PLL lock request to complete */
  245. timeout = jiffies + msecs_to_jiffies(500);
  246. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  247. if (time_after_eq(jiffies, timeout)) {
  248. DSSERR("PLL lock request timed out\n");
  249. goto err1;
  250. }
  251. }
  252. /* Clearing PLL_GO bit */
  253. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  254. /* Waiting for PLL to lock */
  255. timeout = jiffies + msecs_to_jiffies(500);
  256. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  257. if (time_after_eq(jiffies, timeout)) {
  258. DSSERR("PLL lock timed out\n");
  259. goto err1;
  260. }
  261. }
  262. dispc_lcd_enable_signal(1);
  263. /* Waiting for SDI reset to complete */
  264. timeout = jiffies + msecs_to_jiffies(500);
  265. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  266. if (time_after_eq(jiffies, timeout)) {
  267. DSSERR("SDI reset timed out\n");
  268. goto err2;
  269. }
  270. }
  271. return 0;
  272. err2:
  273. dispc_lcd_enable_signal(0);
  274. err1:
  275. /* Reset SDI PLL */
  276. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  277. dispc_pck_free_enable(0);
  278. return -ETIMEDOUT;
  279. }
  280. void dss_sdi_disable(void)
  281. {
  282. dispc_lcd_enable_signal(0);
  283. dispc_pck_free_enable(0);
  284. /* Reset SDI PLL */
  285. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  286. }
  287. const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
  288. {
  289. return dss_generic_clk_source_names[clk_src];
  290. }
  291. void dss_dump_clocks(struct seq_file *s)
  292. {
  293. const char *fclk_name;
  294. unsigned long fclk_rate;
  295. if (dss_runtime_get())
  296. return;
  297. seq_printf(s, "- DSS -\n");
  298. fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
  299. fclk_rate = clk_get_rate(dss.dss_clk);
  300. seq_printf(s, "%s = %lu\n",
  301. fclk_name,
  302. fclk_rate);
  303. dss_runtime_put();
  304. }
  305. static void dss_dump_regs(struct seq_file *s)
  306. {
  307. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  308. if (dss_runtime_get())
  309. return;
  310. DUMPREG(DSS_REVISION);
  311. DUMPREG(DSS_SYSCONFIG);
  312. DUMPREG(DSS_SYSSTATUS);
  313. DUMPREG(DSS_CONTROL);
  314. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  315. OMAP_DISPLAY_TYPE_SDI) {
  316. DUMPREG(DSS_SDI_CONTROL);
  317. DUMPREG(DSS_PLL_CONTROL);
  318. DUMPREG(DSS_SDI_STATUS);
  319. }
  320. dss_runtime_put();
  321. #undef DUMPREG
  322. }
  323. static int dss_get_channel_index(enum omap_channel channel)
  324. {
  325. switch (channel) {
  326. case OMAP_DSS_CHANNEL_LCD:
  327. return 0;
  328. case OMAP_DSS_CHANNEL_LCD2:
  329. return 1;
  330. case OMAP_DSS_CHANNEL_LCD3:
  331. return 2;
  332. default:
  333. WARN_ON(1);
  334. return 0;
  335. }
  336. }
  337. static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
  338. {
  339. int b;
  340. u8 start, end;
  341. /*
  342. * We always use PRCM clock as the DISPC func clock, except on DSS3,
  343. * where we don't have separate DISPC and LCD clock sources.
  344. */
  345. if (WARN_ON(dss_has_feature(FEAT_LCD_CLK_SRC) &&
  346. clk_src != DSS_CLK_SRC_FCK))
  347. return;
  348. switch (clk_src) {
  349. case DSS_CLK_SRC_FCK:
  350. b = 0;
  351. break;
  352. case DSS_CLK_SRC_PLL1_1:
  353. b = 1;
  354. break;
  355. case DSS_CLK_SRC_PLL2_1:
  356. b = 2;
  357. break;
  358. default:
  359. BUG();
  360. return;
  361. }
  362. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  363. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  364. dss.dispc_clk_source = clk_src;
  365. }
  366. void dss_select_dsi_clk_source(int dsi_module,
  367. enum dss_clk_source clk_src)
  368. {
  369. int b, pos;
  370. switch (clk_src) {
  371. case DSS_CLK_SRC_FCK:
  372. b = 0;
  373. break;
  374. case DSS_CLK_SRC_PLL1_2:
  375. BUG_ON(dsi_module != 0);
  376. b = 1;
  377. break;
  378. case DSS_CLK_SRC_PLL2_2:
  379. BUG_ON(dsi_module != 1);
  380. b = 1;
  381. break;
  382. default:
  383. BUG();
  384. return;
  385. }
  386. pos = dsi_module == 0 ? 1 : 10;
  387. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  388. dss.dsi_clk_source[dsi_module] = clk_src;
  389. }
  390. static int dss_lcd_clk_mux_dra7(enum omap_channel channel,
  391. enum dss_clk_source clk_src)
  392. {
  393. const u8 ctrl_bits[] = {
  394. [OMAP_DSS_CHANNEL_LCD] = 0,
  395. [OMAP_DSS_CHANNEL_LCD2] = 12,
  396. [OMAP_DSS_CHANNEL_LCD3] = 19,
  397. };
  398. u8 ctrl_bit = ctrl_bits[channel];
  399. int r;
  400. if (clk_src == DSS_CLK_SRC_FCK) {
  401. /* LCDx_CLK_SWITCH */
  402. REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  403. return -EINVAL;
  404. }
  405. r = dss_ctrl_pll_set_control_mux(clk_src, channel);
  406. if (r)
  407. return r;
  408. REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  409. return 0;
  410. }
  411. static int dss_lcd_clk_mux_omap5(enum omap_channel channel,
  412. enum dss_clk_source clk_src)
  413. {
  414. const u8 ctrl_bits[] = {
  415. [OMAP_DSS_CHANNEL_LCD] = 0,
  416. [OMAP_DSS_CHANNEL_LCD2] = 12,
  417. [OMAP_DSS_CHANNEL_LCD3] = 19,
  418. };
  419. const enum dss_clk_source allowed_plls[] = {
  420. [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
  421. [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
  422. [OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
  423. };
  424. u8 ctrl_bit = ctrl_bits[channel];
  425. if (clk_src == DSS_CLK_SRC_FCK) {
  426. /* LCDx_CLK_SWITCH */
  427. REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  428. return -EINVAL;
  429. }
  430. if (WARN_ON(allowed_plls[channel] != clk_src))
  431. return -EINVAL;
  432. REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  433. return 0;
  434. }
  435. static int dss_lcd_clk_mux_omap4(enum omap_channel channel,
  436. enum dss_clk_source clk_src)
  437. {
  438. const u8 ctrl_bits[] = {
  439. [OMAP_DSS_CHANNEL_LCD] = 0,
  440. [OMAP_DSS_CHANNEL_LCD2] = 12,
  441. };
  442. const enum dss_clk_source allowed_plls[] = {
  443. [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
  444. [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
  445. };
  446. u8 ctrl_bit = ctrl_bits[channel];
  447. if (clk_src == DSS_CLK_SRC_FCK) {
  448. /* LCDx_CLK_SWITCH */
  449. REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  450. return 0;
  451. }
  452. if (WARN_ON(allowed_plls[channel] != clk_src))
  453. return -EINVAL;
  454. REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  455. return 0;
  456. }
  457. void dss_select_lcd_clk_source(enum omap_channel channel,
  458. enum dss_clk_source clk_src)
  459. {
  460. int idx = dss_get_channel_index(channel);
  461. int r;
  462. if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
  463. dss_select_dispc_clk_source(clk_src);
  464. dss.lcd_clk_source[idx] = clk_src;
  465. return;
  466. }
  467. r = dss.feat->select_lcd_source(channel, clk_src);
  468. if (r)
  469. return;
  470. dss.lcd_clk_source[idx] = clk_src;
  471. }
  472. enum dss_clk_source dss_get_dispc_clk_source(void)
  473. {
  474. return dss.dispc_clk_source;
  475. }
  476. enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  477. {
  478. return dss.dsi_clk_source[dsi_module];
  479. }
  480. enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  481. {
  482. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  483. int idx = dss_get_channel_index(channel);
  484. return dss.lcd_clk_source[idx];
  485. } else {
  486. /* LCD_CLK source is the same as DISPC_FCLK source for
  487. * OMAP2 and OMAP3 */
  488. return dss.dispc_clk_source;
  489. }
  490. }
  491. bool dss_div_calc(unsigned long pck, unsigned long fck_min,
  492. dss_div_calc_func func, void *data)
  493. {
  494. int fckd, fckd_start, fckd_stop;
  495. unsigned long fck;
  496. unsigned long fck_hw_max;
  497. unsigned long fckd_hw_max;
  498. unsigned long prate;
  499. unsigned m;
  500. fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  501. if (dss.parent_clk == NULL) {
  502. unsigned pckd;
  503. pckd = fck_hw_max / pck;
  504. fck = pck * pckd;
  505. fck = clk_round_rate(dss.dss_clk, fck);
  506. return func(fck, data);
  507. }
  508. fckd_hw_max = dss.feat->fck_div_max;
  509. m = dss.feat->dss_fck_multiplier;
  510. prate = clk_get_rate(dss.parent_clk);
  511. fck_min = fck_min ? fck_min : 1;
  512. fckd_start = min(prate * m / fck_min, fckd_hw_max);
  513. fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
  514. for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
  515. fck = DIV_ROUND_UP(prate, fckd) * m;
  516. if (func(fck, data))
  517. return true;
  518. }
  519. return false;
  520. }
  521. int dss_set_fck_rate(unsigned long rate)
  522. {
  523. int r;
  524. DSSDBG("set fck to %lu\n", rate);
  525. r = clk_set_rate(dss.dss_clk, rate);
  526. if (r)
  527. return r;
  528. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  529. WARN_ONCE(dss.dss_clk_rate != rate,
  530. "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
  531. rate);
  532. return 0;
  533. }
  534. unsigned long dss_get_dispc_clk_rate(void)
  535. {
  536. return dss.dss_clk_rate;
  537. }
  538. static int dss_setup_default_clock(void)
  539. {
  540. unsigned long max_dss_fck, prate;
  541. unsigned long fck;
  542. unsigned fck_div;
  543. int r;
  544. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  545. if (dss.parent_clk == NULL) {
  546. fck = clk_round_rate(dss.dss_clk, max_dss_fck);
  547. } else {
  548. prate = clk_get_rate(dss.parent_clk);
  549. fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
  550. max_dss_fck);
  551. fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
  552. }
  553. r = dss_set_fck_rate(fck);
  554. if (r)
  555. return r;
  556. return 0;
  557. }
  558. void dss_set_venc_output(enum omap_dss_venc_type type)
  559. {
  560. int l = 0;
  561. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  562. l = 0;
  563. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  564. l = 1;
  565. else
  566. BUG();
  567. /* venc out selection. 0 = comp, 1 = svideo */
  568. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  569. }
  570. void dss_set_dac_pwrdn_bgz(bool enable)
  571. {
  572. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  573. }
  574. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  575. {
  576. enum omap_display_type dp;
  577. dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  578. /* Complain about invalid selections */
  579. WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
  580. WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
  581. /* Select only if we have options */
  582. if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
  583. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  584. }
  585. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  586. {
  587. enum omap_display_type displays;
  588. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  589. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  590. return DSS_VENC_TV_CLK;
  591. if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
  592. return DSS_HDMI_M_PCLK;
  593. return REG_GET(DSS_CONTROL, 15, 15);
  594. }
  595. static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
  596. {
  597. if (channel != OMAP_DSS_CHANNEL_LCD)
  598. return -EINVAL;
  599. return 0;
  600. }
  601. static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
  602. {
  603. int val;
  604. switch (channel) {
  605. case OMAP_DSS_CHANNEL_LCD2:
  606. val = 0;
  607. break;
  608. case OMAP_DSS_CHANNEL_DIGIT:
  609. val = 1;
  610. break;
  611. default:
  612. return -EINVAL;
  613. }
  614. REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
  615. return 0;
  616. }
  617. static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
  618. {
  619. int val;
  620. switch (channel) {
  621. case OMAP_DSS_CHANNEL_LCD:
  622. val = 1;
  623. break;
  624. case OMAP_DSS_CHANNEL_LCD2:
  625. val = 2;
  626. break;
  627. case OMAP_DSS_CHANNEL_LCD3:
  628. val = 3;
  629. break;
  630. case OMAP_DSS_CHANNEL_DIGIT:
  631. val = 0;
  632. break;
  633. default:
  634. return -EINVAL;
  635. }
  636. REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
  637. return 0;
  638. }
  639. static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
  640. {
  641. switch (port) {
  642. case 0:
  643. return dss_dpi_select_source_omap5(port, channel);
  644. case 1:
  645. if (channel != OMAP_DSS_CHANNEL_LCD2)
  646. return -EINVAL;
  647. break;
  648. case 2:
  649. if (channel != OMAP_DSS_CHANNEL_LCD3)
  650. return -EINVAL;
  651. break;
  652. default:
  653. return -EINVAL;
  654. }
  655. return 0;
  656. }
  657. int dss_dpi_select_source(int port, enum omap_channel channel)
  658. {
  659. return dss.feat->dpi_select_source(port, channel);
  660. }
  661. static int dss_get_clocks(void)
  662. {
  663. struct clk *clk;
  664. clk = devm_clk_get(&dss.pdev->dev, "fck");
  665. if (IS_ERR(clk)) {
  666. DSSERR("can't get clock fck\n");
  667. return PTR_ERR(clk);
  668. }
  669. dss.dss_clk = clk;
  670. if (dss.feat->parent_clk_name) {
  671. clk = clk_get(NULL, dss.feat->parent_clk_name);
  672. if (IS_ERR(clk)) {
  673. DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
  674. return PTR_ERR(clk);
  675. }
  676. } else {
  677. clk = NULL;
  678. }
  679. dss.parent_clk = clk;
  680. return 0;
  681. }
  682. static void dss_put_clocks(void)
  683. {
  684. if (dss.parent_clk)
  685. clk_put(dss.parent_clk);
  686. }
  687. int dss_runtime_get(void)
  688. {
  689. int r;
  690. DSSDBG("dss_runtime_get\n");
  691. r = pm_runtime_get_sync(&dss.pdev->dev);
  692. WARN_ON(r < 0);
  693. return r < 0 ? r : 0;
  694. }
  695. void dss_runtime_put(void)
  696. {
  697. int r;
  698. DSSDBG("dss_runtime_put\n");
  699. r = pm_runtime_put_sync(&dss.pdev->dev);
  700. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  701. }
  702. /* DEBUGFS */
  703. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  704. void dss_debug_dump_clocks(struct seq_file *s)
  705. {
  706. dss_dump_clocks(s);
  707. dispc_dump_clocks(s);
  708. #ifdef CONFIG_OMAP2_DSS_DSI
  709. dsi_dump_clocks(s);
  710. #endif
  711. }
  712. #endif
  713. static const enum omap_display_type omap2plus_ports[] = {
  714. OMAP_DISPLAY_TYPE_DPI,
  715. };
  716. static const enum omap_display_type omap34xx_ports[] = {
  717. OMAP_DISPLAY_TYPE_DPI,
  718. OMAP_DISPLAY_TYPE_SDI,
  719. };
  720. static const enum omap_display_type dra7xx_ports[] = {
  721. OMAP_DISPLAY_TYPE_DPI,
  722. OMAP_DISPLAY_TYPE_DPI,
  723. OMAP_DISPLAY_TYPE_DPI,
  724. };
  725. static const struct dss_features omap24xx_dss_feats = {
  726. /*
  727. * fck div max is really 16, but the divider range has gaps. The range
  728. * from 1 to 6 has no gaps, so let's use that as a max.
  729. */
  730. .fck_div_max = 6,
  731. .dss_fck_multiplier = 2,
  732. .parent_clk_name = "core_ck",
  733. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  734. .ports = omap2plus_ports,
  735. .num_ports = ARRAY_SIZE(omap2plus_ports),
  736. };
  737. static const struct dss_features omap34xx_dss_feats = {
  738. .fck_div_max = 16,
  739. .dss_fck_multiplier = 2,
  740. .parent_clk_name = "dpll4_ck",
  741. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  742. .ports = omap34xx_ports,
  743. .num_ports = ARRAY_SIZE(omap34xx_ports),
  744. };
  745. static const struct dss_features omap3630_dss_feats = {
  746. .fck_div_max = 32,
  747. .dss_fck_multiplier = 1,
  748. .parent_clk_name = "dpll4_ck",
  749. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  750. .ports = omap2plus_ports,
  751. .num_ports = ARRAY_SIZE(omap2plus_ports),
  752. };
  753. static const struct dss_features omap44xx_dss_feats = {
  754. .fck_div_max = 32,
  755. .dss_fck_multiplier = 1,
  756. .parent_clk_name = "dpll_per_x2_ck",
  757. .dpi_select_source = &dss_dpi_select_source_omap4,
  758. .ports = omap2plus_ports,
  759. .num_ports = ARRAY_SIZE(omap2plus_ports),
  760. .select_lcd_source = &dss_lcd_clk_mux_omap4,
  761. };
  762. static const struct dss_features omap54xx_dss_feats = {
  763. .fck_div_max = 64,
  764. .dss_fck_multiplier = 1,
  765. .parent_clk_name = "dpll_per_x2_ck",
  766. .dpi_select_source = &dss_dpi_select_source_omap5,
  767. .ports = omap2plus_ports,
  768. .num_ports = ARRAY_SIZE(omap2plus_ports),
  769. .select_lcd_source = &dss_lcd_clk_mux_omap5,
  770. };
  771. static const struct dss_features am43xx_dss_feats = {
  772. .fck_div_max = 0,
  773. .dss_fck_multiplier = 0,
  774. .parent_clk_name = NULL,
  775. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  776. .ports = omap2plus_ports,
  777. .num_ports = ARRAY_SIZE(omap2plus_ports),
  778. };
  779. static const struct dss_features dra7xx_dss_feats = {
  780. .fck_div_max = 64,
  781. .dss_fck_multiplier = 1,
  782. .parent_clk_name = "dpll_per_x2_ck",
  783. .dpi_select_source = &dss_dpi_select_source_dra7xx,
  784. .ports = dra7xx_ports,
  785. .num_ports = ARRAY_SIZE(dra7xx_ports),
  786. .select_lcd_source = &dss_lcd_clk_mux_dra7,
  787. };
  788. static int dss_init_features(struct platform_device *pdev)
  789. {
  790. const struct dss_features *src;
  791. struct dss_features *dst;
  792. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  793. if (!dst) {
  794. dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
  795. return -ENOMEM;
  796. }
  797. switch (omapdss_get_version()) {
  798. case OMAPDSS_VER_OMAP24xx:
  799. src = &omap24xx_dss_feats;
  800. break;
  801. case OMAPDSS_VER_OMAP34xx_ES1:
  802. case OMAPDSS_VER_OMAP34xx_ES3:
  803. case OMAPDSS_VER_AM35xx:
  804. src = &omap34xx_dss_feats;
  805. break;
  806. case OMAPDSS_VER_OMAP3630:
  807. src = &omap3630_dss_feats;
  808. break;
  809. case OMAPDSS_VER_OMAP4430_ES1:
  810. case OMAPDSS_VER_OMAP4430_ES2:
  811. case OMAPDSS_VER_OMAP4:
  812. src = &omap44xx_dss_feats;
  813. break;
  814. case OMAPDSS_VER_OMAP5:
  815. src = &omap54xx_dss_feats;
  816. break;
  817. case OMAPDSS_VER_AM43xx:
  818. src = &am43xx_dss_feats;
  819. break;
  820. case OMAPDSS_VER_DRA7xx:
  821. src = &dra7xx_dss_feats;
  822. break;
  823. default:
  824. return -ENODEV;
  825. }
  826. memcpy(dst, src, sizeof(*dst));
  827. dss.feat = dst;
  828. return 0;
  829. }
  830. static int dss_init_ports(struct platform_device *pdev)
  831. {
  832. struct device_node *parent = pdev->dev.of_node;
  833. struct device_node *port;
  834. int i;
  835. for (i = 0; i < dss.feat->num_ports; i++) {
  836. port = of_graph_get_port_by_id(parent, i);
  837. if (!port)
  838. continue;
  839. switch (dss.feat->ports[i]) {
  840. case OMAP_DISPLAY_TYPE_DPI:
  841. dpi_init_port(pdev, port);
  842. break;
  843. case OMAP_DISPLAY_TYPE_SDI:
  844. sdi_init_port(pdev, port);
  845. break;
  846. default:
  847. break;
  848. }
  849. }
  850. return 0;
  851. }
  852. static void dss_uninit_ports(struct platform_device *pdev)
  853. {
  854. struct device_node *parent = pdev->dev.of_node;
  855. struct device_node *port;
  856. int i;
  857. for (i = 0; i < dss.feat->num_ports; i++) {
  858. port = of_graph_get_port_by_id(parent, i);
  859. if (!port)
  860. continue;
  861. switch (dss.feat->ports[i]) {
  862. case OMAP_DISPLAY_TYPE_DPI:
  863. dpi_uninit_port(port);
  864. break;
  865. case OMAP_DISPLAY_TYPE_SDI:
  866. sdi_uninit_port(port);
  867. break;
  868. default:
  869. break;
  870. }
  871. }
  872. }
  873. static int dss_video_pll_probe(struct platform_device *pdev)
  874. {
  875. struct device_node *np = pdev->dev.of_node;
  876. struct regulator *pll_regulator;
  877. int r;
  878. if (!np)
  879. return 0;
  880. if (of_property_read_bool(np, "syscon-pll-ctrl")) {
  881. dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
  882. "syscon-pll-ctrl");
  883. if (IS_ERR(dss.syscon_pll_ctrl)) {
  884. dev_err(&pdev->dev,
  885. "failed to get syscon-pll-ctrl regmap\n");
  886. return PTR_ERR(dss.syscon_pll_ctrl);
  887. }
  888. if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
  889. &dss.syscon_pll_ctrl_offset)) {
  890. dev_err(&pdev->dev,
  891. "failed to get syscon-pll-ctrl offset\n");
  892. return -EINVAL;
  893. }
  894. }
  895. pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
  896. if (IS_ERR(pll_regulator)) {
  897. r = PTR_ERR(pll_regulator);
  898. switch (r) {
  899. case -ENOENT:
  900. pll_regulator = NULL;
  901. break;
  902. case -EPROBE_DEFER:
  903. return -EPROBE_DEFER;
  904. default:
  905. DSSERR("can't get DPLL VDDA regulator\n");
  906. return r;
  907. }
  908. }
  909. if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
  910. dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
  911. if (IS_ERR(dss.video1_pll))
  912. return PTR_ERR(dss.video1_pll);
  913. }
  914. if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
  915. dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
  916. if (IS_ERR(dss.video2_pll)) {
  917. dss_video_pll_uninit(dss.video1_pll);
  918. return PTR_ERR(dss.video2_pll);
  919. }
  920. }
  921. return 0;
  922. }
  923. /* DSS HW IP initialisation */
  924. static int dss_bind(struct device *dev)
  925. {
  926. struct platform_device *pdev = to_platform_device(dev);
  927. struct resource *dss_mem;
  928. u32 rev;
  929. int r;
  930. dss.pdev = pdev;
  931. r = dss_init_features(dss.pdev);
  932. if (r)
  933. return r;
  934. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  935. if (!dss_mem) {
  936. DSSERR("can't get IORESOURCE_MEM DSS\n");
  937. return -EINVAL;
  938. }
  939. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  940. resource_size(dss_mem));
  941. if (!dss.base) {
  942. DSSERR("can't ioremap DSS\n");
  943. return -ENOMEM;
  944. }
  945. r = dss_get_clocks();
  946. if (r)
  947. return r;
  948. r = dss_setup_default_clock();
  949. if (r)
  950. goto err_setup_clocks;
  951. r = dss_video_pll_probe(pdev);
  952. if (r)
  953. goto err_pll_init;
  954. r = dss_init_ports(pdev);
  955. if (r)
  956. goto err_init_ports;
  957. pm_runtime_enable(&pdev->dev);
  958. r = dss_runtime_get();
  959. if (r)
  960. goto err_runtime_get;
  961. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  962. /* Select DPLL */
  963. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  964. dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
  965. #ifdef CONFIG_OMAP2_DSS_VENC
  966. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  967. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  968. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  969. #endif
  970. dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
  971. dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
  972. dss.dispc_clk_source = DSS_CLK_SRC_FCK;
  973. dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
  974. dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
  975. rev = dss_read_reg(DSS_REVISION);
  976. pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  977. dss_runtime_put();
  978. r = component_bind_all(&pdev->dev, NULL);
  979. if (r)
  980. goto err_component;
  981. dss_debugfs_create_file("dss", dss_dump_regs);
  982. pm_set_vt_switch(0);
  983. omapdss_gather_components(dev);
  984. omapdss_set_is_initialized(true);
  985. return 0;
  986. err_component:
  987. err_runtime_get:
  988. pm_runtime_disable(&pdev->dev);
  989. dss_uninit_ports(pdev);
  990. err_init_ports:
  991. if (dss.video1_pll)
  992. dss_video_pll_uninit(dss.video1_pll);
  993. if (dss.video2_pll)
  994. dss_video_pll_uninit(dss.video2_pll);
  995. err_pll_init:
  996. err_setup_clocks:
  997. dss_put_clocks();
  998. return r;
  999. }
  1000. static void dss_unbind(struct device *dev)
  1001. {
  1002. struct platform_device *pdev = to_platform_device(dev);
  1003. omapdss_set_is_initialized(false);
  1004. component_unbind_all(&pdev->dev, NULL);
  1005. if (dss.video1_pll)
  1006. dss_video_pll_uninit(dss.video1_pll);
  1007. if (dss.video2_pll)
  1008. dss_video_pll_uninit(dss.video2_pll);
  1009. dss_uninit_ports(pdev);
  1010. pm_runtime_disable(&pdev->dev);
  1011. dss_put_clocks();
  1012. }
  1013. static const struct component_master_ops dss_component_ops = {
  1014. .bind = dss_bind,
  1015. .unbind = dss_unbind,
  1016. };
  1017. static int dss_component_compare(struct device *dev, void *data)
  1018. {
  1019. struct device *child = data;
  1020. return dev == child;
  1021. }
  1022. static int dss_add_child_component(struct device *dev, void *data)
  1023. {
  1024. struct component_match **match = data;
  1025. /*
  1026. * HACK
  1027. * We don't have a working driver for rfbi, so skip it here always.
  1028. * Otherwise dss will never get probed successfully, as it will wait
  1029. * for rfbi to get probed.
  1030. */
  1031. if (strstr(dev_name(dev), "rfbi"))
  1032. return 0;
  1033. component_match_add(dev->parent, match, dss_component_compare, dev);
  1034. return 0;
  1035. }
  1036. static int dss_probe(struct platform_device *pdev)
  1037. {
  1038. struct component_match *match = NULL;
  1039. int r;
  1040. /* add all the child devices as components */
  1041. device_for_each_child(&pdev->dev, &match, dss_add_child_component);
  1042. r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
  1043. if (r)
  1044. return r;
  1045. return 0;
  1046. }
  1047. static int dss_remove(struct platform_device *pdev)
  1048. {
  1049. component_master_del(&pdev->dev, &dss_component_ops);
  1050. return 0;
  1051. }
  1052. static int dss_runtime_suspend(struct device *dev)
  1053. {
  1054. dss_save_context();
  1055. dss_set_min_bus_tput(dev, 0);
  1056. pinctrl_pm_select_sleep_state(dev);
  1057. return 0;
  1058. }
  1059. static int dss_runtime_resume(struct device *dev)
  1060. {
  1061. int r;
  1062. pinctrl_pm_select_default_state(dev);
  1063. /*
  1064. * Set an arbitrarily high tput request to ensure OPP100.
  1065. * What we should really do is to make a request to stay in OPP100,
  1066. * without any tput requirements, but that is not currently possible
  1067. * via the PM layer.
  1068. */
  1069. r = dss_set_min_bus_tput(dev, 1000000000);
  1070. if (r)
  1071. return r;
  1072. dss_restore_context();
  1073. return 0;
  1074. }
  1075. static const struct dev_pm_ops dss_pm_ops = {
  1076. .runtime_suspend = dss_runtime_suspend,
  1077. .runtime_resume = dss_runtime_resume,
  1078. };
  1079. static const struct of_device_id dss_of_match[] = {
  1080. { .compatible = "ti,omap2-dss", },
  1081. { .compatible = "ti,omap3-dss", },
  1082. { .compatible = "ti,omap4-dss", },
  1083. { .compatible = "ti,omap5-dss", },
  1084. { .compatible = "ti,dra7-dss", },
  1085. {},
  1086. };
  1087. MODULE_DEVICE_TABLE(of, dss_of_match);
  1088. static struct platform_driver omap_dsshw_driver = {
  1089. .probe = dss_probe,
  1090. .remove = dss_remove,
  1091. .driver = {
  1092. .name = "omapdss_dss",
  1093. .pm = &dss_pm_ops,
  1094. .of_match_table = dss_of_match,
  1095. .suppress_bind_attrs = true,
  1096. },
  1097. };
  1098. int __init dss_init_platform_driver(void)
  1099. {
  1100. return platform_driver_register(&omap_dsshw_driver);
  1101. }
  1102. void dss_uninit_platform_driver(void)
  1103. {
  1104. platform_driver_unregister(&omap_dsshw_driver);
  1105. }