ramgk104.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723
  1. /*
  2. * Copyright 2013 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #define gk104_ram(p) container_of((p), struct gk104_ram, base)
  25. #include "ram.h"
  26. #include "ramfuc.h"
  27. #include <core/option.h>
  28. #include <subdev/bios.h>
  29. #include <subdev/bios/init.h>
  30. #include <subdev/bios/M0205.h>
  31. #include <subdev/bios/M0209.h>
  32. #include <subdev/bios/pll.h>
  33. #include <subdev/bios/rammap.h>
  34. #include <subdev/bios/timing.h>
  35. #include <subdev/clk.h>
  36. #include <subdev/clk/pll.h>
  37. #include <subdev/gpio.h>
  38. struct gk104_ramfuc {
  39. struct ramfuc base;
  40. struct nvbios_pll refpll;
  41. struct nvbios_pll mempll;
  42. struct ramfuc_reg r_gpioMV;
  43. u32 r_funcMV[2];
  44. struct ramfuc_reg r_gpio2E;
  45. u32 r_func2E[2];
  46. struct ramfuc_reg r_gpiotrig;
  47. struct ramfuc_reg r_0x132020;
  48. struct ramfuc_reg r_0x132028;
  49. struct ramfuc_reg r_0x132024;
  50. struct ramfuc_reg r_0x132030;
  51. struct ramfuc_reg r_0x132034;
  52. struct ramfuc_reg r_0x132000;
  53. struct ramfuc_reg r_0x132004;
  54. struct ramfuc_reg r_0x132040;
  55. struct ramfuc_reg r_0x10f248;
  56. struct ramfuc_reg r_0x10f290;
  57. struct ramfuc_reg r_0x10f294;
  58. struct ramfuc_reg r_0x10f298;
  59. struct ramfuc_reg r_0x10f29c;
  60. struct ramfuc_reg r_0x10f2a0;
  61. struct ramfuc_reg r_0x10f2a4;
  62. struct ramfuc_reg r_0x10f2a8;
  63. struct ramfuc_reg r_0x10f2ac;
  64. struct ramfuc_reg r_0x10f2cc;
  65. struct ramfuc_reg r_0x10f2e8;
  66. struct ramfuc_reg r_0x10f250;
  67. struct ramfuc_reg r_0x10f24c;
  68. struct ramfuc_reg r_0x10fec4;
  69. struct ramfuc_reg r_0x10fec8;
  70. struct ramfuc_reg r_0x10f604;
  71. struct ramfuc_reg r_0x10f614;
  72. struct ramfuc_reg r_0x10f610;
  73. struct ramfuc_reg r_0x100770;
  74. struct ramfuc_reg r_0x100778;
  75. struct ramfuc_reg r_0x10f224;
  76. struct ramfuc_reg r_0x10f870;
  77. struct ramfuc_reg r_0x10f698;
  78. struct ramfuc_reg r_0x10f694;
  79. struct ramfuc_reg r_0x10f6b8;
  80. struct ramfuc_reg r_0x10f808;
  81. struct ramfuc_reg r_0x10f670;
  82. struct ramfuc_reg r_0x10f60c;
  83. struct ramfuc_reg r_0x10f830;
  84. struct ramfuc_reg r_0x1373ec;
  85. struct ramfuc_reg r_0x10f800;
  86. struct ramfuc_reg r_0x10f82c;
  87. struct ramfuc_reg r_0x10f978;
  88. struct ramfuc_reg r_0x10f910;
  89. struct ramfuc_reg r_0x10f914;
  90. struct ramfuc_reg r_mr[16]; /* MR0 - MR8, MR15 */
  91. struct ramfuc_reg r_0x62c000;
  92. struct ramfuc_reg r_0x10f200;
  93. struct ramfuc_reg r_0x10f210;
  94. struct ramfuc_reg r_0x10f310;
  95. struct ramfuc_reg r_0x10f314;
  96. struct ramfuc_reg r_0x10f318;
  97. struct ramfuc_reg r_0x10f090;
  98. struct ramfuc_reg r_0x10f69c;
  99. struct ramfuc_reg r_0x10f824;
  100. struct ramfuc_reg r_0x1373f0;
  101. struct ramfuc_reg r_0x1373f4;
  102. struct ramfuc_reg r_0x137320;
  103. struct ramfuc_reg r_0x10f65c;
  104. struct ramfuc_reg r_0x10f6bc;
  105. struct ramfuc_reg r_0x100710;
  106. struct ramfuc_reg r_0x100750;
  107. };
  108. struct gk104_ram {
  109. struct nvkm_ram base;
  110. struct gk104_ramfuc fuc;
  111. struct list_head cfg;
  112. u32 parts;
  113. u32 pmask;
  114. u32 pnuts;
  115. struct nvbios_ramcfg diff;
  116. int from;
  117. int mode;
  118. int N1, fN1, M1, P1;
  119. int N2, M2, P2;
  120. };
  121. /*******************************************************************************
  122. * GDDR5
  123. ******************************************************************************/
  124. static void
  125. gk104_ram_train(struct gk104_ramfuc *fuc, u32 mask, u32 data)
  126. {
  127. struct gk104_ram *ram = container_of(fuc, typeof(*ram), fuc);
  128. u32 addr = 0x110974, i;
  129. ram_mask(fuc, 0x10f910, mask, data);
  130. ram_mask(fuc, 0x10f914, mask, data);
  131. for (i = 0; (data & 0x80000000) && i < ram->parts; addr += 0x1000, i++) {
  132. if (ram->pmask & (1 << i))
  133. continue;
  134. ram_wait(fuc, addr, 0x0000000f, 0x00000000, 500000);
  135. }
  136. }
  137. static void
  138. r1373f4_init(struct gk104_ramfuc *fuc)
  139. {
  140. struct gk104_ram *ram = container_of(fuc, typeof(*ram), fuc);
  141. const u32 mcoef = ((--ram->P2 << 28) | (ram->N2 << 8) | ram->M2);
  142. const u32 rcoef = (( ram->P1 << 16) | (ram->N1 << 8) | ram->M1);
  143. const u32 runk0 = ram->fN1 << 16;
  144. const u32 runk1 = ram->fN1;
  145. if (ram->from == 2) {
  146. ram_mask(fuc, 0x1373f4, 0x00000000, 0x00001100);
  147. ram_mask(fuc, 0x1373f4, 0x00000000, 0x00000010);
  148. } else {
  149. ram_mask(fuc, 0x1373f4, 0x00000000, 0x00010010);
  150. }
  151. ram_mask(fuc, 0x1373f4, 0x00000003, 0x00000000);
  152. ram_mask(fuc, 0x1373f4, 0x00000010, 0x00000000);
  153. /* (re)program refpll, if required */
  154. if ((ram_rd32(fuc, 0x132024) & 0xffffffff) != rcoef ||
  155. (ram_rd32(fuc, 0x132034) & 0x0000ffff) != runk1) {
  156. ram_mask(fuc, 0x132000, 0x00000001, 0x00000000);
  157. ram_mask(fuc, 0x132020, 0x00000001, 0x00000000);
  158. ram_wr32(fuc, 0x137320, 0x00000000);
  159. ram_mask(fuc, 0x132030, 0xffff0000, runk0);
  160. ram_mask(fuc, 0x132034, 0x0000ffff, runk1);
  161. ram_wr32(fuc, 0x132024, rcoef);
  162. ram_mask(fuc, 0x132028, 0x00080000, 0x00080000);
  163. ram_mask(fuc, 0x132020, 0x00000001, 0x00000001);
  164. ram_wait(fuc, 0x137390, 0x00020000, 0x00020000, 64000);
  165. ram_mask(fuc, 0x132028, 0x00080000, 0x00000000);
  166. }
  167. /* (re)program mempll, if required */
  168. if (ram->mode == 2) {
  169. ram_mask(fuc, 0x1373f4, 0x00010000, 0x00000000);
  170. ram_mask(fuc, 0x132000, 0x80000000, 0x80000000);
  171. ram_mask(fuc, 0x132000, 0x00000001, 0x00000000);
  172. ram_mask(fuc, 0x132004, 0x103fffff, mcoef);
  173. ram_mask(fuc, 0x132000, 0x00000001, 0x00000001);
  174. ram_wait(fuc, 0x137390, 0x00000002, 0x00000002, 64000);
  175. ram_mask(fuc, 0x1373f4, 0x00000000, 0x00001100);
  176. } else {
  177. ram_mask(fuc, 0x1373f4, 0x00000000, 0x00010100);
  178. }
  179. ram_mask(fuc, 0x1373f4, 0x00000000, 0x00000010);
  180. }
  181. static void
  182. r1373f4_fini(struct gk104_ramfuc *fuc)
  183. {
  184. struct gk104_ram *ram = container_of(fuc, typeof(*ram), fuc);
  185. struct nvkm_ram_data *next = ram->base.next;
  186. u8 v0 = next->bios.ramcfg_11_03_c0;
  187. u8 v1 = next->bios.ramcfg_11_03_30;
  188. u32 tmp;
  189. tmp = ram_rd32(fuc, 0x1373ec) & ~0x00030000;
  190. ram_wr32(fuc, 0x1373ec, tmp | (v1 << 16));
  191. ram_mask(fuc, 0x1373f0, (~ram->mode & 3), 0x00000000);
  192. if (ram->mode == 2) {
  193. ram_mask(fuc, 0x1373f4, 0x00000003, 0x00000002);
  194. ram_mask(fuc, 0x1373f4, 0x00001100, 0x00000000);
  195. } else {
  196. ram_mask(fuc, 0x1373f4, 0x00000003, 0x00000001);
  197. ram_mask(fuc, 0x1373f4, 0x00010000, 0x00000000);
  198. }
  199. ram_mask(fuc, 0x10f800, 0x00000030, (v0 ^ v1) << 4);
  200. }
  201. static void
  202. gk104_ram_nuts(struct gk104_ram *ram, struct ramfuc_reg *reg,
  203. u32 _mask, u32 _data, u32 _copy)
  204. {
  205. struct nvkm_fb *fb = ram->base.fb;
  206. struct ramfuc *fuc = &ram->fuc.base;
  207. struct nvkm_device *device = fb->subdev.device;
  208. u32 addr = 0x110000 + (reg->addr & 0xfff);
  209. u32 mask = _mask | _copy;
  210. u32 data = (_data & _mask) | (reg->data & _copy);
  211. u32 i;
  212. for (i = 0; i < 16; i++, addr += 0x1000) {
  213. if (ram->pnuts & (1 << i)) {
  214. u32 prev = nvkm_rd32(device, addr);
  215. u32 next = (prev & ~mask) | data;
  216. nvkm_memx_wr32(fuc->memx, addr, next);
  217. }
  218. }
  219. }
  220. #define ram_nuts(s,r,m,d,c) \
  221. gk104_ram_nuts((s), &(s)->fuc.r_##r, (m), (d), (c))
  222. static int
  223. gk104_ram_calc_gddr5(struct gk104_ram *ram, u32 freq)
  224. {
  225. struct gk104_ramfuc *fuc = &ram->fuc;
  226. struct nvkm_ram_data *next = ram->base.next;
  227. int vc = !next->bios.ramcfg_11_02_08;
  228. int mv = !next->bios.ramcfg_11_02_04;
  229. u32 mask, data;
  230. ram_mask(fuc, 0x10f808, 0x40000000, 0x40000000);
  231. ram_block(fuc);
  232. if (nvkm_device_engine(ram->base.fb->subdev.device, NVKM_ENGINE_DISP))
  233. ram_wr32(fuc, 0x62c000, 0x0f0f0000);
  234. /* MR1: turn termination on early, for some reason.. */
  235. if ((ram->base.mr[1] & 0x03c) != 0x030) {
  236. ram_mask(fuc, mr[1], 0x03c, ram->base.mr[1] & 0x03c);
  237. ram_nuts(ram, mr[1], 0x03c, ram->base.mr1_nuts & 0x03c, 0x000);
  238. }
  239. if (vc == 1 && ram_have(fuc, gpio2E)) {
  240. u32 temp = ram_mask(fuc, gpio2E, 0x3000, fuc->r_func2E[1]);
  241. if (temp != ram_rd32(fuc, gpio2E)) {
  242. ram_wr32(fuc, gpiotrig, 1);
  243. ram_nsec(fuc, 20000);
  244. }
  245. }
  246. ram_mask(fuc, 0x10f200, 0x00000800, 0x00000000);
  247. gk104_ram_train(fuc, 0x01020000, 0x000c0000);
  248. ram_wr32(fuc, 0x10f210, 0x00000000); /* REFRESH_AUTO = 0 */
  249. ram_nsec(fuc, 1000);
  250. ram_wr32(fuc, 0x10f310, 0x00000001); /* REFRESH */
  251. ram_nsec(fuc, 1000);
  252. ram_mask(fuc, 0x10f200, 0x80000000, 0x80000000);
  253. ram_wr32(fuc, 0x10f314, 0x00000001); /* PRECHARGE */
  254. ram_mask(fuc, 0x10f200, 0x80000000, 0x00000000);
  255. ram_wr32(fuc, 0x10f090, 0x00000061);
  256. ram_wr32(fuc, 0x10f090, 0xc000007f);
  257. ram_nsec(fuc, 1000);
  258. ram_wr32(fuc, 0x10f698, 0x00000000);
  259. ram_wr32(fuc, 0x10f69c, 0x00000000);
  260. /*XXX: there does appear to be some kind of condition here, simply
  261. * modifying these bits in the vbios from the default pl0
  262. * entries shows no change. however, the data does appear to
  263. * be correct and may be required for the transition back
  264. */
  265. mask = 0x800f07e0;
  266. data = 0x00030000;
  267. if (ram_rd32(fuc, 0x10f978) & 0x00800000)
  268. data |= 0x00040000;
  269. if (1) {
  270. data |= 0x800807e0;
  271. switch (next->bios.ramcfg_11_03_c0) {
  272. case 3: data &= ~0x00000040; break;
  273. case 2: data &= ~0x00000100; break;
  274. case 1: data &= ~0x80000000; break;
  275. case 0: data &= ~0x00000400; break;
  276. }
  277. switch (next->bios.ramcfg_11_03_30) {
  278. case 3: data &= ~0x00000020; break;
  279. case 2: data &= ~0x00000080; break;
  280. case 1: data &= ~0x00080000; break;
  281. case 0: data &= ~0x00000200; break;
  282. }
  283. }
  284. if (next->bios.ramcfg_11_02_80)
  285. mask |= 0x03000000;
  286. if (next->bios.ramcfg_11_02_40)
  287. mask |= 0x00002000;
  288. if (next->bios.ramcfg_11_07_10)
  289. mask |= 0x00004000;
  290. if (next->bios.ramcfg_11_07_08)
  291. mask |= 0x00000003;
  292. else {
  293. mask |= 0x34000000;
  294. if (ram_rd32(fuc, 0x10f978) & 0x00800000)
  295. mask |= 0x40000000;
  296. }
  297. ram_mask(fuc, 0x10f824, mask, data);
  298. ram_mask(fuc, 0x132040, 0x00010000, 0x00000000);
  299. if (ram->from == 2 && ram->mode != 2) {
  300. ram_mask(fuc, 0x10f808, 0x00080000, 0x00000000);
  301. ram_mask(fuc, 0x10f200, 0x18008000, 0x00008000);
  302. ram_mask(fuc, 0x10f800, 0x00000000, 0x00000004);
  303. ram_mask(fuc, 0x10f830, 0x00008000, 0x01040010);
  304. ram_mask(fuc, 0x10f830, 0x01000000, 0x00000000);
  305. r1373f4_init(fuc);
  306. ram_mask(fuc, 0x1373f0, 0x00000002, 0x00000001);
  307. r1373f4_fini(fuc);
  308. ram_mask(fuc, 0x10f830, 0x00c00000, 0x00240001);
  309. } else
  310. if (ram->from != 2 && ram->mode != 2) {
  311. r1373f4_init(fuc);
  312. r1373f4_fini(fuc);
  313. }
  314. if (ram_have(fuc, gpioMV)) {
  315. u32 temp = ram_mask(fuc, gpioMV, 0x3000, fuc->r_funcMV[mv]);
  316. if (temp != ram_rd32(fuc, gpioMV)) {
  317. ram_wr32(fuc, gpiotrig, 1);
  318. ram_nsec(fuc, 64000);
  319. }
  320. }
  321. if (next->bios.ramcfg_11_02_40 ||
  322. next->bios.ramcfg_11_07_10) {
  323. ram_mask(fuc, 0x132040, 0x00010000, 0x00010000);
  324. ram_nsec(fuc, 20000);
  325. }
  326. if (ram->from != 2 && ram->mode == 2) {
  327. if (0 /*XXX: Titan */)
  328. ram_mask(fuc, 0x10f200, 0x18000000, 0x18000000);
  329. ram_mask(fuc, 0x10f800, 0x00000004, 0x00000000);
  330. ram_mask(fuc, 0x1373f0, 0x00000000, 0x00000002);
  331. ram_mask(fuc, 0x10f830, 0x00800001, 0x00408010);
  332. r1373f4_init(fuc);
  333. r1373f4_fini(fuc);
  334. ram_mask(fuc, 0x10f808, 0x00000000, 0x00080000);
  335. ram_mask(fuc, 0x10f200, 0x00808000, 0x00800000);
  336. } else
  337. if (ram->from == 2 && ram->mode == 2) {
  338. ram_mask(fuc, 0x10f800, 0x00000004, 0x00000000);
  339. r1373f4_init(fuc);
  340. r1373f4_fini(fuc);
  341. }
  342. if (ram->mode != 2) /*XXX*/ {
  343. if (next->bios.ramcfg_11_07_40)
  344. ram_mask(fuc, 0x10f670, 0x80000000, 0x80000000);
  345. }
  346. ram_wr32(fuc, 0x10f65c, 0x00000011 * next->bios.rammap_11_11_0c);
  347. ram_wr32(fuc, 0x10f6b8, 0x01010101 * next->bios.ramcfg_11_09);
  348. ram_wr32(fuc, 0x10f6bc, 0x01010101 * next->bios.ramcfg_11_09);
  349. if (!next->bios.ramcfg_11_07_08 && !next->bios.ramcfg_11_07_04) {
  350. ram_wr32(fuc, 0x10f698, 0x01010101 * next->bios.ramcfg_11_04);
  351. ram_wr32(fuc, 0x10f69c, 0x01010101 * next->bios.ramcfg_11_04);
  352. } else
  353. if (!next->bios.ramcfg_11_07_08) {
  354. ram_wr32(fuc, 0x10f698, 0x00000000);
  355. ram_wr32(fuc, 0x10f69c, 0x00000000);
  356. }
  357. if (ram->mode != 2) {
  358. u32 data = 0x01000100 * next->bios.ramcfg_11_04;
  359. ram_nuke(fuc, 0x10f694);
  360. ram_mask(fuc, 0x10f694, 0xff00ff00, data);
  361. }
  362. if (ram->mode == 2 && next->bios.ramcfg_11_08_10)
  363. data = 0x00000080;
  364. else
  365. data = 0x00000000;
  366. ram_mask(fuc, 0x10f60c, 0x00000080, data);
  367. mask = 0x00070000;
  368. data = 0x00000000;
  369. if (!next->bios.ramcfg_11_02_80)
  370. data |= 0x03000000;
  371. if (!next->bios.ramcfg_11_02_40)
  372. data |= 0x00002000;
  373. if (!next->bios.ramcfg_11_07_10)
  374. data |= 0x00004000;
  375. if (!next->bios.ramcfg_11_07_08)
  376. data |= 0x00000003;
  377. else
  378. data |= 0x74000000;
  379. ram_mask(fuc, 0x10f824, mask, data);
  380. if (next->bios.ramcfg_11_01_08)
  381. data = 0x00000000;
  382. else
  383. data = 0x00001000;
  384. ram_mask(fuc, 0x10f200, 0x00001000, data);
  385. if (ram_rd32(fuc, 0x10f670) & 0x80000000) {
  386. ram_nsec(fuc, 10000);
  387. ram_mask(fuc, 0x10f670, 0x80000000, 0x00000000);
  388. }
  389. if (next->bios.ramcfg_11_08_01)
  390. data = 0x00100000;
  391. else
  392. data = 0x00000000;
  393. ram_mask(fuc, 0x10f82c, 0x00100000, data);
  394. data = 0x00000000;
  395. if (next->bios.ramcfg_11_08_08)
  396. data |= 0x00002000;
  397. if (next->bios.ramcfg_11_08_04)
  398. data |= 0x00001000;
  399. if (next->bios.ramcfg_11_08_02)
  400. data |= 0x00004000;
  401. ram_mask(fuc, 0x10f830, 0x00007000, data);
  402. /* PFB timing */
  403. ram_mask(fuc, 0x10f248, 0xffffffff, next->bios.timing[10]);
  404. ram_mask(fuc, 0x10f290, 0xffffffff, next->bios.timing[0]);
  405. ram_mask(fuc, 0x10f294, 0xffffffff, next->bios.timing[1]);
  406. ram_mask(fuc, 0x10f298, 0xffffffff, next->bios.timing[2]);
  407. ram_mask(fuc, 0x10f29c, 0xffffffff, next->bios.timing[3]);
  408. ram_mask(fuc, 0x10f2a0, 0xffffffff, next->bios.timing[4]);
  409. ram_mask(fuc, 0x10f2a4, 0xffffffff, next->bios.timing[5]);
  410. ram_mask(fuc, 0x10f2a8, 0xffffffff, next->bios.timing[6]);
  411. ram_mask(fuc, 0x10f2ac, 0xffffffff, next->bios.timing[7]);
  412. ram_mask(fuc, 0x10f2cc, 0xffffffff, next->bios.timing[8]);
  413. ram_mask(fuc, 0x10f2e8, 0xffffffff, next->bios.timing[9]);
  414. data = mask = 0x00000000;
  415. if (ram->diff.ramcfg_11_08_20) {
  416. if (next->bios.ramcfg_11_08_20)
  417. data |= 0x01000000;
  418. mask |= 0x01000000;
  419. }
  420. ram_mask(fuc, 0x10f200, mask, data);
  421. data = mask = 0x00000000;
  422. if (ram->diff.ramcfg_11_02_03) {
  423. data |= next->bios.ramcfg_11_02_03 << 8;
  424. mask |= 0x00000300;
  425. }
  426. if (ram->diff.ramcfg_11_01_10) {
  427. if (next->bios.ramcfg_11_01_10)
  428. data |= 0x70000000;
  429. mask |= 0x70000000;
  430. }
  431. ram_mask(fuc, 0x10f604, mask, data);
  432. data = mask = 0x00000000;
  433. if (ram->diff.timing_20_30_07) {
  434. data |= next->bios.timing_20_30_07 << 28;
  435. mask |= 0x70000000;
  436. }
  437. if (ram->diff.ramcfg_11_01_01) {
  438. if (next->bios.ramcfg_11_01_01)
  439. data |= 0x00000100;
  440. mask |= 0x00000100;
  441. }
  442. ram_mask(fuc, 0x10f614, mask, data);
  443. data = mask = 0x00000000;
  444. if (ram->diff.timing_20_30_07) {
  445. data |= next->bios.timing_20_30_07 << 28;
  446. mask |= 0x70000000;
  447. }
  448. if (ram->diff.ramcfg_11_01_02) {
  449. if (next->bios.ramcfg_11_01_02)
  450. data |= 0x00000100;
  451. mask |= 0x00000100;
  452. }
  453. ram_mask(fuc, 0x10f610, mask, data);
  454. mask = 0x33f00000;
  455. data = 0x00000000;
  456. if (!next->bios.ramcfg_11_01_04)
  457. data |= 0x20200000;
  458. if (!next->bios.ramcfg_11_07_80)
  459. data |= 0x12800000;
  460. /*XXX: see note above about there probably being some condition
  461. * for the 10f824 stuff that uses ramcfg 3...
  462. */
  463. if (next->bios.ramcfg_11_03_f0) {
  464. if (next->bios.rammap_11_08_0c) {
  465. if (!next->bios.ramcfg_11_07_80)
  466. mask |= 0x00000020;
  467. else
  468. data |= 0x00000020;
  469. mask |= 0x00000004;
  470. }
  471. } else {
  472. mask |= 0x40000020;
  473. data |= 0x00000004;
  474. }
  475. ram_mask(fuc, 0x10f808, mask, data);
  476. ram_wr32(fuc, 0x10f870, 0x11111111 * next->bios.ramcfg_11_03_0f);
  477. data = mask = 0x00000000;
  478. if (ram->diff.ramcfg_11_02_03) {
  479. data |= next->bios.ramcfg_11_02_03;
  480. mask |= 0x00000003;
  481. }
  482. if (ram->diff.ramcfg_11_01_10) {
  483. if (next->bios.ramcfg_11_01_10)
  484. data |= 0x00000004;
  485. mask |= 0x00000004;
  486. }
  487. if ((ram_mask(fuc, 0x100770, mask, data) & mask & 4) != (data & 4)) {
  488. ram_mask(fuc, 0x100750, 0x00000008, 0x00000008);
  489. ram_wr32(fuc, 0x100710, 0x00000000);
  490. ram_wait(fuc, 0x100710, 0x80000000, 0x80000000, 200000);
  491. }
  492. data = next->bios.timing_20_30_07 << 8;
  493. if (next->bios.ramcfg_11_01_01)
  494. data |= 0x80000000;
  495. ram_mask(fuc, 0x100778, 0x00000700, data);
  496. ram_mask(fuc, 0x10f250, 0x000003f0, next->bios.timing_20_2c_003f << 4);
  497. data = (next->bios.timing[10] & 0x7f000000) >> 24;
  498. if (data < next->bios.timing_20_2c_1fc0)
  499. data = next->bios.timing_20_2c_1fc0;
  500. ram_mask(fuc, 0x10f24c, 0x7f000000, data << 24);
  501. ram_mask(fuc, 0x10f224, 0x001f0000, next->bios.timing_20_30_f8 << 16);
  502. ram_mask(fuc, 0x10fec4, 0x041e0f07, next->bios.timing_20_31_0800 << 26 |
  503. next->bios.timing_20_31_0780 << 17 |
  504. next->bios.timing_20_31_0078 << 8 |
  505. next->bios.timing_20_31_0007);
  506. ram_mask(fuc, 0x10fec8, 0x00000027, next->bios.timing_20_31_8000 << 5 |
  507. next->bios.timing_20_31_7000);
  508. ram_wr32(fuc, 0x10f090, 0x4000007e);
  509. ram_nsec(fuc, 2000);
  510. ram_wr32(fuc, 0x10f314, 0x00000001); /* PRECHARGE */
  511. ram_wr32(fuc, 0x10f310, 0x00000001); /* REFRESH */
  512. ram_wr32(fuc, 0x10f210, 0x80000000); /* REFRESH_AUTO = 1 */
  513. if (next->bios.ramcfg_11_08_10 && (ram->mode == 2) /*XXX*/) {
  514. u32 temp = ram_mask(fuc, 0x10f294, 0xff000000, 0x24000000);
  515. gk104_ram_train(fuc, 0xbc0e0000, 0xa4010000); /*XXX*/
  516. ram_nsec(fuc, 1000);
  517. ram_wr32(fuc, 0x10f294, temp);
  518. }
  519. ram_mask(fuc, mr[3], 0xfff, ram->base.mr[3]);
  520. ram_wr32(fuc, mr[0], ram->base.mr[0]);
  521. ram_mask(fuc, mr[8], 0xfff, ram->base.mr[8]);
  522. ram_nsec(fuc, 1000);
  523. ram_mask(fuc, mr[1], 0xfff, ram->base.mr[1]);
  524. ram_mask(fuc, mr[5], 0xfff, ram->base.mr[5] & ~0x004); /* LP3 later */
  525. ram_mask(fuc, mr[6], 0xfff, ram->base.mr[6]);
  526. ram_mask(fuc, mr[7], 0xfff, ram->base.mr[7]);
  527. if (vc == 0 && ram_have(fuc, gpio2E)) {
  528. u32 temp = ram_mask(fuc, gpio2E, 0x3000, fuc->r_func2E[0]);
  529. if (temp != ram_rd32(fuc, gpio2E)) {
  530. ram_wr32(fuc, gpiotrig, 1);
  531. ram_nsec(fuc, 20000);
  532. }
  533. }
  534. ram_mask(fuc, 0x10f200, 0x80000000, 0x80000000);
  535. ram_wr32(fuc, 0x10f318, 0x00000001); /* NOP? */
  536. ram_mask(fuc, 0x10f200, 0x80000000, 0x00000000);
  537. ram_nsec(fuc, 1000);
  538. ram_nuts(ram, 0x10f200, 0x18808800, 0x00000000, 0x18808800);
  539. data = ram_rd32(fuc, 0x10f978);
  540. data &= ~0x00046144;
  541. data |= 0x0000000b;
  542. if (!next->bios.ramcfg_11_07_08) {
  543. if (!next->bios.ramcfg_11_07_04)
  544. data |= 0x0000200c;
  545. else
  546. data |= 0x00000000;
  547. } else {
  548. data |= 0x00040044;
  549. }
  550. ram_wr32(fuc, 0x10f978, data);
  551. if (ram->mode == 1) {
  552. data = ram_rd32(fuc, 0x10f830) | 0x00000001;
  553. ram_wr32(fuc, 0x10f830, data);
  554. }
  555. if (!next->bios.ramcfg_11_07_08) {
  556. data = 0x88020000;
  557. if ( next->bios.ramcfg_11_07_04)
  558. data |= 0x10000000;
  559. if (!next->bios.rammap_11_08_10)
  560. data |= 0x00080000;
  561. } else {
  562. data = 0xa40e0000;
  563. }
  564. gk104_ram_train(fuc, 0xbc0f0000, data);
  565. if (1) /* XXX: not always? */
  566. ram_nsec(fuc, 1000);
  567. if (ram->mode == 2) { /*XXX*/
  568. ram_mask(fuc, 0x10f800, 0x00000004, 0x00000004);
  569. }
  570. /* LP3 */
  571. if (ram_mask(fuc, mr[5], 0x004, ram->base.mr[5]) != ram->base.mr[5])
  572. ram_nsec(fuc, 1000);
  573. if (ram->mode != 2) {
  574. ram_mask(fuc, 0x10f830, 0x01000000, 0x01000000);
  575. ram_mask(fuc, 0x10f830, 0x01000000, 0x00000000);
  576. }
  577. if (next->bios.ramcfg_11_07_02)
  578. gk104_ram_train(fuc, 0x80020000, 0x01000000);
  579. ram_unblock(fuc);
  580. if (nvkm_device_engine(ram->base.fb->subdev.device, NVKM_ENGINE_DISP))
  581. ram_wr32(fuc, 0x62c000, 0x0f0f0f00);
  582. if (next->bios.rammap_11_08_01)
  583. data = 0x00000800;
  584. else
  585. data = 0x00000000;
  586. ram_mask(fuc, 0x10f200, 0x00000800, data);
  587. ram_nuts(ram, 0x10f200, 0x18808800, data, 0x18808800);
  588. return 0;
  589. }
  590. /*******************************************************************************
  591. * DDR3
  592. ******************************************************************************/
  593. static void
  594. nvkm_sddr3_dll_reset(struct gk104_ramfuc *fuc)
  595. {
  596. ram_nuke(fuc, mr[0]);
  597. ram_mask(fuc, mr[0], 0x100, 0x100);
  598. ram_mask(fuc, mr[0], 0x100, 0x000);
  599. }
  600. static void
  601. nvkm_sddr3_dll_disable(struct gk104_ramfuc *fuc)
  602. {
  603. u32 mr1_old = ram_rd32(fuc, mr[1]);
  604. if (!(mr1_old & 0x1)) {
  605. ram_mask(fuc, mr[1], 0x1, 0x1);
  606. ram_nsec(fuc, 1000);
  607. }
  608. }
  609. static int
  610. gk104_ram_calc_sddr3(struct gk104_ram *ram, u32 freq)
  611. {
  612. struct gk104_ramfuc *fuc = &ram->fuc;
  613. const u32 rcoef = (( ram->P1 << 16) | (ram->N1 << 8) | ram->M1);
  614. const u32 runk0 = ram->fN1 << 16;
  615. const u32 runk1 = ram->fN1;
  616. struct nvkm_ram_data *next = ram->base.next;
  617. int vc = !next->bios.ramcfg_11_02_08;
  618. int mv = !next->bios.ramcfg_11_02_04;
  619. u32 mask, data;
  620. ram_mask(fuc, 0x10f808, 0x40000000, 0x40000000);
  621. ram_block(fuc);
  622. if (nvkm_device_engine(ram->base.fb->subdev.device, NVKM_ENGINE_DISP))
  623. ram_wr32(fuc, 0x62c000, 0x0f0f0000);
  624. if (vc == 1 && ram_have(fuc, gpio2E)) {
  625. u32 temp = ram_mask(fuc, gpio2E, 0x3000, fuc->r_func2E[1]);
  626. if (temp != ram_rd32(fuc, gpio2E)) {
  627. ram_wr32(fuc, gpiotrig, 1);
  628. ram_nsec(fuc, 20000);
  629. }
  630. }
  631. ram_mask(fuc, 0x10f200, 0x00000800, 0x00000000);
  632. if (next->bios.ramcfg_11_03_f0)
  633. ram_mask(fuc, 0x10f808, 0x04000000, 0x04000000);
  634. ram_wr32(fuc, 0x10f314, 0x00000001); /* PRECHARGE */
  635. if (next->bios.ramcfg_DLLoff)
  636. nvkm_sddr3_dll_disable(fuc);
  637. ram_wr32(fuc, 0x10f210, 0x00000000); /* REFRESH_AUTO = 0 */
  638. ram_wr32(fuc, 0x10f310, 0x00000001); /* REFRESH */
  639. ram_mask(fuc, 0x10f200, 0x80000000, 0x80000000);
  640. ram_wr32(fuc, 0x10f310, 0x00000001); /* REFRESH */
  641. ram_mask(fuc, 0x10f200, 0x80000000, 0x00000000);
  642. ram_nsec(fuc, 1000);
  643. ram_wr32(fuc, 0x10f090, 0x00000060);
  644. ram_wr32(fuc, 0x10f090, 0xc000007e);
  645. /*XXX: there does appear to be some kind of condition here, simply
  646. * modifying these bits in the vbios from the default pl0
  647. * entries shows no change. however, the data does appear to
  648. * be correct and may be required for the transition back
  649. */
  650. mask = 0x00010000;
  651. data = 0x00010000;
  652. if (1) {
  653. mask |= 0x800807e0;
  654. data |= 0x800807e0;
  655. switch (next->bios.ramcfg_11_03_c0) {
  656. case 3: data &= ~0x00000040; break;
  657. case 2: data &= ~0x00000100; break;
  658. case 1: data &= ~0x80000000; break;
  659. case 0: data &= ~0x00000400; break;
  660. }
  661. switch (next->bios.ramcfg_11_03_30) {
  662. case 3: data &= ~0x00000020; break;
  663. case 2: data &= ~0x00000080; break;
  664. case 1: data &= ~0x00080000; break;
  665. case 0: data &= ~0x00000200; break;
  666. }
  667. }
  668. if (next->bios.ramcfg_11_02_80)
  669. mask |= 0x03000000;
  670. if (next->bios.ramcfg_11_02_40)
  671. mask |= 0x00002000;
  672. if (next->bios.ramcfg_11_07_10)
  673. mask |= 0x00004000;
  674. if (next->bios.ramcfg_11_07_08)
  675. mask |= 0x00000003;
  676. else
  677. mask |= 0x14000000;
  678. ram_mask(fuc, 0x10f824, mask, data);
  679. ram_mask(fuc, 0x132040, 0x00010000, 0x00000000);
  680. ram_mask(fuc, 0x1373f4, 0x00000000, 0x00010010);
  681. data = ram_rd32(fuc, 0x1373ec) & ~0x00030000;
  682. data |= next->bios.ramcfg_11_03_30 << 16;
  683. ram_wr32(fuc, 0x1373ec, data);
  684. ram_mask(fuc, 0x1373f4, 0x00000003, 0x00000000);
  685. ram_mask(fuc, 0x1373f4, 0x00000010, 0x00000000);
  686. /* (re)program refpll, if required */
  687. if ((ram_rd32(fuc, 0x132024) & 0xffffffff) != rcoef ||
  688. (ram_rd32(fuc, 0x132034) & 0x0000ffff) != runk1) {
  689. ram_mask(fuc, 0x132000, 0x00000001, 0x00000000);
  690. ram_mask(fuc, 0x132020, 0x00000001, 0x00000000);
  691. ram_wr32(fuc, 0x137320, 0x00000000);
  692. ram_mask(fuc, 0x132030, 0xffff0000, runk0);
  693. ram_mask(fuc, 0x132034, 0x0000ffff, runk1);
  694. ram_wr32(fuc, 0x132024, rcoef);
  695. ram_mask(fuc, 0x132028, 0x00080000, 0x00080000);
  696. ram_mask(fuc, 0x132020, 0x00000001, 0x00000001);
  697. ram_wait(fuc, 0x137390, 0x00020000, 0x00020000, 64000);
  698. ram_mask(fuc, 0x132028, 0x00080000, 0x00000000);
  699. }
  700. ram_mask(fuc, 0x1373f4, 0x00000010, 0x00000010);
  701. ram_mask(fuc, 0x1373f4, 0x00000003, 0x00000001);
  702. ram_mask(fuc, 0x1373f4, 0x00010000, 0x00000000);
  703. if (ram_have(fuc, gpioMV)) {
  704. u32 temp = ram_mask(fuc, gpioMV, 0x3000, fuc->r_funcMV[mv]);
  705. if (temp != ram_rd32(fuc, gpioMV)) {
  706. ram_wr32(fuc, gpiotrig, 1);
  707. ram_nsec(fuc, 64000);
  708. }
  709. }
  710. if (next->bios.ramcfg_11_02_40 ||
  711. next->bios.ramcfg_11_07_10) {
  712. ram_mask(fuc, 0x132040, 0x00010000, 0x00010000);
  713. ram_nsec(fuc, 20000);
  714. }
  715. if (ram->mode != 2) /*XXX*/ {
  716. if (next->bios.ramcfg_11_07_40)
  717. ram_mask(fuc, 0x10f670, 0x80000000, 0x80000000);
  718. }
  719. ram_wr32(fuc, 0x10f65c, 0x00000011 * next->bios.rammap_11_11_0c);
  720. ram_wr32(fuc, 0x10f6b8, 0x01010101 * next->bios.ramcfg_11_09);
  721. ram_wr32(fuc, 0x10f6bc, 0x01010101 * next->bios.ramcfg_11_09);
  722. mask = 0x00010000;
  723. data = 0x00000000;
  724. if (!next->bios.ramcfg_11_02_80)
  725. data |= 0x03000000;
  726. if (!next->bios.ramcfg_11_02_40)
  727. data |= 0x00002000;
  728. if (!next->bios.ramcfg_11_07_10)
  729. data |= 0x00004000;
  730. if (!next->bios.ramcfg_11_07_08)
  731. data |= 0x00000003;
  732. else
  733. data |= 0x14000000;
  734. ram_mask(fuc, 0x10f824, mask, data);
  735. ram_nsec(fuc, 1000);
  736. if (next->bios.ramcfg_11_08_01)
  737. data = 0x00100000;
  738. else
  739. data = 0x00000000;
  740. ram_mask(fuc, 0x10f82c, 0x00100000, data);
  741. /* PFB timing */
  742. ram_mask(fuc, 0x10f248, 0xffffffff, next->bios.timing[10]);
  743. ram_mask(fuc, 0x10f290, 0xffffffff, next->bios.timing[0]);
  744. ram_mask(fuc, 0x10f294, 0xffffffff, next->bios.timing[1]);
  745. ram_mask(fuc, 0x10f298, 0xffffffff, next->bios.timing[2]);
  746. ram_mask(fuc, 0x10f29c, 0xffffffff, next->bios.timing[3]);
  747. ram_mask(fuc, 0x10f2a0, 0xffffffff, next->bios.timing[4]);
  748. ram_mask(fuc, 0x10f2a4, 0xffffffff, next->bios.timing[5]);
  749. ram_mask(fuc, 0x10f2a8, 0xffffffff, next->bios.timing[6]);
  750. ram_mask(fuc, 0x10f2ac, 0xffffffff, next->bios.timing[7]);
  751. ram_mask(fuc, 0x10f2cc, 0xffffffff, next->bios.timing[8]);
  752. ram_mask(fuc, 0x10f2e8, 0xffffffff, next->bios.timing[9]);
  753. mask = 0x33f00000;
  754. data = 0x00000000;
  755. if (!next->bios.ramcfg_11_01_04)
  756. data |= 0x20200000;
  757. if (!next->bios.ramcfg_11_07_80)
  758. data |= 0x12800000;
  759. /*XXX: see note above about there probably being some condition
  760. * for the 10f824 stuff that uses ramcfg 3...
  761. */
  762. if (next->bios.ramcfg_11_03_f0) {
  763. if (next->bios.rammap_11_08_0c) {
  764. if (!next->bios.ramcfg_11_07_80)
  765. mask |= 0x00000020;
  766. else
  767. data |= 0x00000020;
  768. mask |= 0x08000004;
  769. }
  770. data |= 0x04000000;
  771. } else {
  772. mask |= 0x44000020;
  773. data |= 0x08000004;
  774. }
  775. ram_mask(fuc, 0x10f808, mask, data);
  776. ram_wr32(fuc, 0x10f870, 0x11111111 * next->bios.ramcfg_11_03_0f);
  777. ram_mask(fuc, 0x10f250, 0x000003f0, next->bios.timing_20_2c_003f << 4);
  778. data = (next->bios.timing[10] & 0x7f000000) >> 24;
  779. if (data < next->bios.timing_20_2c_1fc0)
  780. data = next->bios.timing_20_2c_1fc0;
  781. ram_mask(fuc, 0x10f24c, 0x7f000000, data << 24);
  782. ram_mask(fuc, 0x10f224, 0x001f0000, next->bios.timing_20_30_f8 << 16);
  783. ram_wr32(fuc, 0x10f090, 0x4000007f);
  784. ram_nsec(fuc, 1000);
  785. ram_wr32(fuc, 0x10f314, 0x00000001); /* PRECHARGE */
  786. ram_wr32(fuc, 0x10f310, 0x00000001); /* REFRESH */
  787. ram_wr32(fuc, 0x10f210, 0x80000000); /* REFRESH_AUTO = 1 */
  788. ram_nsec(fuc, 1000);
  789. if (!next->bios.ramcfg_DLLoff) {
  790. ram_mask(fuc, mr[1], 0x1, 0x0);
  791. nvkm_sddr3_dll_reset(fuc);
  792. }
  793. ram_mask(fuc, mr[2], 0x00000fff, ram->base.mr[2]);
  794. ram_mask(fuc, mr[1], 0xffffffff, ram->base.mr[1]);
  795. ram_wr32(fuc, mr[0], ram->base.mr[0]);
  796. ram_nsec(fuc, 1000);
  797. if (!next->bios.ramcfg_DLLoff) {
  798. nvkm_sddr3_dll_reset(fuc);
  799. ram_nsec(fuc, 1000);
  800. }
  801. if (vc == 0 && ram_have(fuc, gpio2E)) {
  802. u32 temp = ram_mask(fuc, gpio2E, 0x3000, fuc->r_func2E[0]);
  803. if (temp != ram_rd32(fuc, gpio2E)) {
  804. ram_wr32(fuc, gpiotrig, 1);
  805. ram_nsec(fuc, 20000);
  806. }
  807. }
  808. if (ram->mode != 2) {
  809. ram_mask(fuc, 0x10f830, 0x01000000, 0x01000000);
  810. ram_mask(fuc, 0x10f830, 0x01000000, 0x00000000);
  811. }
  812. ram_mask(fuc, 0x10f200, 0x80000000, 0x80000000);
  813. ram_wr32(fuc, 0x10f318, 0x00000001); /* NOP? */
  814. ram_mask(fuc, 0x10f200, 0x80000000, 0x00000000);
  815. ram_nsec(fuc, 1000);
  816. ram_unblock(fuc);
  817. if (nvkm_device_engine(ram->base.fb->subdev.device, NVKM_ENGINE_DISP))
  818. ram_wr32(fuc, 0x62c000, 0x0f0f0f00);
  819. if (next->bios.rammap_11_08_01)
  820. data = 0x00000800;
  821. else
  822. data = 0x00000000;
  823. ram_mask(fuc, 0x10f200, 0x00000800, data);
  824. return 0;
  825. }
  826. /*******************************************************************************
  827. * main hooks
  828. ******************************************************************************/
  829. static int
  830. gk104_ram_calc_data(struct gk104_ram *ram, u32 khz, struct nvkm_ram_data *data)
  831. {
  832. struct nvkm_subdev *subdev = &ram->base.fb->subdev;
  833. struct nvkm_ram_data *cfg;
  834. u32 mhz = khz / 1000;
  835. list_for_each_entry(cfg, &ram->cfg, head) {
  836. if (mhz >= cfg->bios.rammap_min &&
  837. mhz <= cfg->bios.rammap_max) {
  838. *data = *cfg;
  839. data->freq = khz;
  840. return 0;
  841. }
  842. }
  843. nvkm_error(subdev, "ramcfg data for %dMHz not found\n", mhz);
  844. return -EINVAL;
  845. }
  846. static int
  847. gk104_calc_pll_output(int fN, int M, int N, int P, int clk)
  848. {
  849. return ((clk * N) + (((u16)(fN + 4096) * clk) >> 13)) / (M * P);
  850. }
  851. static int
  852. gk104_pll_calc_hiclk(int target_khz, int crystal,
  853. int *N1, int *fN1, int *M1, int *P1,
  854. int *N2, int *M2, int *P2)
  855. {
  856. int best_err = target_khz, p_ref, n_ref;
  857. bool upper = false;
  858. *M1 = 1;
  859. /* M has to be 1, otherwise it gets unstable */
  860. *M2 = 1;
  861. /* can be 1 or 2, sticking with 1 for simplicity */
  862. *P2 = 1;
  863. for (p_ref = 0x7; p_ref >= 0x5; --p_ref) {
  864. for (n_ref = 0x25; n_ref <= 0x2b; ++n_ref) {
  865. int cur_N, cur_clk, cur_err;
  866. cur_clk = gk104_calc_pll_output(0, 1, n_ref, p_ref, crystal);
  867. cur_N = target_khz / cur_clk;
  868. cur_err = target_khz
  869. - gk104_calc_pll_output(0xf000, 1, cur_N, 1, cur_clk);
  870. /* we found a better combination */
  871. if (cur_err < best_err) {
  872. best_err = cur_err;
  873. *N2 = cur_N;
  874. *N1 = n_ref;
  875. *P1 = p_ref;
  876. upper = false;
  877. }
  878. cur_N += 1;
  879. cur_err = gk104_calc_pll_output(0xf000, 1, cur_N, 1, cur_clk)
  880. - target_khz;
  881. if (cur_err < best_err) {
  882. best_err = cur_err;
  883. *N2 = cur_N;
  884. *N1 = n_ref;
  885. *P1 = p_ref;
  886. upper = true;
  887. }
  888. }
  889. }
  890. /* adjust fN to get closer to the target clock */
  891. *fN1 = (u16)((((best_err / *N2 * *P2) * (*P1 * *M1)) << 13) / crystal);
  892. if (upper)
  893. *fN1 = (u16)(1 - *fN1);
  894. return gk104_calc_pll_output(*fN1, 1, *N1, *P1, crystal);
  895. }
  896. static int
  897. gk104_ram_calc_xits(struct gk104_ram *ram, struct nvkm_ram_data *next)
  898. {
  899. struct gk104_ramfuc *fuc = &ram->fuc;
  900. struct nvkm_subdev *subdev = &ram->base.fb->subdev;
  901. int refclk, i;
  902. int ret;
  903. ret = ram_init(fuc, ram->base.fb);
  904. if (ret)
  905. return ret;
  906. ram->mode = (next->freq > fuc->refpll.vco1.max_freq) ? 2 : 1;
  907. ram->from = ram_rd32(fuc, 0x1373f4) & 0x0000000f;
  908. /* XXX: this is *not* what nvidia do. on fermi nvidia generally
  909. * select, based on some unknown condition, one of the two possible
  910. * reference frequencies listed in the vbios table for mempll and
  911. * program refpll to that frequency.
  912. *
  913. * so far, i've seen very weird values being chosen by nvidia on
  914. * kepler boards, no idea how/why they're chosen.
  915. */
  916. refclk = next->freq;
  917. if (ram->mode == 2) {
  918. ret = gk104_pll_calc_hiclk(next->freq, subdev->device->crystal,
  919. &ram->N1, &ram->fN1, &ram->M1, &ram->P1,
  920. &ram->N2, &ram->M2, &ram->P2);
  921. fuc->mempll.refclk = ret;
  922. if (ret <= 0) {
  923. nvkm_error(subdev, "unable to calc plls\n");
  924. return -EINVAL;
  925. }
  926. nvkm_debug(subdev, "sucessfully calced PLLs for clock %i kHz"
  927. " (refclock: %i kHz)\n", next->freq, ret);
  928. } else {
  929. /* calculate refpll coefficients */
  930. ret = gt215_pll_calc(subdev, &fuc->refpll, refclk, &ram->N1,
  931. &ram->fN1, &ram->M1, &ram->P1);
  932. fuc->mempll.refclk = ret;
  933. if (ret <= 0) {
  934. nvkm_error(subdev, "unable to calc refpll\n");
  935. return -EINVAL;
  936. }
  937. }
  938. for (i = 0; i < ARRAY_SIZE(fuc->r_mr); i++) {
  939. if (ram_have(fuc, mr[i]))
  940. ram->base.mr[i] = ram_rd32(fuc, mr[i]);
  941. }
  942. ram->base.freq = next->freq;
  943. switch (ram->base.type) {
  944. case NVKM_RAM_TYPE_DDR3:
  945. ret = nvkm_sddr3_calc(&ram->base);
  946. if (ret == 0)
  947. ret = gk104_ram_calc_sddr3(ram, next->freq);
  948. break;
  949. case NVKM_RAM_TYPE_GDDR5:
  950. ret = nvkm_gddr5_calc(&ram->base, ram->pnuts != 0);
  951. if (ret == 0)
  952. ret = gk104_ram_calc_gddr5(ram, next->freq);
  953. break;
  954. default:
  955. ret = -ENOSYS;
  956. break;
  957. }
  958. return ret;
  959. }
  960. int
  961. gk104_ram_calc(struct nvkm_ram *base, u32 freq)
  962. {
  963. struct gk104_ram *ram = gk104_ram(base);
  964. struct nvkm_clk *clk = ram->base.fb->subdev.device->clk;
  965. struct nvkm_ram_data *xits = &ram->base.xition;
  966. struct nvkm_ram_data *copy;
  967. int ret;
  968. if (ram->base.next == NULL) {
  969. ret = gk104_ram_calc_data(ram,
  970. nvkm_clk_read(clk, nv_clk_src_mem),
  971. &ram->base.former);
  972. if (ret)
  973. return ret;
  974. ret = gk104_ram_calc_data(ram, freq, &ram->base.target);
  975. if (ret)
  976. return ret;
  977. if (ram->base.target.freq < ram->base.former.freq) {
  978. *xits = ram->base.target;
  979. copy = &ram->base.former;
  980. } else {
  981. *xits = ram->base.former;
  982. copy = &ram->base.target;
  983. }
  984. xits->bios.ramcfg_11_02_04 = copy->bios.ramcfg_11_02_04;
  985. xits->bios.ramcfg_11_02_03 = copy->bios.ramcfg_11_02_03;
  986. xits->bios.timing_20_30_07 = copy->bios.timing_20_30_07;
  987. ram->base.next = &ram->base.target;
  988. if (memcmp(xits, &ram->base.former, sizeof(xits->bios)))
  989. ram->base.next = &ram->base.xition;
  990. } else {
  991. BUG_ON(ram->base.next != &ram->base.xition);
  992. ram->base.next = &ram->base.target;
  993. }
  994. return gk104_ram_calc_xits(ram, ram->base.next);
  995. }
  996. static void
  997. gk104_ram_prog_0(struct gk104_ram *ram, u32 freq)
  998. {
  999. struct nvkm_device *device = ram->base.fb->subdev.device;
  1000. struct nvkm_ram_data *cfg;
  1001. u32 mhz = freq / 1000;
  1002. u32 mask, data;
  1003. list_for_each_entry(cfg, &ram->cfg, head) {
  1004. if (mhz >= cfg->bios.rammap_min &&
  1005. mhz <= cfg->bios.rammap_max)
  1006. break;
  1007. }
  1008. if (&cfg->head == &ram->cfg)
  1009. return;
  1010. if (mask = 0, data = 0, ram->diff.rammap_11_0a_03fe) {
  1011. data |= cfg->bios.rammap_11_0a_03fe << 12;
  1012. mask |= 0x001ff000;
  1013. }
  1014. if (ram->diff.rammap_11_09_01ff) {
  1015. data |= cfg->bios.rammap_11_09_01ff;
  1016. mask |= 0x000001ff;
  1017. }
  1018. nvkm_mask(device, 0x10f468, mask, data);
  1019. if (mask = 0, data = 0, ram->diff.rammap_11_0a_0400) {
  1020. data |= cfg->bios.rammap_11_0a_0400;
  1021. mask |= 0x00000001;
  1022. }
  1023. nvkm_mask(device, 0x10f420, mask, data);
  1024. if (mask = 0, data = 0, ram->diff.rammap_11_0a_0800) {
  1025. data |= cfg->bios.rammap_11_0a_0800;
  1026. mask |= 0x00000001;
  1027. }
  1028. nvkm_mask(device, 0x10f430, mask, data);
  1029. if (mask = 0, data = 0, ram->diff.rammap_11_0b_01f0) {
  1030. data |= cfg->bios.rammap_11_0b_01f0;
  1031. mask |= 0x0000001f;
  1032. }
  1033. nvkm_mask(device, 0x10f400, mask, data);
  1034. if (mask = 0, data = 0, ram->diff.rammap_11_0b_0200) {
  1035. data |= cfg->bios.rammap_11_0b_0200 << 9;
  1036. mask |= 0x00000200;
  1037. }
  1038. nvkm_mask(device, 0x10f410, mask, data);
  1039. if (mask = 0, data = 0, ram->diff.rammap_11_0d) {
  1040. data |= cfg->bios.rammap_11_0d << 16;
  1041. mask |= 0x00ff0000;
  1042. }
  1043. if (ram->diff.rammap_11_0f) {
  1044. data |= cfg->bios.rammap_11_0f << 8;
  1045. mask |= 0x0000ff00;
  1046. }
  1047. nvkm_mask(device, 0x10f440, mask, data);
  1048. if (mask = 0, data = 0, ram->diff.rammap_11_0e) {
  1049. data |= cfg->bios.rammap_11_0e << 8;
  1050. mask |= 0x0000ff00;
  1051. }
  1052. if (ram->diff.rammap_11_0b_0800) {
  1053. data |= cfg->bios.rammap_11_0b_0800 << 7;
  1054. mask |= 0x00000080;
  1055. }
  1056. if (ram->diff.rammap_11_0b_0400) {
  1057. data |= cfg->bios.rammap_11_0b_0400 << 5;
  1058. mask |= 0x00000020;
  1059. }
  1060. nvkm_mask(device, 0x10f444, mask, data);
  1061. }
  1062. int
  1063. gk104_ram_prog(struct nvkm_ram *base)
  1064. {
  1065. struct gk104_ram *ram = gk104_ram(base);
  1066. struct gk104_ramfuc *fuc = &ram->fuc;
  1067. struct nvkm_device *device = ram->base.fb->subdev.device;
  1068. struct nvkm_ram_data *next = ram->base.next;
  1069. if (!nvkm_boolopt(device->cfgopt, "NvMemExec", true)) {
  1070. ram_exec(fuc, false);
  1071. return (ram->base.next == &ram->base.xition);
  1072. }
  1073. gk104_ram_prog_0(ram, 1000);
  1074. ram_exec(fuc, true);
  1075. gk104_ram_prog_0(ram, next->freq);
  1076. return (ram->base.next == &ram->base.xition);
  1077. }
  1078. void
  1079. gk104_ram_tidy(struct nvkm_ram *base)
  1080. {
  1081. struct gk104_ram *ram = gk104_ram(base);
  1082. ram->base.next = NULL;
  1083. ram_exec(&ram->fuc, false);
  1084. }
  1085. struct gk104_ram_train {
  1086. u16 mask;
  1087. struct nvbios_M0209S remap;
  1088. struct nvbios_M0209S type00;
  1089. struct nvbios_M0209S type01;
  1090. struct nvbios_M0209S type04;
  1091. struct nvbios_M0209S type06;
  1092. struct nvbios_M0209S type07;
  1093. struct nvbios_M0209S type08;
  1094. struct nvbios_M0209S type09;
  1095. };
  1096. static int
  1097. gk104_ram_train_type(struct nvkm_ram *ram, int i, u8 ramcfg,
  1098. struct gk104_ram_train *train)
  1099. {
  1100. struct nvkm_bios *bios = ram->fb->subdev.device->bios;
  1101. struct nvbios_M0205E M0205E;
  1102. struct nvbios_M0205S M0205S;
  1103. struct nvbios_M0209E M0209E;
  1104. struct nvbios_M0209S *remap = &train->remap;
  1105. struct nvbios_M0209S *value;
  1106. u8 ver, hdr, cnt, len;
  1107. u32 data;
  1108. /* determine type of data for this index */
  1109. if (!(data = nvbios_M0205Ep(bios, i, &ver, &hdr, &cnt, &len, &M0205E)))
  1110. return -ENOENT;
  1111. switch (M0205E.type) {
  1112. case 0x00: value = &train->type00; break;
  1113. case 0x01: value = &train->type01; break;
  1114. case 0x04: value = &train->type04; break;
  1115. case 0x06: value = &train->type06; break;
  1116. case 0x07: value = &train->type07; break;
  1117. case 0x08: value = &train->type08; break;
  1118. case 0x09: value = &train->type09; break;
  1119. default:
  1120. return 0;
  1121. }
  1122. /* training data index determined by ramcfg strap */
  1123. if (!(data = nvbios_M0205Sp(bios, i, ramcfg, &ver, &hdr, &M0205S)))
  1124. return -EINVAL;
  1125. i = M0205S.data;
  1126. /* training data format information */
  1127. if (!(data = nvbios_M0209Ep(bios, i, &ver, &hdr, &cnt, &len, &M0209E)))
  1128. return -EINVAL;
  1129. /* ... and the raw data */
  1130. if (!(data = nvbios_M0209Sp(bios, i, 0, &ver, &hdr, value)))
  1131. return -EINVAL;
  1132. if (M0209E.v02_07 == 2) {
  1133. /* of course! why wouldn't we have a pointer to another entry
  1134. * in the same table, and use the first one as an array of
  1135. * remap indices...
  1136. */
  1137. if (!(data = nvbios_M0209Sp(bios, M0209E.v03, 0, &ver, &hdr,
  1138. remap)))
  1139. return -EINVAL;
  1140. for (i = 0; i < ARRAY_SIZE(value->data); i++)
  1141. value->data[i] = remap->data[value->data[i]];
  1142. } else
  1143. if (M0209E.v02_07 != 1)
  1144. return -EINVAL;
  1145. train->mask |= 1 << M0205E.type;
  1146. return 0;
  1147. }
  1148. static int
  1149. gk104_ram_train_init_0(struct nvkm_ram *ram, struct gk104_ram_train *train)
  1150. {
  1151. struct nvkm_subdev *subdev = &ram->fb->subdev;
  1152. struct nvkm_device *device = subdev->device;
  1153. int i, j;
  1154. if ((train->mask & 0x03d3) != 0x03d3) {
  1155. nvkm_warn(subdev, "missing link training data\n");
  1156. return -EINVAL;
  1157. }
  1158. for (i = 0; i < 0x30; i++) {
  1159. for (j = 0; j < 8; j += 4) {
  1160. nvkm_wr32(device, 0x10f968 + j, 0x00000000 | (i << 8));
  1161. nvkm_wr32(device, 0x10f920 + j, 0x00000000 |
  1162. train->type08.data[i] << 4 |
  1163. train->type06.data[i]);
  1164. nvkm_wr32(device, 0x10f918 + j, train->type00.data[i]);
  1165. nvkm_wr32(device, 0x10f920 + j, 0x00000100 |
  1166. train->type09.data[i] << 4 |
  1167. train->type07.data[i]);
  1168. nvkm_wr32(device, 0x10f918 + j, train->type01.data[i]);
  1169. }
  1170. }
  1171. for (j = 0; j < 8; j += 4) {
  1172. for (i = 0; i < 0x100; i++) {
  1173. nvkm_wr32(device, 0x10f968 + j, i);
  1174. nvkm_wr32(device, 0x10f900 + j, train->type04.data[i]);
  1175. }
  1176. }
  1177. return 0;
  1178. }
  1179. static int
  1180. gk104_ram_train_init(struct nvkm_ram *ram)
  1181. {
  1182. u8 ramcfg = nvbios_ramcfg_index(&ram->fb->subdev);
  1183. struct gk104_ram_train *train;
  1184. int ret, i;
  1185. if (!(train = kzalloc(sizeof(*train), GFP_KERNEL)))
  1186. return -ENOMEM;
  1187. for (i = 0; i < 0x100; i++) {
  1188. ret = gk104_ram_train_type(ram, i, ramcfg, train);
  1189. if (ret && ret != -ENOENT)
  1190. break;
  1191. }
  1192. switch (ram->type) {
  1193. case NVKM_RAM_TYPE_GDDR5:
  1194. ret = gk104_ram_train_init_0(ram, train);
  1195. break;
  1196. default:
  1197. ret = 0;
  1198. break;
  1199. }
  1200. kfree(train);
  1201. return ret;
  1202. }
  1203. int
  1204. gk104_ram_init(struct nvkm_ram *ram)
  1205. {
  1206. struct nvkm_subdev *subdev = &ram->fb->subdev;
  1207. struct nvkm_device *device = subdev->device;
  1208. struct nvkm_bios *bios = device->bios;
  1209. u8 ver, hdr, cnt, len, snr, ssz;
  1210. u32 data, save;
  1211. int i;
  1212. /* run a bunch of tables from rammap table. there's actually
  1213. * individual pointers for each rammap entry too, but, nvidia
  1214. * seem to just run the last two entries' scripts early on in
  1215. * their init, and never again.. we'll just run 'em all once
  1216. * for now.
  1217. *
  1218. * i strongly suspect that each script is for a separate mode
  1219. * (likely selected by 0x10f65c's lower bits?), and the
  1220. * binary driver skips the one that's already been setup by
  1221. * the init tables.
  1222. */
  1223. data = nvbios_rammapTe(bios, &ver, &hdr, &cnt, &len, &snr, &ssz);
  1224. if (!data || hdr < 0x15)
  1225. return -EINVAL;
  1226. cnt = nvbios_rd08(bios, data + 0x14); /* guess at count */
  1227. data = nvbios_rd32(bios, data + 0x10); /* guess u32... */
  1228. save = nvkm_rd32(device, 0x10f65c) & 0x000000f0;
  1229. for (i = 0; i < cnt; i++, data += 4) {
  1230. if (i != save >> 4) {
  1231. nvkm_mask(device, 0x10f65c, 0x000000f0, i << 4);
  1232. nvbios_exec(&(struct nvbios_init) {
  1233. .subdev = subdev,
  1234. .bios = bios,
  1235. .offset = nvbios_rd32(bios, data),
  1236. .execute = 1,
  1237. });
  1238. }
  1239. }
  1240. nvkm_mask(device, 0x10f65c, 0x000000f0, save);
  1241. nvkm_mask(device, 0x10f584, 0x11000000, 0x00000000);
  1242. nvkm_wr32(device, 0x10ecc0, 0xffffffff);
  1243. nvkm_mask(device, 0x10f160, 0x00000010, 0x00000010);
  1244. return gk104_ram_train_init(ram);
  1245. }
  1246. static int
  1247. gk104_ram_ctor_data(struct gk104_ram *ram, u8 ramcfg, int i)
  1248. {
  1249. struct nvkm_bios *bios = ram->base.fb->subdev.device->bios;
  1250. struct nvkm_ram_data *cfg;
  1251. struct nvbios_ramcfg *d = &ram->diff;
  1252. struct nvbios_ramcfg *p, *n;
  1253. u8 ver, hdr, cnt, len;
  1254. u32 data;
  1255. int ret;
  1256. if (!(cfg = kmalloc(sizeof(*cfg), GFP_KERNEL)))
  1257. return -ENOMEM;
  1258. p = &list_last_entry(&ram->cfg, typeof(*cfg), head)->bios;
  1259. n = &cfg->bios;
  1260. /* memory config data for a range of target frequencies */
  1261. data = nvbios_rammapEp(bios, i, &ver, &hdr, &cnt, &len, &cfg->bios);
  1262. if (ret = -ENOENT, !data)
  1263. goto done;
  1264. if (ret = -ENOSYS, ver != 0x11 || hdr < 0x12)
  1265. goto done;
  1266. /* ... and a portion specific to the attached memory */
  1267. data = nvbios_rammapSp(bios, data, ver, hdr, cnt, len, ramcfg,
  1268. &ver, &hdr, &cfg->bios);
  1269. if (ret = -EINVAL, !data)
  1270. goto done;
  1271. if (ret = -ENOSYS, ver != 0x11 || hdr < 0x0a)
  1272. goto done;
  1273. /* lookup memory timings, if bios says they're present */
  1274. if (cfg->bios.ramcfg_timing != 0xff) {
  1275. data = nvbios_timingEp(bios, cfg->bios.ramcfg_timing,
  1276. &ver, &hdr, &cnt, &len,
  1277. &cfg->bios);
  1278. if (ret = -EINVAL, !data)
  1279. goto done;
  1280. if (ret = -ENOSYS, ver != 0x20 || hdr < 0x33)
  1281. goto done;
  1282. }
  1283. list_add_tail(&cfg->head, &ram->cfg);
  1284. if (ret = 0, i == 0)
  1285. goto done;
  1286. d->rammap_11_0a_03fe |= p->rammap_11_0a_03fe != n->rammap_11_0a_03fe;
  1287. d->rammap_11_09_01ff |= p->rammap_11_09_01ff != n->rammap_11_09_01ff;
  1288. d->rammap_11_0a_0400 |= p->rammap_11_0a_0400 != n->rammap_11_0a_0400;
  1289. d->rammap_11_0a_0800 |= p->rammap_11_0a_0800 != n->rammap_11_0a_0800;
  1290. d->rammap_11_0b_01f0 |= p->rammap_11_0b_01f0 != n->rammap_11_0b_01f0;
  1291. d->rammap_11_0b_0200 |= p->rammap_11_0b_0200 != n->rammap_11_0b_0200;
  1292. d->rammap_11_0d |= p->rammap_11_0d != n->rammap_11_0d;
  1293. d->rammap_11_0f |= p->rammap_11_0f != n->rammap_11_0f;
  1294. d->rammap_11_0e |= p->rammap_11_0e != n->rammap_11_0e;
  1295. d->rammap_11_0b_0800 |= p->rammap_11_0b_0800 != n->rammap_11_0b_0800;
  1296. d->rammap_11_0b_0400 |= p->rammap_11_0b_0400 != n->rammap_11_0b_0400;
  1297. d->ramcfg_11_01_01 |= p->ramcfg_11_01_01 != n->ramcfg_11_01_01;
  1298. d->ramcfg_11_01_02 |= p->ramcfg_11_01_02 != n->ramcfg_11_01_02;
  1299. d->ramcfg_11_01_10 |= p->ramcfg_11_01_10 != n->ramcfg_11_01_10;
  1300. d->ramcfg_11_02_03 |= p->ramcfg_11_02_03 != n->ramcfg_11_02_03;
  1301. d->ramcfg_11_08_20 |= p->ramcfg_11_08_20 != n->ramcfg_11_08_20;
  1302. d->timing_20_30_07 |= p->timing_20_30_07 != n->timing_20_30_07;
  1303. done:
  1304. if (ret)
  1305. kfree(cfg);
  1306. return ret;
  1307. }
  1308. void *
  1309. gk104_ram_dtor(struct nvkm_ram *base)
  1310. {
  1311. struct gk104_ram *ram = gk104_ram(base);
  1312. struct nvkm_ram_data *cfg, *tmp;
  1313. list_for_each_entry_safe(cfg, tmp, &ram->cfg, head) {
  1314. kfree(cfg);
  1315. }
  1316. return ram;
  1317. }
  1318. int
  1319. gk104_ram_new_(const struct nvkm_ram_func *func, struct nvkm_fb *fb,
  1320. struct nvkm_ram **pram)
  1321. {
  1322. struct nvkm_subdev *subdev = &fb->subdev;
  1323. struct nvkm_device *device = subdev->device;
  1324. struct nvkm_bios *bios = device->bios;
  1325. struct dcb_gpio_func gpio;
  1326. struct gk104_ram *ram;
  1327. int ret, i;
  1328. u8 ramcfg = nvbios_ramcfg_index(subdev);
  1329. u32 tmp;
  1330. if (!(ram = kzalloc(sizeof(*ram), GFP_KERNEL)))
  1331. return -ENOMEM;
  1332. *pram = &ram->base;
  1333. ret = gf100_ram_ctor(func, fb, &ram->base);
  1334. if (ret)
  1335. return ret;
  1336. INIT_LIST_HEAD(&ram->cfg);
  1337. /* calculate a mask of differently configured memory partitions,
  1338. * because, of course reclocking wasn't complicated enough
  1339. * already without having to treat some of them differently to
  1340. * the others....
  1341. */
  1342. ram->parts = nvkm_rd32(device, 0x022438);
  1343. ram->pmask = nvkm_rd32(device, 0x022554);
  1344. ram->pnuts = 0;
  1345. for (i = 0, tmp = 0; i < ram->parts; i++) {
  1346. if (!(ram->pmask & (1 << i))) {
  1347. u32 cfg1 = nvkm_rd32(device, 0x110204 + (i * 0x1000));
  1348. if (tmp && tmp != cfg1) {
  1349. ram->pnuts |= (1 << i);
  1350. continue;
  1351. }
  1352. tmp = cfg1;
  1353. }
  1354. }
  1355. /* parse bios data for all rammap table entries up-front, and
  1356. * build information on whether certain fields differ between
  1357. * any of the entries.
  1358. *
  1359. * the binary driver appears to completely ignore some fields
  1360. * when all entries contain the same value. at first, it was
  1361. * hoped that these were mere optimisations and the bios init
  1362. * tables had configured as per the values here, but there is
  1363. * evidence now to suggest that this isn't the case and we do
  1364. * need to treat this condition as a "don't touch" indicator.
  1365. */
  1366. for (i = 0; !ret; i++) {
  1367. ret = gk104_ram_ctor_data(ram, ramcfg, i);
  1368. if (ret && ret != -ENOENT) {
  1369. nvkm_error(subdev, "failed to parse ramcfg data\n");
  1370. return ret;
  1371. }
  1372. }
  1373. /* parse bios data for both pll's */
  1374. ret = nvbios_pll_parse(bios, 0x0c, &ram->fuc.refpll);
  1375. if (ret) {
  1376. nvkm_error(subdev, "mclk refpll data not found\n");
  1377. return ret;
  1378. }
  1379. ret = nvbios_pll_parse(bios, 0x04, &ram->fuc.mempll);
  1380. if (ret) {
  1381. nvkm_error(subdev, "mclk pll data not found\n");
  1382. return ret;
  1383. }
  1384. /* lookup memory voltage gpios */
  1385. ret = nvkm_gpio_find(device->gpio, 0, 0x18, DCB_GPIO_UNUSED, &gpio);
  1386. if (ret == 0) {
  1387. ram->fuc.r_gpioMV = ramfuc_reg(0x00d610 + (gpio.line * 0x04));
  1388. ram->fuc.r_funcMV[0] = (gpio.log[0] ^ 2) << 12;
  1389. ram->fuc.r_funcMV[1] = (gpio.log[1] ^ 2) << 12;
  1390. }
  1391. ret = nvkm_gpio_find(device->gpio, 0, 0x2e, DCB_GPIO_UNUSED, &gpio);
  1392. if (ret == 0) {
  1393. ram->fuc.r_gpio2E = ramfuc_reg(0x00d610 + (gpio.line * 0x04));
  1394. ram->fuc.r_func2E[0] = (gpio.log[0] ^ 2) << 12;
  1395. ram->fuc.r_func2E[1] = (gpio.log[1] ^ 2) << 12;
  1396. }
  1397. ram->fuc.r_gpiotrig = ramfuc_reg(0x00d604);
  1398. ram->fuc.r_0x132020 = ramfuc_reg(0x132020);
  1399. ram->fuc.r_0x132028 = ramfuc_reg(0x132028);
  1400. ram->fuc.r_0x132024 = ramfuc_reg(0x132024);
  1401. ram->fuc.r_0x132030 = ramfuc_reg(0x132030);
  1402. ram->fuc.r_0x132034 = ramfuc_reg(0x132034);
  1403. ram->fuc.r_0x132000 = ramfuc_reg(0x132000);
  1404. ram->fuc.r_0x132004 = ramfuc_reg(0x132004);
  1405. ram->fuc.r_0x132040 = ramfuc_reg(0x132040);
  1406. ram->fuc.r_0x10f248 = ramfuc_reg(0x10f248);
  1407. ram->fuc.r_0x10f290 = ramfuc_reg(0x10f290);
  1408. ram->fuc.r_0x10f294 = ramfuc_reg(0x10f294);
  1409. ram->fuc.r_0x10f298 = ramfuc_reg(0x10f298);
  1410. ram->fuc.r_0x10f29c = ramfuc_reg(0x10f29c);
  1411. ram->fuc.r_0x10f2a0 = ramfuc_reg(0x10f2a0);
  1412. ram->fuc.r_0x10f2a4 = ramfuc_reg(0x10f2a4);
  1413. ram->fuc.r_0x10f2a8 = ramfuc_reg(0x10f2a8);
  1414. ram->fuc.r_0x10f2ac = ramfuc_reg(0x10f2ac);
  1415. ram->fuc.r_0x10f2cc = ramfuc_reg(0x10f2cc);
  1416. ram->fuc.r_0x10f2e8 = ramfuc_reg(0x10f2e8);
  1417. ram->fuc.r_0x10f250 = ramfuc_reg(0x10f250);
  1418. ram->fuc.r_0x10f24c = ramfuc_reg(0x10f24c);
  1419. ram->fuc.r_0x10fec4 = ramfuc_reg(0x10fec4);
  1420. ram->fuc.r_0x10fec8 = ramfuc_reg(0x10fec8);
  1421. ram->fuc.r_0x10f604 = ramfuc_reg(0x10f604);
  1422. ram->fuc.r_0x10f614 = ramfuc_reg(0x10f614);
  1423. ram->fuc.r_0x10f610 = ramfuc_reg(0x10f610);
  1424. ram->fuc.r_0x100770 = ramfuc_reg(0x100770);
  1425. ram->fuc.r_0x100778 = ramfuc_reg(0x100778);
  1426. ram->fuc.r_0x10f224 = ramfuc_reg(0x10f224);
  1427. ram->fuc.r_0x10f870 = ramfuc_reg(0x10f870);
  1428. ram->fuc.r_0x10f698 = ramfuc_reg(0x10f698);
  1429. ram->fuc.r_0x10f694 = ramfuc_reg(0x10f694);
  1430. ram->fuc.r_0x10f6b8 = ramfuc_reg(0x10f6b8);
  1431. ram->fuc.r_0x10f808 = ramfuc_reg(0x10f808);
  1432. ram->fuc.r_0x10f670 = ramfuc_reg(0x10f670);
  1433. ram->fuc.r_0x10f60c = ramfuc_reg(0x10f60c);
  1434. ram->fuc.r_0x10f830 = ramfuc_reg(0x10f830);
  1435. ram->fuc.r_0x1373ec = ramfuc_reg(0x1373ec);
  1436. ram->fuc.r_0x10f800 = ramfuc_reg(0x10f800);
  1437. ram->fuc.r_0x10f82c = ramfuc_reg(0x10f82c);
  1438. ram->fuc.r_0x10f978 = ramfuc_reg(0x10f978);
  1439. ram->fuc.r_0x10f910 = ramfuc_reg(0x10f910);
  1440. ram->fuc.r_0x10f914 = ramfuc_reg(0x10f914);
  1441. switch (ram->base.type) {
  1442. case NVKM_RAM_TYPE_GDDR5:
  1443. ram->fuc.r_mr[0] = ramfuc_reg(0x10f300);
  1444. ram->fuc.r_mr[1] = ramfuc_reg(0x10f330);
  1445. ram->fuc.r_mr[2] = ramfuc_reg(0x10f334);
  1446. ram->fuc.r_mr[3] = ramfuc_reg(0x10f338);
  1447. ram->fuc.r_mr[4] = ramfuc_reg(0x10f33c);
  1448. ram->fuc.r_mr[5] = ramfuc_reg(0x10f340);
  1449. ram->fuc.r_mr[6] = ramfuc_reg(0x10f344);
  1450. ram->fuc.r_mr[7] = ramfuc_reg(0x10f348);
  1451. ram->fuc.r_mr[8] = ramfuc_reg(0x10f354);
  1452. ram->fuc.r_mr[15] = ramfuc_reg(0x10f34c);
  1453. break;
  1454. case NVKM_RAM_TYPE_DDR3:
  1455. ram->fuc.r_mr[0] = ramfuc_reg(0x10f300);
  1456. ram->fuc.r_mr[1] = ramfuc_reg(0x10f304);
  1457. ram->fuc.r_mr[2] = ramfuc_reg(0x10f320);
  1458. break;
  1459. default:
  1460. break;
  1461. }
  1462. ram->fuc.r_0x62c000 = ramfuc_reg(0x62c000);
  1463. ram->fuc.r_0x10f200 = ramfuc_reg(0x10f200);
  1464. ram->fuc.r_0x10f210 = ramfuc_reg(0x10f210);
  1465. ram->fuc.r_0x10f310 = ramfuc_reg(0x10f310);
  1466. ram->fuc.r_0x10f314 = ramfuc_reg(0x10f314);
  1467. ram->fuc.r_0x10f318 = ramfuc_reg(0x10f318);
  1468. ram->fuc.r_0x10f090 = ramfuc_reg(0x10f090);
  1469. ram->fuc.r_0x10f69c = ramfuc_reg(0x10f69c);
  1470. ram->fuc.r_0x10f824 = ramfuc_reg(0x10f824);
  1471. ram->fuc.r_0x1373f0 = ramfuc_reg(0x1373f0);
  1472. ram->fuc.r_0x1373f4 = ramfuc_reg(0x1373f4);
  1473. ram->fuc.r_0x137320 = ramfuc_reg(0x137320);
  1474. ram->fuc.r_0x10f65c = ramfuc_reg(0x10f65c);
  1475. ram->fuc.r_0x10f6bc = ramfuc_reg(0x10f6bc);
  1476. ram->fuc.r_0x100710 = ramfuc_reg(0x100710);
  1477. ram->fuc.r_0x100750 = ramfuc_reg(0x100750);
  1478. return 0;
  1479. }
  1480. static const struct nvkm_ram_func
  1481. gk104_ram = {
  1482. .upper = 0x0200000000,
  1483. .probe_fbp = gf100_ram_probe_fbp,
  1484. .probe_fbp_amount = gf108_ram_probe_fbp_amount,
  1485. .probe_fbpa_amount = gf100_ram_probe_fbpa_amount,
  1486. .dtor = gk104_ram_dtor,
  1487. .init = gk104_ram_init,
  1488. .get = gf100_ram_get,
  1489. .put = gf100_ram_put,
  1490. .calc = gk104_ram_calc,
  1491. .prog = gk104_ram_prog,
  1492. .tidy = gk104_ram_tidy,
  1493. };
  1494. int
  1495. gk104_ram_new(struct nvkm_fb *fb, struct nvkm_ram **pram)
  1496. {
  1497. return gk104_ram_new_(&gk104_ram, fb, pram);
  1498. }