mdp5_kms.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include <linux/of_irq.h>
  19. #include "msm_drv.h"
  20. #include "msm_gem.h"
  21. #include "msm_mmu.h"
  22. #include "mdp5_kms.h"
  23. static const char *iommu_ports[] = {
  24. "mdp_0",
  25. };
  26. static int mdp5_hw_init(struct msm_kms *kms)
  27. {
  28. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  29. struct platform_device *pdev = mdp5_kms->pdev;
  30. unsigned long flags;
  31. pm_runtime_get_sync(&pdev->dev);
  32. mdp5_enable(mdp5_kms);
  33. /* Magic unknown register writes:
  34. *
  35. * W VBIF:0x004 00000001 (mdss_mdp.c:839)
  36. * W MDP5:0x2e0 0xe9 (mdss_mdp.c:839)
  37. * W MDP5:0x2e4 0x55 (mdss_mdp.c:839)
  38. * W MDP5:0x3ac 0xc0000ccc (mdss_mdp.c:839)
  39. * W MDP5:0x3b4 0xc0000ccc (mdss_mdp.c:839)
  40. * W MDP5:0x3bc 0xcccccc (mdss_mdp.c:839)
  41. * W MDP5:0x4a8 0xcccc0c0 (mdss_mdp.c:839)
  42. * W MDP5:0x4b0 0xccccc0c0 (mdss_mdp.c:839)
  43. * W MDP5:0x4b8 0xccccc000 (mdss_mdp.c:839)
  44. *
  45. * Downstream fbdev driver gets these register offsets/values
  46. * from DT.. not really sure what these registers are or if
  47. * different values for different boards/SoC's, etc. I guess
  48. * they are the golden registers.
  49. *
  50. * Not setting these does not seem to cause any problem. But
  51. * we may be getting lucky with the bootloader initializing
  52. * them for us. OTOH, if we can always count on the bootloader
  53. * setting the golden registers, then perhaps we don't need to
  54. * care.
  55. */
  56. spin_lock_irqsave(&mdp5_kms->resource_lock, flags);
  57. mdp5_write(mdp5_kms, REG_MDP5_DISP_INTF_SEL, 0);
  58. spin_unlock_irqrestore(&mdp5_kms->resource_lock, flags);
  59. mdp5_ctlm_hw_reset(mdp5_kms->ctlm);
  60. mdp5_disable(mdp5_kms);
  61. pm_runtime_put_sync(&pdev->dev);
  62. return 0;
  63. }
  64. struct mdp5_state *mdp5_get_state(struct drm_atomic_state *s)
  65. {
  66. struct msm_drm_private *priv = s->dev->dev_private;
  67. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(priv->kms));
  68. struct msm_kms_state *state = to_kms_state(s);
  69. struct mdp5_state *new_state;
  70. int ret;
  71. if (state->state)
  72. return state->state;
  73. ret = drm_modeset_lock(&mdp5_kms->state_lock, s->acquire_ctx);
  74. if (ret)
  75. return ERR_PTR(ret);
  76. new_state = kmalloc(sizeof(*mdp5_kms->state), GFP_KERNEL);
  77. if (!new_state)
  78. return ERR_PTR(-ENOMEM);
  79. /* Copy state: */
  80. new_state->hwpipe = mdp5_kms->state->hwpipe;
  81. new_state->hwmixer = mdp5_kms->state->hwmixer;
  82. if (mdp5_kms->smp)
  83. new_state->smp = mdp5_kms->state->smp;
  84. state->state = new_state;
  85. return new_state;
  86. }
  87. static void mdp5_swap_state(struct msm_kms *kms, struct drm_atomic_state *state)
  88. {
  89. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  90. swap(to_kms_state(state)->state, mdp5_kms->state);
  91. }
  92. static void mdp5_prepare_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  93. {
  94. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  95. mdp5_enable(mdp5_kms);
  96. if (mdp5_kms->smp)
  97. mdp5_smp_prepare_commit(mdp5_kms->smp, &mdp5_kms->state->smp);
  98. }
  99. static void mdp5_complete_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  100. {
  101. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  102. if (mdp5_kms->smp)
  103. mdp5_smp_complete_commit(mdp5_kms->smp, &mdp5_kms->state->smp);
  104. mdp5_disable(mdp5_kms);
  105. }
  106. static void mdp5_wait_for_crtc_commit_done(struct msm_kms *kms,
  107. struct drm_crtc *crtc)
  108. {
  109. mdp5_crtc_wait_for_commit_done(crtc);
  110. }
  111. static long mdp5_round_pixclk(struct msm_kms *kms, unsigned long rate,
  112. struct drm_encoder *encoder)
  113. {
  114. return rate;
  115. }
  116. static int mdp5_set_split_display(struct msm_kms *kms,
  117. struct drm_encoder *encoder,
  118. struct drm_encoder *slave_encoder,
  119. bool is_cmd_mode)
  120. {
  121. if (is_cmd_mode)
  122. return mdp5_cmd_encoder_set_split_display(encoder,
  123. slave_encoder);
  124. else
  125. return mdp5_vid_encoder_set_split_display(encoder,
  126. slave_encoder);
  127. }
  128. static void mdp5_set_encoder_mode(struct msm_kms *kms,
  129. struct drm_encoder *encoder,
  130. bool cmd_mode)
  131. {
  132. mdp5_encoder_set_intf_mode(encoder, cmd_mode);
  133. }
  134. static void mdp5_kms_destroy(struct msm_kms *kms)
  135. {
  136. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  137. struct msm_gem_address_space *aspace = mdp5_kms->aspace;
  138. int i;
  139. for (i = 0; i < mdp5_kms->num_hwmixers; i++)
  140. mdp5_mixer_destroy(mdp5_kms->hwmixers[i]);
  141. for (i = 0; i < mdp5_kms->num_hwpipes; i++)
  142. mdp5_pipe_destroy(mdp5_kms->hwpipes[i]);
  143. if (aspace) {
  144. aspace->mmu->funcs->detach(aspace->mmu,
  145. iommu_ports, ARRAY_SIZE(iommu_ports));
  146. msm_gem_address_space_put(aspace);
  147. }
  148. }
  149. #ifdef CONFIG_DEBUG_FS
  150. static int smp_show(struct seq_file *m, void *arg)
  151. {
  152. struct drm_info_node *node = (struct drm_info_node *) m->private;
  153. struct drm_device *dev = node->minor->dev;
  154. struct msm_drm_private *priv = dev->dev_private;
  155. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(priv->kms));
  156. struct drm_printer p = drm_seq_file_printer(m);
  157. if (!mdp5_kms->smp) {
  158. drm_printf(&p, "no SMP pool\n");
  159. return 0;
  160. }
  161. mdp5_smp_dump(mdp5_kms->smp, &p);
  162. return 0;
  163. }
  164. static struct drm_info_list mdp5_debugfs_list[] = {
  165. {"smp", smp_show },
  166. };
  167. static int mdp5_kms_debugfs_init(struct msm_kms *kms, struct drm_minor *minor)
  168. {
  169. struct drm_device *dev = minor->dev;
  170. int ret;
  171. ret = drm_debugfs_create_files(mdp5_debugfs_list,
  172. ARRAY_SIZE(mdp5_debugfs_list),
  173. minor->debugfs_root, minor);
  174. if (ret) {
  175. dev_err(dev->dev, "could not install mdp5_debugfs_list\n");
  176. return ret;
  177. }
  178. return 0;
  179. }
  180. #endif
  181. static const struct mdp_kms_funcs kms_funcs = {
  182. .base = {
  183. .hw_init = mdp5_hw_init,
  184. .irq_preinstall = mdp5_irq_preinstall,
  185. .irq_postinstall = mdp5_irq_postinstall,
  186. .irq_uninstall = mdp5_irq_uninstall,
  187. .irq = mdp5_irq,
  188. .enable_vblank = mdp5_enable_vblank,
  189. .disable_vblank = mdp5_disable_vblank,
  190. .swap_state = mdp5_swap_state,
  191. .prepare_commit = mdp5_prepare_commit,
  192. .complete_commit = mdp5_complete_commit,
  193. .wait_for_crtc_commit_done = mdp5_wait_for_crtc_commit_done,
  194. .get_format = mdp_get_format,
  195. .round_pixclk = mdp5_round_pixclk,
  196. .set_split_display = mdp5_set_split_display,
  197. .set_encoder_mode = mdp5_set_encoder_mode,
  198. .destroy = mdp5_kms_destroy,
  199. #ifdef CONFIG_DEBUG_FS
  200. .debugfs_init = mdp5_kms_debugfs_init,
  201. #endif
  202. },
  203. .set_irqmask = mdp5_set_irqmask,
  204. };
  205. int mdp5_disable(struct mdp5_kms *mdp5_kms)
  206. {
  207. DBG("");
  208. clk_disable_unprepare(mdp5_kms->ahb_clk);
  209. clk_disable_unprepare(mdp5_kms->axi_clk);
  210. clk_disable_unprepare(mdp5_kms->core_clk);
  211. if (mdp5_kms->lut_clk)
  212. clk_disable_unprepare(mdp5_kms->lut_clk);
  213. return 0;
  214. }
  215. int mdp5_enable(struct mdp5_kms *mdp5_kms)
  216. {
  217. DBG("");
  218. clk_prepare_enable(mdp5_kms->ahb_clk);
  219. clk_prepare_enable(mdp5_kms->axi_clk);
  220. clk_prepare_enable(mdp5_kms->core_clk);
  221. if (mdp5_kms->lut_clk)
  222. clk_prepare_enable(mdp5_kms->lut_clk);
  223. return 0;
  224. }
  225. static struct drm_encoder *construct_encoder(struct mdp5_kms *mdp5_kms,
  226. struct mdp5_interface *intf,
  227. struct mdp5_ctl *ctl)
  228. {
  229. struct drm_device *dev = mdp5_kms->dev;
  230. struct msm_drm_private *priv = dev->dev_private;
  231. struct drm_encoder *encoder;
  232. encoder = mdp5_encoder_init(dev, intf, ctl);
  233. if (IS_ERR(encoder)) {
  234. dev_err(dev->dev, "failed to construct encoder\n");
  235. return encoder;
  236. }
  237. priv->encoders[priv->num_encoders++] = encoder;
  238. return encoder;
  239. }
  240. static int get_dsi_id_from_intf(const struct mdp5_cfg_hw *hw_cfg, int intf_num)
  241. {
  242. const enum mdp5_intf_type *intfs = hw_cfg->intf.connect;
  243. const int intf_cnt = ARRAY_SIZE(hw_cfg->intf.connect);
  244. int id = 0, i;
  245. for (i = 0; i < intf_cnt; i++) {
  246. if (intfs[i] == INTF_DSI) {
  247. if (intf_num == i)
  248. return id;
  249. id++;
  250. }
  251. }
  252. return -EINVAL;
  253. }
  254. static int modeset_init_intf(struct mdp5_kms *mdp5_kms,
  255. struct mdp5_interface *intf)
  256. {
  257. struct drm_device *dev = mdp5_kms->dev;
  258. struct msm_drm_private *priv = dev->dev_private;
  259. struct mdp5_ctl_manager *ctlm = mdp5_kms->ctlm;
  260. struct mdp5_ctl *ctl;
  261. struct drm_encoder *encoder;
  262. int ret = 0;
  263. switch (intf->type) {
  264. case INTF_eDP:
  265. if (!priv->edp)
  266. break;
  267. ctl = mdp5_ctlm_request(ctlm, intf->num);
  268. if (!ctl) {
  269. ret = -EINVAL;
  270. break;
  271. }
  272. encoder = construct_encoder(mdp5_kms, intf, ctl);
  273. if (IS_ERR(encoder)) {
  274. ret = PTR_ERR(encoder);
  275. break;
  276. }
  277. ret = msm_edp_modeset_init(priv->edp, dev, encoder);
  278. break;
  279. case INTF_HDMI:
  280. if (!priv->hdmi)
  281. break;
  282. ctl = mdp5_ctlm_request(ctlm, intf->num);
  283. if (!ctl) {
  284. ret = -EINVAL;
  285. break;
  286. }
  287. encoder = construct_encoder(mdp5_kms, intf, ctl);
  288. if (IS_ERR(encoder)) {
  289. ret = PTR_ERR(encoder);
  290. break;
  291. }
  292. ret = msm_hdmi_modeset_init(priv->hdmi, dev, encoder);
  293. break;
  294. case INTF_DSI:
  295. {
  296. const struct mdp5_cfg_hw *hw_cfg =
  297. mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  298. int dsi_id = get_dsi_id_from_intf(hw_cfg, intf->num);
  299. if ((dsi_id >= ARRAY_SIZE(priv->dsi)) || (dsi_id < 0)) {
  300. dev_err(dev->dev, "failed to find dsi from intf %d\n",
  301. intf->num);
  302. ret = -EINVAL;
  303. break;
  304. }
  305. if (!priv->dsi[dsi_id])
  306. break;
  307. ctl = mdp5_ctlm_request(ctlm, intf->num);
  308. if (!ctl) {
  309. ret = -EINVAL;
  310. break;
  311. }
  312. encoder = construct_encoder(mdp5_kms, intf, ctl);
  313. if (IS_ERR(encoder)) {
  314. ret = PTR_ERR(encoder);
  315. break;
  316. }
  317. ret = msm_dsi_modeset_init(priv->dsi[dsi_id], dev, encoder);
  318. break;
  319. }
  320. default:
  321. dev_err(dev->dev, "unknown intf: %d\n", intf->type);
  322. ret = -EINVAL;
  323. break;
  324. }
  325. return ret;
  326. }
  327. static int modeset_init(struct mdp5_kms *mdp5_kms)
  328. {
  329. struct drm_device *dev = mdp5_kms->dev;
  330. struct msm_drm_private *priv = dev->dev_private;
  331. const struct mdp5_cfg_hw *hw_cfg;
  332. unsigned int num_crtcs;
  333. int i, ret, pi = 0, ci = 0;
  334. struct drm_plane *primary[MAX_BASES] = { NULL };
  335. struct drm_plane *cursor[MAX_BASES] = { NULL };
  336. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  337. /*
  338. * Construct encoders and modeset initialize connector devices
  339. * for each external display interface.
  340. */
  341. for (i = 0; i < mdp5_kms->num_intfs; i++) {
  342. ret = modeset_init_intf(mdp5_kms, mdp5_kms->intfs[i]);
  343. if (ret)
  344. goto fail;
  345. }
  346. /*
  347. * We should ideally have less number of encoders (set up by parsing
  348. * the MDP5 interfaces) than the number of layer mixers present in HW,
  349. * but let's be safe here anyway
  350. */
  351. num_crtcs = min(priv->num_encoders, mdp5_kms->num_hwmixers);
  352. /*
  353. * Construct planes equaling the number of hw pipes, and CRTCs for the
  354. * N encoders set up by the driver. The first N planes become primary
  355. * planes for the CRTCs, with the remainder as overlay planes:
  356. */
  357. for (i = 0; i < mdp5_kms->num_hwpipes; i++) {
  358. struct mdp5_hw_pipe *hwpipe = mdp5_kms->hwpipes[i];
  359. struct drm_plane *plane;
  360. enum drm_plane_type type;
  361. if (i < num_crtcs)
  362. type = DRM_PLANE_TYPE_PRIMARY;
  363. else if (hwpipe->caps & MDP_PIPE_CAP_CURSOR)
  364. type = DRM_PLANE_TYPE_CURSOR;
  365. else
  366. type = DRM_PLANE_TYPE_OVERLAY;
  367. plane = mdp5_plane_init(dev, type);
  368. if (IS_ERR(plane)) {
  369. ret = PTR_ERR(plane);
  370. dev_err(dev->dev, "failed to construct plane %d (%d)\n", i, ret);
  371. goto fail;
  372. }
  373. priv->planes[priv->num_planes++] = plane;
  374. if (type == DRM_PLANE_TYPE_PRIMARY)
  375. primary[pi++] = plane;
  376. if (type == DRM_PLANE_TYPE_CURSOR)
  377. cursor[ci++] = plane;
  378. }
  379. for (i = 0; i < num_crtcs; i++) {
  380. struct drm_crtc *crtc;
  381. crtc = mdp5_crtc_init(dev, primary[i], cursor[i], i);
  382. if (IS_ERR(crtc)) {
  383. ret = PTR_ERR(crtc);
  384. dev_err(dev->dev, "failed to construct crtc %d (%d)\n", i, ret);
  385. goto fail;
  386. }
  387. priv->crtcs[priv->num_crtcs++] = crtc;
  388. }
  389. /*
  390. * Now that we know the number of crtcs we've created, set the possible
  391. * crtcs for the encoders
  392. */
  393. for (i = 0; i < priv->num_encoders; i++) {
  394. struct drm_encoder *encoder = priv->encoders[i];
  395. encoder->possible_crtcs = (1 << priv->num_crtcs) - 1;
  396. }
  397. return 0;
  398. fail:
  399. return ret;
  400. }
  401. static void read_mdp_hw_revision(struct mdp5_kms *mdp5_kms,
  402. u32 *major, u32 *minor)
  403. {
  404. u32 version;
  405. mdp5_enable(mdp5_kms);
  406. version = mdp5_read(mdp5_kms, REG_MDP5_HW_VERSION);
  407. mdp5_disable(mdp5_kms);
  408. *major = FIELD(version, MDP5_HW_VERSION_MAJOR);
  409. *minor = FIELD(version, MDP5_HW_VERSION_MINOR);
  410. DBG("MDP5 version v%d.%d", *major, *minor);
  411. }
  412. static int get_clk(struct platform_device *pdev, struct clk **clkp,
  413. const char *name, bool mandatory)
  414. {
  415. struct device *dev = &pdev->dev;
  416. struct clk *clk = devm_clk_get(dev, name);
  417. if (IS_ERR(clk) && mandatory) {
  418. dev_err(dev, "failed to get %s (%ld)\n", name, PTR_ERR(clk));
  419. return PTR_ERR(clk);
  420. }
  421. if (IS_ERR(clk))
  422. DBG("skipping %s", name);
  423. else
  424. *clkp = clk;
  425. return 0;
  426. }
  427. static struct drm_encoder *get_encoder_from_crtc(struct drm_crtc *crtc)
  428. {
  429. struct drm_device *dev = crtc->dev;
  430. struct drm_encoder *encoder;
  431. drm_for_each_encoder(encoder, dev)
  432. if (encoder->crtc == crtc)
  433. return encoder;
  434. return NULL;
  435. }
  436. static int mdp5_get_scanoutpos(struct drm_device *dev, unsigned int pipe,
  437. unsigned int flags, int *vpos, int *hpos,
  438. ktime_t *stime, ktime_t *etime,
  439. const struct drm_display_mode *mode)
  440. {
  441. struct msm_drm_private *priv = dev->dev_private;
  442. struct drm_crtc *crtc;
  443. struct drm_encoder *encoder;
  444. int line, vsw, vbp, vactive_start, vactive_end, vfp_end;
  445. int ret = 0;
  446. crtc = priv->crtcs[pipe];
  447. if (!crtc) {
  448. DRM_ERROR("Invalid crtc %d\n", pipe);
  449. return 0;
  450. }
  451. encoder = get_encoder_from_crtc(crtc);
  452. if (!encoder) {
  453. DRM_ERROR("no encoder found for crtc %d\n", pipe);
  454. return 0;
  455. }
  456. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  457. vsw = mode->crtc_vsync_end - mode->crtc_vsync_start;
  458. vbp = mode->crtc_vtotal - mode->crtc_vsync_end;
  459. /*
  460. * the line counter is 1 at the start of the VSYNC pulse and VTOTAL at
  461. * the end of VFP. Translate the porch values relative to the line
  462. * counter positions.
  463. */
  464. vactive_start = vsw + vbp + 1;
  465. vactive_end = vactive_start + mode->crtc_vdisplay;
  466. /* last scan line before VSYNC */
  467. vfp_end = mode->crtc_vtotal;
  468. if (stime)
  469. *stime = ktime_get();
  470. line = mdp5_encoder_get_linecount(encoder);
  471. if (line < vactive_start) {
  472. line -= vactive_start;
  473. ret |= DRM_SCANOUTPOS_IN_VBLANK;
  474. } else if (line > vactive_end) {
  475. line = line - vfp_end - vactive_start;
  476. ret |= DRM_SCANOUTPOS_IN_VBLANK;
  477. } else {
  478. line -= vactive_start;
  479. }
  480. *vpos = line;
  481. *hpos = 0;
  482. if (etime)
  483. *etime = ktime_get();
  484. return ret;
  485. }
  486. static int mdp5_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
  487. int *max_error,
  488. struct timeval *vblank_time,
  489. unsigned flags)
  490. {
  491. struct msm_drm_private *priv = dev->dev_private;
  492. struct drm_crtc *crtc;
  493. if (pipe < 0 || pipe >= priv->num_crtcs) {
  494. DRM_ERROR("Invalid crtc %d\n", pipe);
  495. return -EINVAL;
  496. }
  497. crtc = priv->crtcs[pipe];
  498. if (!crtc) {
  499. DRM_ERROR("Invalid crtc %d\n", pipe);
  500. return -EINVAL;
  501. }
  502. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  503. vblank_time, flags,
  504. &crtc->mode);
  505. }
  506. static u32 mdp5_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  507. {
  508. struct msm_drm_private *priv = dev->dev_private;
  509. struct drm_crtc *crtc;
  510. struct drm_encoder *encoder;
  511. if (pipe < 0 || pipe >= priv->num_crtcs)
  512. return 0;
  513. crtc = priv->crtcs[pipe];
  514. if (!crtc)
  515. return 0;
  516. encoder = get_encoder_from_crtc(crtc);
  517. if (!encoder)
  518. return 0;
  519. return mdp5_encoder_get_framecount(encoder);
  520. }
  521. struct msm_kms *mdp5_kms_init(struct drm_device *dev)
  522. {
  523. struct msm_drm_private *priv = dev->dev_private;
  524. struct platform_device *pdev;
  525. struct mdp5_kms *mdp5_kms;
  526. struct mdp5_cfg *config;
  527. struct msm_kms *kms;
  528. struct msm_gem_address_space *aspace;
  529. int irq, i, ret;
  530. /* priv->kms would have been populated by the MDP5 driver */
  531. kms = priv->kms;
  532. if (!kms)
  533. return NULL;
  534. mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  535. mdp_kms_init(&mdp5_kms->base, &kms_funcs);
  536. pdev = mdp5_kms->pdev;
  537. irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  538. if (irq < 0) {
  539. ret = irq;
  540. dev_err(&pdev->dev, "failed to get irq: %d\n", ret);
  541. goto fail;
  542. }
  543. kms->irq = irq;
  544. config = mdp5_cfg_get_config(mdp5_kms->cfg);
  545. /* make sure things are off before attaching iommu (bootloader could
  546. * have left things on, in which case we'll start getting faults if
  547. * we don't disable):
  548. */
  549. mdp5_enable(mdp5_kms);
  550. for (i = 0; i < MDP5_INTF_NUM_MAX; i++) {
  551. if (mdp5_cfg_intf_is_virtual(config->hw->intf.connect[i]) ||
  552. !config->hw->intf.base[i])
  553. continue;
  554. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(i), 0);
  555. mdp5_write(mdp5_kms, REG_MDP5_INTF_FRAME_LINE_COUNT_EN(i), 0x3);
  556. }
  557. mdp5_disable(mdp5_kms);
  558. mdelay(16);
  559. if (config->platform.iommu) {
  560. aspace = msm_gem_address_space_create(&pdev->dev,
  561. config->platform.iommu, "mdp5");
  562. if (IS_ERR(aspace)) {
  563. ret = PTR_ERR(aspace);
  564. goto fail;
  565. }
  566. mdp5_kms->aspace = aspace;
  567. ret = aspace->mmu->funcs->attach(aspace->mmu, iommu_ports,
  568. ARRAY_SIZE(iommu_ports));
  569. if (ret) {
  570. dev_err(&pdev->dev, "failed to attach iommu: %d\n",
  571. ret);
  572. goto fail;
  573. }
  574. } else {
  575. dev_info(&pdev->dev,
  576. "no iommu, fallback to phys contig buffers for scanout\n");
  577. aspace = NULL;;
  578. }
  579. mdp5_kms->id = msm_register_address_space(dev, aspace);
  580. if (mdp5_kms->id < 0) {
  581. ret = mdp5_kms->id;
  582. dev_err(&pdev->dev, "failed to register mdp5 iommu: %d\n", ret);
  583. goto fail;
  584. }
  585. ret = modeset_init(mdp5_kms);
  586. if (ret) {
  587. dev_err(&pdev->dev, "modeset_init failed: %d\n", ret);
  588. goto fail;
  589. }
  590. dev->mode_config.min_width = 0;
  591. dev->mode_config.min_height = 0;
  592. dev->mode_config.max_width = 0xffff;
  593. dev->mode_config.max_height = 0xffff;
  594. dev->driver->get_vblank_timestamp = mdp5_get_vblank_timestamp;
  595. dev->driver->get_scanout_position = mdp5_get_scanoutpos;
  596. dev->driver->get_vblank_counter = mdp5_get_vblank_counter;
  597. dev->max_vblank_count = 0xffffffff;
  598. dev->vblank_disable_immediate = true;
  599. return kms;
  600. fail:
  601. if (kms)
  602. mdp5_kms_destroy(kms);
  603. return ERR_PTR(ret);
  604. }
  605. static void mdp5_destroy(struct platform_device *pdev)
  606. {
  607. struct mdp5_kms *mdp5_kms = platform_get_drvdata(pdev);
  608. int i;
  609. if (mdp5_kms->ctlm)
  610. mdp5_ctlm_destroy(mdp5_kms->ctlm);
  611. if (mdp5_kms->smp)
  612. mdp5_smp_destroy(mdp5_kms->smp);
  613. if (mdp5_kms->cfg)
  614. mdp5_cfg_destroy(mdp5_kms->cfg);
  615. for (i = 0; i < mdp5_kms->num_intfs; i++)
  616. kfree(mdp5_kms->intfs[i]);
  617. if (mdp5_kms->rpm_enabled)
  618. pm_runtime_disable(&pdev->dev);
  619. kfree(mdp5_kms->state);
  620. }
  621. static int construct_pipes(struct mdp5_kms *mdp5_kms, int cnt,
  622. const enum mdp5_pipe *pipes, const uint32_t *offsets,
  623. uint32_t caps)
  624. {
  625. struct drm_device *dev = mdp5_kms->dev;
  626. int i, ret;
  627. for (i = 0; i < cnt; i++) {
  628. struct mdp5_hw_pipe *hwpipe;
  629. hwpipe = mdp5_pipe_init(pipes[i], offsets[i], caps);
  630. if (IS_ERR(hwpipe)) {
  631. ret = PTR_ERR(hwpipe);
  632. dev_err(dev->dev, "failed to construct pipe for %s (%d)\n",
  633. pipe2name(pipes[i]), ret);
  634. return ret;
  635. }
  636. hwpipe->idx = mdp5_kms->num_hwpipes;
  637. mdp5_kms->hwpipes[mdp5_kms->num_hwpipes++] = hwpipe;
  638. }
  639. return 0;
  640. }
  641. static int hwpipe_init(struct mdp5_kms *mdp5_kms)
  642. {
  643. static const enum mdp5_pipe rgb_planes[] = {
  644. SSPP_RGB0, SSPP_RGB1, SSPP_RGB2, SSPP_RGB3,
  645. };
  646. static const enum mdp5_pipe vig_planes[] = {
  647. SSPP_VIG0, SSPP_VIG1, SSPP_VIG2, SSPP_VIG3,
  648. };
  649. static const enum mdp5_pipe dma_planes[] = {
  650. SSPP_DMA0, SSPP_DMA1,
  651. };
  652. static const enum mdp5_pipe cursor_planes[] = {
  653. SSPP_CURSOR0, SSPP_CURSOR1,
  654. };
  655. const struct mdp5_cfg_hw *hw_cfg;
  656. int ret;
  657. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  658. /* Construct RGB pipes: */
  659. ret = construct_pipes(mdp5_kms, hw_cfg->pipe_rgb.count, rgb_planes,
  660. hw_cfg->pipe_rgb.base, hw_cfg->pipe_rgb.caps);
  661. if (ret)
  662. return ret;
  663. /* Construct video (VIG) pipes: */
  664. ret = construct_pipes(mdp5_kms, hw_cfg->pipe_vig.count, vig_planes,
  665. hw_cfg->pipe_vig.base, hw_cfg->pipe_vig.caps);
  666. if (ret)
  667. return ret;
  668. /* Construct DMA pipes: */
  669. ret = construct_pipes(mdp5_kms, hw_cfg->pipe_dma.count, dma_planes,
  670. hw_cfg->pipe_dma.base, hw_cfg->pipe_dma.caps);
  671. if (ret)
  672. return ret;
  673. /* Construct cursor pipes: */
  674. ret = construct_pipes(mdp5_kms, hw_cfg->pipe_cursor.count,
  675. cursor_planes, hw_cfg->pipe_cursor.base,
  676. hw_cfg->pipe_cursor.caps);
  677. if (ret)
  678. return ret;
  679. return 0;
  680. }
  681. static int hwmixer_init(struct mdp5_kms *mdp5_kms)
  682. {
  683. struct drm_device *dev = mdp5_kms->dev;
  684. const struct mdp5_cfg_hw *hw_cfg;
  685. int i, ret;
  686. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  687. for (i = 0; i < hw_cfg->lm.count; i++) {
  688. struct mdp5_hw_mixer *mixer;
  689. mixer = mdp5_mixer_init(&hw_cfg->lm.instances[i]);
  690. if (IS_ERR(mixer)) {
  691. ret = PTR_ERR(mixer);
  692. dev_err(dev->dev, "failed to construct LM%d (%d)\n",
  693. i, ret);
  694. return ret;
  695. }
  696. mixer->idx = mdp5_kms->num_hwmixers;
  697. mdp5_kms->hwmixers[mdp5_kms->num_hwmixers++] = mixer;
  698. }
  699. return 0;
  700. }
  701. static int interface_init(struct mdp5_kms *mdp5_kms)
  702. {
  703. struct drm_device *dev = mdp5_kms->dev;
  704. const struct mdp5_cfg_hw *hw_cfg;
  705. const enum mdp5_intf_type *intf_types;
  706. int i;
  707. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  708. intf_types = hw_cfg->intf.connect;
  709. for (i = 0; i < ARRAY_SIZE(hw_cfg->intf.connect); i++) {
  710. struct mdp5_interface *intf;
  711. if (intf_types[i] == INTF_DISABLED)
  712. continue;
  713. intf = kzalloc(sizeof(*intf), GFP_KERNEL);
  714. if (!intf) {
  715. dev_err(dev->dev, "failed to construct INTF%d\n", i);
  716. return -ENOMEM;
  717. }
  718. intf->num = i;
  719. intf->type = intf_types[i];
  720. intf->mode = MDP5_INTF_MODE_NONE;
  721. intf->idx = mdp5_kms->num_intfs;
  722. mdp5_kms->intfs[mdp5_kms->num_intfs++] = intf;
  723. }
  724. return 0;
  725. }
  726. static int mdp5_init(struct platform_device *pdev, struct drm_device *dev)
  727. {
  728. struct msm_drm_private *priv = dev->dev_private;
  729. struct mdp5_kms *mdp5_kms;
  730. struct mdp5_cfg *config;
  731. u32 major, minor;
  732. int ret;
  733. mdp5_kms = devm_kzalloc(&pdev->dev, sizeof(*mdp5_kms), GFP_KERNEL);
  734. if (!mdp5_kms) {
  735. ret = -ENOMEM;
  736. goto fail;
  737. }
  738. platform_set_drvdata(pdev, mdp5_kms);
  739. spin_lock_init(&mdp5_kms->resource_lock);
  740. mdp5_kms->dev = dev;
  741. mdp5_kms->pdev = pdev;
  742. drm_modeset_lock_init(&mdp5_kms->state_lock);
  743. mdp5_kms->state = kzalloc(sizeof(*mdp5_kms->state), GFP_KERNEL);
  744. if (!mdp5_kms->state) {
  745. ret = -ENOMEM;
  746. goto fail;
  747. }
  748. mdp5_kms->mmio = msm_ioremap(pdev, "mdp_phys", "MDP5");
  749. if (IS_ERR(mdp5_kms->mmio)) {
  750. ret = PTR_ERR(mdp5_kms->mmio);
  751. goto fail;
  752. }
  753. /* mandatory clocks: */
  754. ret = get_clk(pdev, &mdp5_kms->axi_clk, "bus_clk", true);
  755. if (ret)
  756. goto fail;
  757. ret = get_clk(pdev, &mdp5_kms->ahb_clk, "iface_clk", true);
  758. if (ret)
  759. goto fail;
  760. ret = get_clk(pdev, &mdp5_kms->core_clk, "core_clk", true);
  761. if (ret)
  762. goto fail;
  763. ret = get_clk(pdev, &mdp5_kms->vsync_clk, "vsync_clk", true);
  764. if (ret)
  765. goto fail;
  766. /* optional clocks: */
  767. get_clk(pdev, &mdp5_kms->lut_clk, "lut_clk", false);
  768. /* we need to set a default rate before enabling. Set a safe
  769. * rate first, then figure out hw revision, and then set a
  770. * more optimal rate:
  771. */
  772. clk_set_rate(mdp5_kms->core_clk, 200000000);
  773. pm_runtime_enable(&pdev->dev);
  774. mdp5_kms->rpm_enabled = true;
  775. read_mdp_hw_revision(mdp5_kms, &major, &minor);
  776. mdp5_kms->cfg = mdp5_cfg_init(mdp5_kms, major, minor);
  777. if (IS_ERR(mdp5_kms->cfg)) {
  778. ret = PTR_ERR(mdp5_kms->cfg);
  779. mdp5_kms->cfg = NULL;
  780. goto fail;
  781. }
  782. config = mdp5_cfg_get_config(mdp5_kms->cfg);
  783. mdp5_kms->caps = config->hw->mdp.caps;
  784. /* TODO: compute core clock rate at runtime */
  785. clk_set_rate(mdp5_kms->core_clk, config->hw->max_clk);
  786. /*
  787. * Some chipsets have a Shared Memory Pool (SMP), while others
  788. * have dedicated latency buffering per source pipe instead;
  789. * this section initializes the SMP:
  790. */
  791. if (mdp5_kms->caps & MDP_CAP_SMP) {
  792. mdp5_kms->smp = mdp5_smp_init(mdp5_kms, &config->hw->smp);
  793. if (IS_ERR(mdp5_kms->smp)) {
  794. ret = PTR_ERR(mdp5_kms->smp);
  795. mdp5_kms->smp = NULL;
  796. goto fail;
  797. }
  798. }
  799. mdp5_kms->ctlm = mdp5_ctlm_init(dev, mdp5_kms->mmio, mdp5_kms->cfg);
  800. if (IS_ERR(mdp5_kms->ctlm)) {
  801. ret = PTR_ERR(mdp5_kms->ctlm);
  802. mdp5_kms->ctlm = NULL;
  803. goto fail;
  804. }
  805. ret = hwpipe_init(mdp5_kms);
  806. if (ret)
  807. goto fail;
  808. ret = hwmixer_init(mdp5_kms);
  809. if (ret)
  810. goto fail;
  811. ret = interface_init(mdp5_kms);
  812. if (ret)
  813. goto fail;
  814. /* set uninit-ed kms */
  815. priv->kms = &mdp5_kms->base.base;
  816. return 0;
  817. fail:
  818. mdp5_destroy(pdev);
  819. return ret;
  820. }
  821. static int mdp5_bind(struct device *dev, struct device *master, void *data)
  822. {
  823. struct drm_device *ddev = dev_get_drvdata(master);
  824. struct platform_device *pdev = to_platform_device(dev);
  825. DBG("");
  826. return mdp5_init(pdev, ddev);
  827. }
  828. static void mdp5_unbind(struct device *dev, struct device *master,
  829. void *data)
  830. {
  831. struct platform_device *pdev = to_platform_device(dev);
  832. mdp5_destroy(pdev);
  833. }
  834. static const struct component_ops mdp5_ops = {
  835. .bind = mdp5_bind,
  836. .unbind = mdp5_unbind,
  837. };
  838. static int mdp5_dev_probe(struct platform_device *pdev)
  839. {
  840. DBG("");
  841. return component_add(&pdev->dev, &mdp5_ops);
  842. }
  843. static int mdp5_dev_remove(struct platform_device *pdev)
  844. {
  845. DBG("");
  846. component_del(&pdev->dev, &mdp5_ops);
  847. return 0;
  848. }
  849. static const struct of_device_id mdp5_dt_match[] = {
  850. { .compatible = "qcom,mdp5", },
  851. /* to support downstream DT files */
  852. { .compatible = "qcom,mdss_mdp", },
  853. {}
  854. };
  855. MODULE_DEVICE_TABLE(of, mdp5_dt_match);
  856. static struct platform_driver mdp5_driver = {
  857. .probe = mdp5_dev_probe,
  858. .remove = mdp5_dev_remove,
  859. .driver = {
  860. .name = "msm_mdp",
  861. .of_match_table = mdp5_dt_match,
  862. },
  863. };
  864. void __init msm_mdp_register(void)
  865. {
  866. DBG("");
  867. platform_driver_register(&mdp5_driver);
  868. }
  869. void __exit msm_mdp_unregister(void)
  870. {
  871. DBG("");
  872. platform_driver_unregister(&mdp5_driver);
  873. }